WO2003024000A2 - Encoder and method for efficient synchronisation channel encoding in utra tdd mode - Google Patents

Encoder and method for efficient synchronisation channel encoding in utra tdd mode Download PDF

Info

Publication number
WO2003024000A2
WO2003024000A2 PCT/GB2002/004184 GB0204184W WO03024000A2 WO 2003024000 A2 WO2003024000 A2 WO 2003024000A2 GB 0204184 W GB0204184 W GB 0204184W WO 03024000 A2 WO03024000 A2 WO 03024000A2
Authority
WO
WIPO (PCT)
Prior art keywords
generator matrix
code group
case
encoder
frame
Prior art date
Application number
PCT/GB2002/004184
Other languages
French (fr)
Other versions
WO2003024000A3 (en
Inventor
Alan Edward Jones
Paul Howard
Original Assignee
Ipwireless, Inc.
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Ipwireless, Inc. filed Critical Ipwireless, Inc.
Priority to EP02758611A priority Critical patent/EP1474882A2/en
Priority to JP2003527924A priority patent/JP4223400B2/en
Publication of WO2003024000A2 publication Critical patent/WO2003024000A2/en
Publication of WO2003024000A3 publication Critical patent/WO2003024000A3/en

Links

Classifications

    • HELECTRICITY
    • H04ELECTRIC COMMUNICATION TECHNIQUE
    • H04JMULTIPLEX COMMUNICATION
    • H04J13/00Code division multiplex systems
    • H04J13/10Code generation
    • HELECTRICITY
    • H04ELECTRIC COMMUNICATION TECHNIQUE
    • H04JMULTIPLEX COMMUNICATION
    • H04J13/00Code division multiplex systems
    • H04J13/16Code allocation
    • HELECTRICITY
    • H04ELECTRIC COMMUNICATION TECHNIQUE
    • H04BTRANSMISSION
    • H04B1/00Details of transmission systems, not covered by a single one of groups H04B3/00 - H04B13/00; Details of transmission systems not characterised by the medium used for transmission
    • H04B1/69Spread spectrum techniques
    • H04B1/707Spread spectrum techniques using direct sequence modulation
    • H04B1/7073Synchronisation aspects
    • H04B1/7075Synchronisation aspects with code phase acquisition
    • H04B1/7077Multi-step acquisition, e.g. multi-dwell, coarse-fine or validation
    • HELECTRICITY
    • H04ELECTRIC COMMUNICATION TECHNIQUE
    • H04BTRANSMISSION
    • H04B2201/00Indexing scheme relating to details of transmission systems not covered by a single group of H04B3/00 - H04B13/00
    • H04B2201/69Orthogonal indexing scheme relating to spread spectrum techniques in general
    • H04B2201/707Orthogonal indexing scheme relating to spread spectrum techniques in general relating to direct sequence modulation
    • H04B2201/70702Intercell-related aspects
    • HELECTRICITY
    • H04ELECTRIC COMMUNICATION TECHNIQUE
    • H04BTRANSMISSION
    • H04B2201/00Indexing scheme relating to details of transmission systems not covered by a single group of H04B3/00 - H04B13/00
    • H04B2201/69Orthogonal indexing scheme relating to spread spectrum techniques in general
    • H04B2201/707Orthogonal indexing scheme relating to spread spectrum techniques in general relating to direct sequence modulation
    • H04B2201/70707Efficiency-related aspects

Definitions

  • This invention relates to wireless communication networks and particularly to UTRA (Universal Mobile Telephone System Terrestrial Radio Access) networks operating in TDD (Time Division Duplex) mode.
  • UTRA Universal Mobile Telephone System Terrestrial Radio Access
  • TDD Time Division Duplex
  • the synchronisation channel has two functions.
  • the primary function is to provide a signal that enables a ⁇ UE' (user equipment, such as a wireless terminal) to search for and identify a x Node B' (i.e, a wireless Base Station of a UMTS system).
  • the secondary function is to provide sufficient information to allow a UE to demodulate a P-CCPCH (Primary Common Control Physical CHannel) transmission and obtain the system information, sent on the BCH (Broadcast Channel) transport channel which is carried by the P-CCPCH, needed in order to be able to communicate with the network.
  • P-CCPCH Primary Common Control Physical CHannel
  • the SCH consists of one real-valued primary synchronisation code (PSC) and three complex secondary synchronisation codes (SSCs) , all of length 256 chips.
  • the PSC is common for all Node Bs, but the SSCs are Node B specific.
  • the PSC and SSC are transmitted simultaneously from a given Node B at a specific fixed time offset ⁇ t 0ffSet ) from the start of time slot 0.
  • the time offset is included to prevent the possible capture effect that would otherwise occur as a consequence of all Node Bs transmitting the common primary code at the same time .
  • the UE in an initial start-up condition, the UE will not be aware of the chip rate that is available. To cope with this situation, it is known for the SCH to be always transmitted at a fixed chip rate (e.g., 3.84Mcps), and for the chip rate being used in the cell by the other transport channels to be signalled to the UEs by using the secondary synchronisation code, SSC (by modulating the secondary sequences) .
  • a fixed chip rate e.g., 3.84Mcps
  • SSC secondary synchronisation code
  • an encoder for efficient synchronisation channel encoding in UTRA TDD mode as claimed in claim 12.
  • an encoder for efficient synchronisation channel encoding in UTRA TDD mode as claimed in claim 17.
  • FIG. 1 shows in schematic form the format of SCH in UTRA TDD mode
  • FIG. 2 shows in tabular form code allocation for CASE 1
  • FIG. 3 shows in tabular form code allocation for CASE 2.
  • FIG. 4 shows in block schematic form an encoder incorporating the invention.
  • the general format of the SCH is shown schematically in FIG. 1. As shown, the primary synchronisation code
  • PSC primary synchronisation code
  • SSC secondary synchronisation code
  • b 3 ⁇ , 2, 3
  • the subscript s in refers to a code set, of which there 32, as specified in the technical specification 3GPP TS 25.223' publicly available on the website (www.3gpp.org) of the 3 rd Generation Partnership Project.
  • the code sets, s, in conjunction with the complex multiplier values, b J r are used to transfer the information bits to the UE .
  • the location of the SCH relative to the beginning of the time slot is defined by t 0 ff set ⁇ roy. It is calculated as follows :
  • the value of n is related to the code group and is obtained by demodulating the information on the SSC .
  • the three codes that make up the SSC are QPSK (Quadrature Phase Shift Key) modulated and transmitted in parallel with the PSC.
  • QPSK modulation carries the following information:
  • the SSCs are partitioned into two code sets for Case 1 and four code sets for Case 2.
  • the set is used to provide the following information:
  • the code group and frame position information is provided by modulating the secondary codes in the code set.
  • Code set 1 Ci, C 3 , C 5 .
  • Code set 2 C 10 , C ⁇ 3 , C 14 .
  • FIG. 2 shows a table illustrating code allocation for CASE 1.
  • code construction for code groups 0 to 15 using only the SCH codes from code set 1 is shown. It will be understood that the construction for code groups 16 to 31 using the SCH codes from code set 2 is done in the same way.
  • FIG. 3 shows a table illustrating code allocation for CASE 2.
  • code construction for code groups 0 to 15 using the SCH codes from code sets 1 and 2 is shown.
  • the construction for code groups 16 to 31 using the SCH codes from code sets 3 and 4 is done in the same way.
  • the conventional approach is to store the information defined in the tables of FIG. 2 and FIG. 3 in memory in the network and UE. It will be appreciated that, using this conventional approach, the amount of information needing to be stored may be considerable.
  • FIG. 4 An efficient encoder 400 for carrying out the above processes for CASE 1 and CASE 2 is shown generally in FIG. 4.
  • modification of the generator matrix allows encoding of the chip rate used in the cell.
  • C r is 0 the codeword produced by the generator matrix is unchanged.
  • the process for encoding described above will typically be carried out in software running on a processor (not shown) , and that the software may be provided as a computer program element carried on any suitable data carrier (not shown) such as a magnetic or optical computer disc.
  • the encoder described above will typically be incorporated in a base station ( ⁇ Node B' - not shown) and a mobile station ( ⁇ UE' - not shown) of a UMTS system, with complementary decoding being provided in the ⁇ UE' and ⁇ Node B' respectively.
  • the encoder and method for efficient synchronisation channel encoding in UTRA TDD mode described above provides the following advantages: • an efficient encoding architecture for the synchronisation channel in UTRA TDD mode • in addition, by simple manipulation of the generation matrix, a higher chip rate signal may be signalled whilst still preserving the signalling information for the lower chip rate.

Landscapes

  • Engineering & Computer Science (AREA)
  • Computer Networks & Wireless Communication (AREA)
  • Signal Processing (AREA)
  • Mobile Radio Communication Systems (AREA)
  • Error Detection And Correction (AREA)
  • Time-Division Multiplex Systems (AREA)

Abstract

An encoder and method for efficient synchronisation channel encoding in UTRA TDD mode by: producing a codeword a, where a=dG +z modulo-2, where d represents a predetermined code group to be encoded, G represents a predetermined generator matrix, and z represents a function of the code group number and a row of the generator matrix; producing values Sk=2a2k+1+ak;k=0,1,2,3, and associated values b0,b1,b2; and producing a value SSSC associated with the code group, where SSSC=(b0c¿π(0),b1cπ(1),b2cπ(2)), cπ represents a code within the code group, and b¿0?,b1,b2 ε(±1,±j). This provides an efficient encoding architecture for the synchronisation channel in UTRA TDD mode; and, in addition, by simple manipulation of the generation matrix, a higher chip rate signal may be signalled whilst still preserving the signalling information for the lower chip rate.

Description

ENCODER AND METHOD FOR EFFICIENT SYNCHRONISATION CHANNEL
ENCODING IN UTRA TDD MODE
Field of the Invention
This invention relates to wireless communication networks and particularly to UTRA (Universal Mobile Telephone System Terrestrial Radio Access) networks operating in TDD (Time Division Duplex) mode.
Background of the Invention
In UTRA TDD mode the synchronisation channel (SCH) has two functions. The primary function is to provide a signal that enables a λUE' (user equipment, such as a wireless terminal) to search for and identify a xNode B' (i.e, a wireless Base Station of a UMTS system). The secondary function is to provide sufficient information to allow a UE to demodulate a P-CCPCH (Primary Common Control Physical CHannel) transmission and obtain the system information, sent on the BCH (Broadcast Channel) transport channel which is carried by the P-CCPCH, needed in order to be able to communicate with the network.
There are two cases of SCH and P-CCPCH allocation as follows :
Case 1) SCH and P-CCPCH allocated in timeslot #k, where k=0....\4 Case 2) SCH allocated in two timeslots: timeslot #k and timeslot #&+8, where k=0...6; P-CCPCH allocated in timeslot #k where timeslot #k is the kth timeslot. Due to this SCH scheme, the position of P-CCPCH is known from the SCH. The SCH consists of one real-valued primary synchronisation code (PSC) and three complex secondary synchronisation codes (SSCs) , all of length 256 chips. The PSC is common for all Node Bs, but the SSCs are Node B specific. The PSC and SSC are transmitted simultaneously from a given Node B at a specific fixed time offset { t0ffSet) from the start of time slot 0. The time offset is included to prevent the possible capture effect that would otherwise occur as a consequence of all Node Bs transmitting the common primary code at the same time .
Considering a network where multi-chip rates are supported, in an initial start-up condition, the UE will not be aware of the chip rate that is available. To cope with this situation, it is known for the SCH to be always transmitted at a fixed chip rate (e.g., 3.84Mcps), and for the chip rate being used in the cell by the other transport channels to be signalled to the UEs by using the secondary synchronisation code, SSC (by modulating the secondary sequences) .
Heretofore, this has been done by storing code group and frame position information defining the codes in tables in memory in the network and UE. However, the amount of information needing to be stored in this way may be considerable.
A need therefore exists for efficient synchronisation channel encoding in UTRA TDD mode wherein the abovementioned disadvantage (s) may be alleviated.
Statement of Invention
In accordance with a first aspect of the present invention there is provided a method for efficient synchronisation channel encoding in UTRA TDD mode as claimed in claim 1.
In accordance with a second aspect of the present invention there is provided a method for efficient synchronisation channel encoding in UTRA TDD mode as claimed in claim 6.
In accordance with a third aspect of the present invention there is provided an encoder for efficient synchronisation channel encoding in UTRA TDD mode as claimed in claim 12.
In accordance with a fourth aspect of the present invention there is provided an encoder for efficient synchronisation channel encoding in UTRA TDD mode as claimed in claim 17. Brief Description of the Drawings
One encoder and method for efficient synchronisation channel encoding in UTRA TDD mode incorporating the present invention will now be described, by way of example only, with reference to the accompanying drawings, in which:
FIG. 1 shows in schematic form the format of SCH in UTRA TDD mode;
FIG. 2 shows in tabular form code allocation for CASE 1;
FIG. 3 shows in tabular form code allocation for CASE 2; and
FIG. 4 shows in block schematic form an encoder incorporating the invention.
Description of Preferred Embodiment (s)
The general format of the SCH is shown schematically in FIG. 1. As shown, the primary synchronisation code
(PSC), Cp, is a real-valued sequence of length 256 chips, transmitted at power PPSc- The secondary synchronisation code (SSC), , (i = 1, 2, 3), of length 256 is transmitted simultaneously with the PSC; the total power of the SSC is set to Psso In addition these codes are multiplied by a complex value, b3 (j = \, 2, 3). The subscript s in , refers to a code set, of which there 32, as specified in the technical specification 3GPP TS 25.223' publicly available on the website (www.3gpp.org) of the 3rd Generation Partnership Project. The code sets, s, in conjunction with the complex multiplier values, bJ r are used to transfer the information bits to the UE .
The location of the SCH relative to the beginning of the time slot is defined by t0ffsetι„. It is calculated as follows :
t offset, n
Figure imgf000007_0001
which can be simplified to :
H.48.7 n < \6 t offset, n \ (l20 + nA%Yc n > \6
where Tc is the chip duration and n = 0, 1, ..., 31 . The value of n is related to the code group and is obtained by demodulating the information on the SSC .
Encoding Informa tion on SSC
The three codes that make up the SSC are QPSK (Quadrature Phase Shift Key) modulated and transmitted in parallel with the PSC. The QPSK modulation carries the following information:
• the code group that the base station belongs to (32 code groups: 5 bits; Cases 1, 2); • the position of the frame within an interleaving period of 20 msec (2 frames:l bit, Cases 1, 2);
• the position of the SCH slot(s) within the frame (2 SCH slots:l bit, Case 2).
The SSCs are partitioned into two code sets for Case 1 and four code sets for Case 2. The set is used to provide the following information:
Figure imgf000008_0001
Code Set Alloca tion for CASE 1
The code group and frame position information is provided by modulating the secondary codes in the code set.
Figure imgf000008_0002
Code Set Alloca tion for CASE 2
The following SCH codes are allocated for each code set Case 1
Code set 1: Ci, C3, C5. Code set 2: C10, Cι3, C14. Case 2
Code set 1 Ci, C3, C5.
Figure imgf000009_0001
Code set 4 C4, C8, C15.
Code alloca tion for CASE 1
FIG. 2 shows a table illustrating code allocation for CASE 1.
It may be noted that the code construction for code groups 0 to 15 using only the SCH codes from code set 1 is shown. It will be understood that the construction for code groups 16 to 31 using the SCH codes from code set 2 is done in the same way.
Code alloca tion for CASE 2
FIG. 3 shows a table illustrating code allocation for CASE 2.
It may be noted that the code construction for code groups 0 to 15 using the SCH codes from code sets 1 and 2 is shown. The construction for code groups 16 to 31 using the SCH codes from code sets 3 and 4 is done in the same way.
It will be understood that the conventional approach is to store the information defined in the tables of FIG. 2 and FIG. 3 in memory in the network and UE. It will be appreciated that, using this conventional approach, the amount of information needing to be stored may be considerable.
A novel procedure, which simplifies the above mapping process, is now presented.
Efficient Encoder for CASE 1
For ease of explanation, the following notation is introduced. If = \cπ^,cπ^j,cπ^j represents the permutation of the codes in the code set, where π is the permutation, then the SSC associated with a code group is given by the component-wise product Sssc = bC where Sssc = (b0cπ(0),blcκ{l),b2cκ{2)) and bϋ ,b ,b2 e (±l,±y) .
Let u = (u0,ux,u2,u3,u )τ - the superscript T indicating matrix transposition - be the binary representation of the code group number, and define the following generator matrix
Figure imgf000010_0001
with rows labelled
Figure imgf000010_0002
We define a binary codeword as a = dG + z modulo-2 where d = (f, 0,ul,u2) , Frame\
Figure imgf000011_0001
Frame2 and z = «3 χμ2 +
Figure imgf000011_0002
reduced modulo-2. We map the elements of the codeword, a , pairwise to the set of integers (0,1,2,3) using the expression = 2a 2M + ak ;k = 0,1,2,3 where the sequence s = (s0,s,,,s2) has an associated comple 5xX sequence b = {js° ,JS* ,jS2 ) . The choice of code set and permutation is given by
Figure imgf000011_0005
Table 1
Efficient Encoder for CASE 2
Define the following generator matrix
Figure imgf000011_0003
with rows labelled
Figure imgf000011_0004
We define a binary codeword as a = dG + z modulo-2 where d = (K,f,u0,ux)τ ,
[0 slotk
K =
1 slotk + \ and z = u2 μx + \)g reduced modulo-2. The process follows in identical manner to case 1 with the exception that the permutation and code set map is changed to represent case 2, as shown below.
Figure imgf000012_0001
Table 2
Thus, it will be understood that only the data in the above tables 1 and 2 needs to be stored in memory, in order to allow the necessary secondary synchronisation channel encoding to be effected, following the encoding process described above, rather than having to store the data in tables of FIG. 2 and FIG. 3 as in the prior art.
An efficient encoder 400 for carrying out the above processes for CASE 1 and CASE 2 is shown generally in FIG. 4. As can be seen in this figure, in block step 410 the binary codewords a = dG + z modulo-2 are calculated. Next, in block 420, the expressions sk = 2a2k+l + ak ; k = 0,1,2,3 are calculated. Finally, in block 430, the secondary synchronisation codes Sssc =
Figure imgf000013_0001
are calculated.
Signalling Higher Chip Rate
As will be explained below, modification of the generator matrix allows encoding of the chip rate used in the cell.
Let Cr denote the chip rate, where
[0 3.S4Mcps
C.
1 l.β Mcps
We have the following:
CASE 1:
Define the following generator matrix
Figure imgf000013_0002
and a binary codeword as a = dG] + z modulo-2 where d =
Figure imgf000014_0001
. We note that when Cr is 0 the codeword produced by the generator matrix is unchanged. When Cr is 1, denoting the higher chip rate, the third element of the sequence b = [js° ,j ,j l ) becomes imaginary rather than real.
CASE 2:
Define the following generator matrix
Figure imgf000014_0002
and a binary codeword as a = dG2 + z modulo-2 where d = {Cr , K,f, 0 ,ul ) and z = u2 (uλ + \)g4 . We note that when
Cr is 0 the codeword produced by the generator matrix is unchanged. When Cr is 1, denoting the higher chip rate, the third element of the sequence b = {js" ,jSl ,jSl ) becomes imaginary rather than real.
It will be appreciated that the process for encoding described above will typically be carried out in software running on a processor (not shown) , and that the software may be provided as a computer program element carried on any suitable data carrier (not shown) such as a magnetic or optical computer disc. It will be appreciated that the encoder described above will typically be incorporated in a base station ( λNode B' - not shown) and a mobile station ( λUE' - not shown) of a UMTS system, with complementary decoding being provided in the ΛUE' and λNode B' respectively.
It will be understood that the encoder and method for efficient synchronisation channel encoding in UTRA TDD mode described above provides the following advantages: • an efficient encoding architecture for the synchronisation channel in UTRA TDD mode • in addition, by simple manipulation of the generation matrix, a higher chip rate signal may be signalled whilst still preserving the signalling information for the lower chip rate.

Claims

Claims
A method for efficient synchronisation channel encoding in UTRA TDD mode, comprising: producing a codeword a, where a = dG + z modulo-2, where d represents a predetermined code group to be encoded, G represents a predetermined generator matrix, and z represents a function of the code group number and a row of the generator matrix, producing values sk = 2α2i+1 + ak ; k = 0,1,2,3 , and associated values b0,bx ,b2 , and producing a value Sssc associated with the code group, where Sssc = (b0cπ{0),bxcπ(l),b2cπ{2)) , cπ represents a code within the code group, and b0 ,bx ,b2 e(±l,± ).
The method of claim 1, wherein the generator matrix in a first case is substantially equal to
Figure imgf000016_0001
The method of claim 1 or 2, wherein the generator matrix in a second case is substantially equal to
Figure imgf000017_0001
The method of claim 1, 2 or 3 wherein in a first case: d comprises (/,M0,M,,W2), where / is 0 for a first frame and 1 for a second frame, u0,u ,u2 represent bits from a binary representation of the code group number, and z = w3 χμ2 + \)g3 reduced modulo-2, where g3 represents a row of the generator matrix.
The method of claim 1, 2, 3 or 4 wherein in a second case: d comprises (K,f,u0,ux ) , where K is 0 for a &th slot and 1 for a (k+\)th slot, / is 0 for a first frame and 1 for a second frame, u0,ux ,u2 represent bits from a binary representation of the code group number, and z = u2(ul + \)g3 reduced modulo-2, where g3 represents a row of the generator matrix.
A method for efficient synchronisation channel encoding in UTRA TDD mode, comprising: producing a codeword from a predetermined code group to be encoded, a predetermined generator matrix G, and a function of the code group number and a row of the generator matrix, and producing a value Sssc associated with the code group, where Sssc = [pQcπ{Q),bxcπ(x),b2cπ{2)) , cπ represents a code within the code group, and b0,bx,b2 e(±l,± ), wherein the generator matrix has values such that a parameter produced therefrom changes between a first value indicating a first chip rate and a second value indicating a second chip rate.
The method of claim 6, wherein the generator matrix in a first case is substantially equal to
Figure imgf000018_0001
The method of claim 6 or 7, wherein the generator matrix in a second case is substantially equal to
Figure imgf000018_0002
9. The method of any one of claims 6-8, wherein the codeword a, is represented by a = dG + z modulo-2, where d represents a predetermined code group to be encoded, G represents a predetermined generator matrix, and z represents a function of the code group number and a row of the generator matrix.
10. The method of claim 9 wherein in a first case: d comprises (Cr,f,u0,u ,u2 ) , where C. represents a bit indicative of chip rate, / is 0 for a first frame and 1 for a second frame, u0 ,ux , 2 represent bits from a binary representation of the code group number, and z = u3(u2 + \)g4 reduced modulo-2, where g4 represents a row of the generator matrix.
11. The method of claim 9 or 10 wherein in a second case: d comprises (Cr ,K,f,u0,ux ) , where Cr represents a bit indicative of chip rate, K is 0 for a kx slot and 1 for a (k+\)th slot, / is 0 for a first frame and 1 for a second frame, u0 ,ux ,u2 represent bits from a binary representation of the code group number, and z = u2(«, + \)g4 reduced modulo-2, where g4 represents a row of the generator matrix.
12. An encoder for efficient synchronisation channel encoding in UTRA TDD mode, comprising: means for producing a codeword a, where a = dG + z modulo-2, where d represents a predetermined code group to be encoded, G represents a predetermined generator matrix, and z represents a function of the code group number and a row of the generator matrix, means for producing values sk = 2a2k+1 + ak ; k = 0,1,2,3 , and associated values bQ,b ,b2 , and means for producing a value Sssc associated with the code group, where Sssc = (b0cπ(o),bxcπ(x),b2cπ(2)) , cπ represents a code within the code group, and bQ,bx,b2 e (± \,±j) .
13. The encoder of claim 12, wherein the generator matrix in a first case is substantially equal to
Figure imgf000020_0001
14. The encoder of claim 12 or 13, wherein the generator matrix in a second case is substantially equal to
Figure imgf000020_0002
15. The encoder of claim 12, 13 or 14 wherein in a first case: d comprises (f,u0,ux,u2) , where / is 0 for a first frame and 1 for a second frame, u0,ux,u2 represent bits from a binary representation of the code group number, and z = u3(u2 + \)g3 reduced modulo-2, where g3 represents a row of the generator matrix.
16. The encoder of claim 12, 13, 14 or 15 wherein in a second case: d comprises (K,f,u0,ux) , where K is 0 for a kl slot and 1 for a (k+\)th slot, / is 0 for a first frame and 1 for a second frame, u0,ux ,u2 represent bits from a binary representation of the code group number, and z = u2(ux + \)g3 reduced modulo-2, where g3 represents a row of the generator matrix.
17. An encoder for efficient synchronisation channel encoding in UTRA TDD mode, comprising: means for producing a codeword from a predetermined code group to be encoded, a predetermined generator matrix G, and a function of the code group number and a row of the generator matrix, and means for producing a value SiSC associated with the code group, where Sssc = (b0cπ(o),b cπ{x),b2cπ{2)), cπ represents a code within the code group, and b0,bx ,b2 e(±l,±y), wherein the generator matrix has values such that a parameter produced therefrom changes between a first value indicating a first chip rate and a second value indicating a second chip rate.
18. The encoder of claim 17, wherein the generator matrix in a first case is substantially equal to
Figure imgf000022_0001
19. The encoder of claim 17 or 18, wherein the generator matrix in a second case is substantially equal to
Figure imgf000023_0001
20. The encoder of any one of claims 17-19, wherein the codeword a, is represented by a = dG + z modulo-2, where d represents a predetermined code group to be encoded, G represents a predetermined generator matrix, and z represents a function of the code group number and a row of the generator matrix.
21. The encoder of claim 20 wherein in a first case: d comprises {Cr,f,u0,ux,u2 ) , where Cr represents a bit indicative of chip rate, / is 0 for a first frame and 1 for a second frame, u0,ux,u2 represent bits from a binary representation of the code group number, and z - u3(u2 + \)g4 reduced modulo-2, where g4 represents a row of the generator matrix.
22. The encoder of claim 20 or 21 wherein in a second case: d comprises (Cr,K,f,u0,ux) , where Cr represents a bit indicative of chip rate, ^ is 0 for a kth slot and 1 for a (k+\)th slot, /is 0 for a first frame and 1 for a second frame, u0,ux, 2 represent bits from a binary representation of the code group number, and z - u2{u + \)g4 reduced modulo-2, where g4 represents a row of the generator matrix.
23. A wireless base station for use in a UMTS system, comprising an encoder as claimed in any one of claims 12-22.
24. A computer program element comprising computer program means for performing encoding functions as claimed in any one of claims 1 to 10.
PCT/GB2002/004184 2001-09-13 2002-09-13 Encoder and method for efficient synchronisation channel encoding in utra tdd mode WO2003024000A2 (en)

Priority Applications (2)

Application Number Priority Date Filing Date Title
EP02758611A EP1474882A2 (en) 2001-09-13 2002-09-13 Encoder and method for efficient synchronisation channel encoding in utra tdd mode
JP2003527924A JP4223400B2 (en) 2001-09-13 2002-09-13 Encoder and encoding method

Applications Claiming Priority (2)

Application Number Priority Date Filing Date Title
GB0122109.2 2001-09-13
GB0122109A GB2379841A (en) 2001-09-13 2001-09-13 Efficient synchronisation channel encoding in UTRA TDDD mode

Publications (2)

Publication Number Publication Date
WO2003024000A2 true WO2003024000A2 (en) 2003-03-20
WO2003024000A3 WO2003024000A3 (en) 2003-10-30

Family

ID=9922008

Family Applications (1)

Application Number Title Priority Date Filing Date
PCT/GB2002/004184 WO2003024000A2 (en) 2001-09-13 2002-09-13 Encoder and method for efficient synchronisation channel encoding in utra tdd mode

Country Status (7)

Country Link
US (1) US7301930B2 (en)
EP (1) EP1474882A2 (en)
JP (1) JP4223400B2 (en)
KR (1) KR100901406B1 (en)
CN (1) CN100492939C (en)
GB (1) GB2379841A (en)
WO (1) WO2003024000A2 (en)

Cited By (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
EP1475899A1 (en) * 2003-05-07 2004-11-10 STMicroelectronics S.r.l. Process and device for the cell search procedure in cellular communication systems
US8516350B2 (en) 2006-07-28 2013-08-20 Qualcomm Incorporated Data encoding method and apparatus for flash-type signaling

Families Citing this family (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US7356098B2 (en) 2001-11-14 2008-04-08 Ipwireless, Inc. Method, communication system and communication unit for synchronisation for multi-rate communication
GB2394868B (en) * 2002-11-01 2006-04-05 Ipwireless Inc Encoder and method for efficient synchronisation channel encoding in utra tdd mode

Citations (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
EP1065825A2 (en) 1999-06-28 2001-01-03 Texas Instruments Incorporated Time division duplex synchronization

Family Cites Families (5)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5706428A (en) * 1996-03-14 1998-01-06 Lucent Technologies Inc. Multirate wireless data communication system
KR100290678B1 (en) 1999-04-24 2001-05-15 윤종용 Apparatus for searching cell and method thereof in asynchronous mobile telecommunication system
KR100591972B1 (en) 1999-05-28 2006-06-21 인터디지탈 테크날러지 코포레이션 Cell search procedure for time division duplex communication systems using code division multiple access
JP4970643B2 (en) 1999-06-18 2012-07-11 テキサス インスツルメンツ インコーポレイテッド Wireless communication system using secondary synchronization code based on value of primary synchronization code
KR100342483B1 (en) * 2000-09-09 2002-06-28 윤종용 Apparatus and method for searching base station in umts

Patent Citations (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
EP1065825A2 (en) 1999-06-28 2001-01-03 Texas Instruments Incorporated Time division duplex synchronization

Cited By (3)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
EP1475899A1 (en) * 2003-05-07 2004-11-10 STMicroelectronics S.r.l. Process and device for the cell search procedure in cellular communication systems
US7333470B2 (en) 2003-05-07 2008-02-19 Stmicroelectronics S.R.L. Process and device for the cell search procedure in cellular communication systems, computer program product therefor
US8516350B2 (en) 2006-07-28 2013-08-20 Qualcomm Incorporated Data encoding method and apparatus for flash-type signaling

Also Published As

Publication number Publication date
US7301930B2 (en) 2007-11-27
WO2003024000A3 (en) 2003-10-30
GB2379841A (en) 2003-03-19
GB0122109D0 (en) 2001-10-31
KR20050027205A (en) 2005-03-18
KR100901406B1 (en) 2009-06-05
JP2005503067A (en) 2005-01-27
EP1474882A2 (en) 2004-11-10
CN100492939C (en) 2009-05-27
JP4223400B2 (en) 2009-02-12
US20030138066A1 (en) 2003-07-24
CN1565092A (en) 2005-01-12

Similar Documents

Publication Publication Date Title
RU2234196C2 (en) Communication methods and device for orthogonal hadamard sequence having selected correlation properties
CN101682361B (en) Scrambling methods for synchronization channels
EP1545026B1 (en) Variable rate transmission method, transmitter and receiver using the same
CN100361420C (en) Device and method for exchanging frame message of different lengths in CDMA communication system
US7995552B2 (en) Apparatus and method for transmitting TFCI bits for a hard split mode in a CDMA mobile communication system
KR101176321B1 (en) Secondary synchronization codebook for e-utran
EP2426835B1 (en) Method for unifying secondary synchronization signal detection and frame timing synchronization
US5751704A (en) Technique for minimizing the variance of interference in packetized interference-limited wireless communication systems
US20160014709A1 (en) Method of generating code sequence and method of transmitting signal using the same
US7330482B2 (en) Method for processing digital symbols in a communication system and transmitter and receiver for carrying out the method
JP2006094537A (en) Method for displaying group of codes belonging to base station in time division duplex (tdd) communications system
EP2981103B1 (en) Allocation of preamble sequences
EP1266459B1 (en) Encoding apparatus and method in cdma communication system
US8514818B2 (en) System and methods for generating masking sequences
EP1474882A2 (en) Encoder and method for efficient synchronisation channel encoding in utra tdd mode
US20050152265A1 (en) Apparatus for production of scrambling codes and preambles
WO2000074255A1 (en) Improvements in or relating to mobile telecommunications systems
RU2233540C2 (en) Device and method for converting tfci indicator bits into characters for fixed division mode in cdma mobile communication system
US8125971B2 (en) Generic parallel spreading
GB2394868A (en) Efficient synchronisation channel encoding in UTRA TDD mode using codeword generator matrix
CN1965494B (en) Method for decoding channelisation code set information in a spread spectrum receiver
GB2350759A (en) Mobile Telecommunications Systems
US20050190688A1 (en) Code generation, in particular for umts digital communications
JPH05191378A (en) Low-speed frequency hopping spreaded spectrum communication system

Legal Events

Date Code Title Description
AK Designated states

Kind code of ref document: A2

Designated state(s): AE AG AL AM AT AU AZ BA BB BG BY BZ CA CH CN CO CR CU CZ DE DM DZ EC EE ES FI GB GD GE GH HR HU ID IL IN IS JP KE KG KP KR LC LK LR LS LT LU LV MA MD MG MN MW MX MZ NO NZ OM PH PL PT RU SD SE SG SI SK SL TJ TM TN TR TZ UA UG US UZ VN YU ZA ZM

AL Designated countries for regional patents

Kind code of ref document: A2

Designated state(s): GH GM KE LS MW MZ SD SL SZ UG ZM ZW AM AZ BY KG KZ RU TJ TM AT BE BG CH CY CZ DK EE ES FI FR GB GR IE IT LU MC PT SE SK TR BF BJ CF CG CI GA GN GQ GW ML MR NE SN TD TG

121 Ep: the epo has been informed by wipo that ep was designated in this application
DFPE Request for preliminary examination filed prior to expiration of 19th month from priority date (pct application filed before 20040101)
WWE Wipo information: entry into national phase

Ref document number: 2003527924

Country of ref document: JP

WWE Wipo information: entry into national phase

Ref document number: 1020047003798

Country of ref document: KR

WWE Wipo information: entry into national phase

Ref document number: 20028196066

Country of ref document: CN

WWE Wipo information: entry into national phase

Ref document number: 2002758611

Country of ref document: EP

WWP Wipo information: published in national office

Ref document number: 2002758611

Country of ref document: EP