WO2002009262A1 - Switched mode power supply control - Google Patents

Switched mode power supply control Download PDF

Info

Publication number
WO2002009262A1
WO2002009262A1 PCT/EP2001/007746 EP0107746W WO0209262A1 WO 2002009262 A1 WO2002009262 A1 WO 2002009262A1 EP 0107746 W EP0107746 W EP 0107746W WO 0209262 A1 WO0209262 A1 WO 0209262A1
Authority
WO
WIPO (PCT)
Prior art keywords
voltage
current
vcc
level
fetl
Prior art date
Application number
PCT/EP2001/007746
Other languages
French (fr)
Inventor
Erwin G. R. Seinen
Joan W. Strijker
Constantinus P. Meeuwsen
Original Assignee
Koninklijke Philips Electronics N.V.
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Koninklijke Philips Electronics N.V. filed Critical Koninklijke Philips Electronics N.V.
Priority to JP2002514865A priority Critical patent/JP2004505359A/en
Priority to EP01962838A priority patent/EP1305872A1/en
Priority to KR1020027003609A priority patent/KR20020038760A/en
Publication of WO2002009262A1 publication Critical patent/WO2002009262A1/en

Links

Classifications

    • HELECTRICITY
    • H02GENERATION; CONVERSION OR DISTRIBUTION OF ELECTRIC POWER
    • H02MAPPARATUS FOR CONVERSION BETWEEN AC AND AC, BETWEEN AC AND DC, OR BETWEEN DC AND DC, AND FOR USE WITH MAINS OR SIMILAR POWER SUPPLY SYSTEMS; CONVERSION OF DC OR AC INPUT POWER INTO SURGE OUTPUT POWER; CONTROL OR REGULATION THEREOF
    • H02M3/00Conversion of dc power input into dc power output
    • H02M3/22Conversion of dc power input into dc power output with intermediate conversion into ac
    • H02M3/24Conversion of dc power input into dc power output with intermediate conversion into ac by static converters
    • H02M3/28Conversion of dc power input into dc power output with intermediate conversion into ac by static converters using discharge tubes with control electrode or semiconductor devices with control electrode to produce the intermediate ac
    • H02M3/325Conversion of dc power input into dc power output with intermediate conversion into ac by static converters using discharge tubes with control electrode or semiconductor devices with control electrode to produce the intermediate ac using devices of a triode or a transistor type requiring continuous application of a control signal
    • H02M3/335Conversion of dc power input into dc power output with intermediate conversion into ac by static converters using discharge tubes with control electrode or semiconductor devices with control electrode to produce the intermediate ac using devices of a triode or a transistor type requiring continuous application of a control signal using semiconductor devices only
    • HELECTRICITY
    • H02GENERATION; CONVERSION OR DISTRIBUTION OF ELECTRIC POWER
    • H02MAPPARATUS FOR CONVERSION BETWEEN AC AND AC, BETWEEN AC AND DC, OR BETWEEN DC AND DC, AND FOR USE WITH MAINS OR SIMILAR POWER SUPPLY SYSTEMS; CONVERSION OF DC OR AC INPUT POWER INTO SURGE OUTPUT POWER; CONTROL OR REGULATION THEREOF
    • H02M1/00Details of apparatus for conversion
    • H02M1/32Means for protecting converters other than automatic disconnection
    • HELECTRICITY
    • H02GENERATION; CONVERSION OR DISTRIBUTION OF ELECTRIC POWER
    • H02MAPPARATUS FOR CONVERSION BETWEEN AC AND AC, BETWEEN AC AND DC, OR BETWEEN DC AND DC, AND FOR USE WITH MAINS OR SIMILAR POWER SUPPLY SYSTEMS; CONVERSION OF DC OR AC INPUT POWER INTO SURGE OUTPUT POWER; CONTROL OR REGULATION THEREOF
    • H02M3/00Conversion of dc power input into dc power output
    • H02M3/22Conversion of dc power input into dc power output with intermediate conversion into ac
    • H02M3/24Conversion of dc power input into dc power output with intermediate conversion into ac by static converters
    • H02M3/28Conversion of dc power input into dc power output with intermediate conversion into ac by static converters using discharge tubes with control electrode or semiconductor devices with control electrode to produce the intermediate ac
    • H02M3/325Conversion of dc power input into dc power output with intermediate conversion into ac by static converters using discharge tubes with control electrode or semiconductor devices with control electrode to produce the intermediate ac using devices of a triode or a transistor type requiring continuous application of a control signal
    • H02M3/335Conversion of dc power input into dc power output with intermediate conversion into ac by static converters using discharge tubes with control electrode or semiconductor devices with control electrode to produce the intermediate ac using devices of a triode or a transistor type requiring continuous application of a control signal using semiconductor devices only
    • H02M3/33507Conversion of dc power input into dc power output with intermediate conversion into ac by static converters using discharge tubes with control electrode or semiconductor devices with control electrode to produce the intermediate ac using devices of a triode or a transistor type requiring continuous application of a control signal using semiconductor devices only with automatic control of the output voltage or current, e.g. flyback converters

Definitions

  • the present invention relates to a switched mode power supply (SMPS) control circuit, and to a switched mode power supply (SMPS) comprising such a control circuit.
  • SMPS switched mode power supply
  • the maximum output power is often dependent on the supply voltage. Below a certain input voltage level, the required output power cannot be supplied by the SMPS due to current limitations of the power switches in the SMPS, maximum allowed current in the fuses at the input of the SMPS or maximum allowed current through the transformer. In many cases these limitations will result in audible noise of the transformer.
  • a circuit has to disable the operation of the SMPS.
  • prior art systems operating at a rectified line (mains) voltage, external components are required in order to determine the level of the line voltage. These external components require that at least one extra pin is available on the circuit.
  • the use of external components for sensing/monitoring the line voltage can be avoided. Furthermore, no extra pin is needed in order to connect the control circuit to external components for sensing the line voltage.
  • Fig. 1 shows an embodiment of an SMPS control IC in accordance with the present invention with internal operation enabling function where the threshold level can be adjusted using an external resistor Rl ,
  • Fig. 2 shows an embodiment of an SMPS in accordance with the present invention with open elcap fault condition F
  • Fig. 3 shows the signals of the SMPS controller during and after "missing elcap" fault condition F.
  • the present invention relates to a control circuit for an SMPS, where the use of external components or an additional pin for voltage sensing is avoided.
  • the control circuit according to the present invention offers internal determination of the level of the line voltage.
  • the SMPS operation enabling level may be tuned/adjusted using a single external resistor Rl.
  • An additional advantage of the control circuit according to the present invention is the safety aspect provided by the present invention - e.g. when the line elcap (electrolytic capacitor C2 in Fig. 2) is disconnected, as indicated at F in Fig. 2.
  • the line voltage sensing is done inside the IC.
  • a (high voltage) field effect transistor (FETl) limits the maximum voltage on the resistor.
  • the pinch off voltage of the transistor FETl is above the desired enabling level (which can be as high as 100 V), because the gate of the transistor FET11 is connected to a relatively high (zener) voltage. Due to the high zener voltage of the internal zener diode Dl, sensing can be done up to high Vline voltage levels, while keeping the current low.
  • switch SI is closed. In this way, the pinch off voltage of the transistor FETl drops significantly wherefore low power consumption is guaranteed. Furthermore, a better resurf of the high voltage transistor FETl is obtained.
  • switch SI is controlled by internal logic (not shown), the IC is able to operate down to very low line voltages, but is prevented from starting up at low line voltages.
  • the operational characteristics of the control circuit will now be described in detail. Normal start-up of an SMPS application applies that a line switch (not shown) is activated, and subsequently the line voltage capacitor C2 in Fig. 2 will be charged whereby the line voltage - Vline - applied to the IC starts to increase.
  • Switch S2 is. controlled by the operation enabling sense function, which is connected to the same HV terminal.
  • the zener diode Dl has a high breakdown voltage whereby Vline may be monitored even at relatively high voltages keeping the current at very low levels.
  • the break-down voltage of the zener diode Dl is approximately 80V.
  • the break- down voltage is externally adjustable to e.g. 40V.
  • the voltage Vcc on the external capacitor Cl is constantly compared to a predetermined starting level - Vcc_strt_lev.
  • Vcc_strt_lev a predetermined starting level - Vcc_strt_lev.
  • an enabling signal EN is provided and the SMPS starts operating.
  • the operation enabling function is disabled and therefore no longer dependent on Vline.
  • the Istrt_up circuit is disabled.
  • the operation enabling function is disabled by closing switch SI whereby the gate of transistor FETl is connected to ground.
  • the pinch off voltage of transistor FETl is lowered dramatically, with the result that the zener diode Dl is no longer in breakdown and only a small leakage current will flow through transistor FETl and the resistor R2.
  • the small leakage current reduces the power consumption of the IC whereby green function is achieved.
  • the power consumption is less than 50 mW.
  • Vline is above the enabling level
  • the function is enabled again when Vcc exceeds Vcc_strt_lev. Therefore, the IC will re-start only when Vline is above the predetermined level, but is able to operate down to very low line voltages.
  • the resistor Rl provides the opportunity to tune or adjust the line voltage enabling level.
  • the current drawn from the HV pin 8 is always the same during start-up (for example 1mA). Thus, it is easy to adjust the operation enabling level by a level lmA*Rl, whereby the HV pin's voltage is lowered by lmA*Rl .
  • An external resistor Rl may be connected between the first connection terminal 8 and the mains voltage Vmains so as to generate a voltage drop over the said external resistor Rl and thereby adjust the voltage on the first connection terminal 8.
  • the resistance of the external resistor Rl may be within the range l-1000k ⁇ , such as within the range 10-100k ⁇ .
  • the breakdown voltage of the voltage limiting means - e.g. a zener diode Dl - may be within the range 25-150V (including preferred typical values at 40V and 80V), such as within the range 50-100V, such as within the range 60-90V, such as approximately 80V.
  • the current limited means may comprise a transistor, such as a MOST transistor.

Landscapes

  • Engineering & Computer Science (AREA)
  • Power Engineering (AREA)
  • Dc-Dc Converters (AREA)
  • Control Of Voltage And Current In General (AREA)

Abstract

In an integrated circuit (IC) for providing an enabling signal (EN) to a converter, the integrated circuit (IC) comprising: a monitoring circuit (FET1, R2, D1, Io, M, S1) for providing a control signal (CS) in response to a level of a line voltage (Vline) on a first connection terminal (8) of the integrated circuit (IC), and a start-up circuit (FET2, Istrt up, Vcc strt-Lev, COMP, S2) for providing the enabling signal (EN) to the converter in response to the control signal (CS) and a generated voltage level (Vcc), said generated voltage level (Vcc) being generated in response to the level of the line voltage (Vline) on the first connection terminal (8), the monitoring circuit and the start-up circuit are sensing the level of the line voltage (Vline) only via the first connection terminal (8).

Description

Switched mode power supply control.
FIELD OF THE INVENTION
The present invention relates to a switched mode power supply (SMPS) control circuit, and to a switched mode power supply (SMPS) comprising such a control circuit.
BACKGROUND OF THE INVENTION
In an SMPS, the maximum output power is often dependent on the supply voltage. Below a certain input voltage level, the required output power cannot be supplied by the SMPS due to current limitations of the power switches in the SMPS, maximum allowed current in the fuses at the input of the SMPS or maximum allowed current through the transformer. In many cases these limitations will result in audible noise of the transformer.
To prevent the SMPS from starting at a too low input voltage level (and thus preventing audible noise), a circuit has to disable the operation of the SMPS. In prior art systems operating at a rectified line (mains) voltage, external components are required in order to determine the level of the line voltage. These external components require that at least one extra pin is available on the circuit.
In prior art SMPS systems that supply from a rectified line voltage (Vline), detection of the line voltage is performed using e.g. an external voltage divider. Alternatively, a voltage to current converter with an external resistor may be used. It is a disadvantage of the prior art systems that an extra pin on the integrated circuit (IC) is required in order to determine the level of the line voltage. In addition, the use of external components complicates the implementation of such systems.
Integration of ohmic resistive dividers is very complicated for the following reasons. A high-ohmic resistive divider is not suitable for integration, because high ohmic resistive dividers occupy too much silicon area of the IC. Integration of lower ohmic resistive dividers would lead to too much dissipation - and thereby too much heat generation - and power consumption in the IC. SUMMARY OF THE INVENTION
It is an object of the present invention to provide an improved IC with integrated sensing/monitoring of the line voltage.
The above-mentioned objects are complied with by providing an integrated circuit for providing an enabling signal to a converter, and an SPMS as defined in the independent claims. Advantageous embodiments are defined in the dependent claims.
According to a preferred embodiment, the use of external components for sensing/monitoring the line voltage can be avoided. Furthermore, no extra pin is needed in order to connect the control circuit to external components for sensing the line voltage. These and other aspects of the invention will be apparent from and elucidated with reference to the embodiments described hereinafter.
BRIEF DESCRIPTION OF THE DRAWINGS In the drawings: Fig. 1 shows an embodiment of an SMPS control IC in accordance with the present invention with internal operation enabling function where the threshold level can be adjusted using an external resistor Rl ,
Fig. 2 shows an embodiment of an SMPS in accordance with the present invention with open elcap fault condition F, and Fig. 3 shows the signals of the SMPS controller during and after "missing elcap" fault condition F.
DETAILED DESCRIPTION OF THE INVENTION
The present invention relates to a control circuit for an SMPS, where the use of external components or an additional pin for voltage sensing is avoided. The control circuit according to the present invention offers internal determination of the level of the line voltage. Furthermore, in accordance with a preferred embodiment, the SMPS operation enabling level may be tuned/adjusted using a single external resistor Rl.
An additional advantage of the control circuit according to the present invention is the safety aspect provided by the present invention - e.g. when the line elcap (electrolytic capacitor C2 in Fig. 2) is disconnected, as indicated at F in Fig. 2.
As shown in Fig. 1, the line voltage sensing is done inside the IC. A (high voltage) field effect transistor (FETl) limits the maximum voltage on the resistor. The pinch off voltage of the transistor FETl is above the desired enabling level (which can be as high as 100 V), because the gate of the transistor FET11 is connected to a relatively high (zener) voltage. Due to the high zener voltage of the internal zener diode Dl, sensing can be done up to high Vline voltage levels, while keeping the current low. After the SMPS is enabled by the described function - see below, switch SI is closed. In this way, the pinch off voltage of the transistor FETl drops significantly wherefore low power consumption is guaranteed. Furthermore, a better resurf of the high voltage transistor FETl is obtained.
Since switch SI is controlled by internal logic (not shown), the IC is able to operate down to very low line voltages, but is prevented from starting up at low line voltages. The operational characteristics of the control circuit will now be described in detail. Normal start-up of an SMPS application applies that a line switch (not shown) is activated, and subsequently the line voltage capacitor C2 in Fig. 2 will be charged whereby the line voltage - Vline - applied to the IC starts to increase.
When Vline is high enough to enable transistor FET2 in the start-up circuit to operate, an internal current source Istrt-up will start trying to charge the external capacitor C 1. This is however prevented by the internal switch S2 as long as this switch is closed. In its closed position, switch S2 shorts the external capacitor Cl to ground.
Switch S2 is. controlled by the operation enabling sense function, which is connected to the same HV terminal. Transistor FETl is constantly monitoring the line voltage Vline. Since the detection function is done with very low current, the source voltage of transistor FETl (source = connected to the resistor R2) is almost the same as the drain voltage (= Vline).
The zener diode Dl has a high breakdown voltage whereby Vline may be monitored even at relatively high voltages keeping the current at very low levels. Preferably the break-down voltage of the zener diode Dl is approximately 80V. Preferably, the break- down voltage is externally adjustable to e.g. 40V.
When Vline exceeds the enabling level, the zener diode Dl goes into breakdown causing a current to flow through transistor FETl, resistor R2 and the zener diode Dl. This current is being mirrored by current mirror M and compared with a reference current Io, and via some (latched) logic switch S2 is opened and the internal current source Istart-up will start charging the external capacitor Cl .
The voltage Vcc on the external capacitor Cl is constantly compared to a predetermined starting level - Vcc_strt_lev. When Vcc exceeds Vcc_strt_lev, an enabling signal EN is provided and the SMPS starts operating. Once the start level Vcc_strt_lev is reached, the operation enabling function is disabled and therefore no longer dependent on Vline. Also, and at the same time, the Istrt_up circuit is disabled. The operation enabling function is disabled by closing switch SI whereby the gate of transistor FETl is connected to ground. By connecting the gate to zero, the pinch off voltage of transistor FETl is lowered dramatically, with the result that the zener diode Dl is no longer in breakdown and only a small leakage current will flow through transistor FETl and the resistor R2. The small leakage current reduces the power consumption of the IC whereby green function is achieved. Preferably, the power consumption is less than 50 mW. The moment the control circuit stops operating for whatever reason - e.g. over temperature protection, fault detection, over voltage protection etc. - the supply voltage to the control circuit drops to a so-called "Under Voltage Lock Out" (take over supply is no longer present because the converter does not switch anymore), and the IC re-activates Istrt_up whereby the capacitor Cl is recharged. Provided that Vline is above the enabling level, the function is enabled again when Vcc exceeds Vcc_strt_lev. Therefore, the IC will re-start only when Vline is above the predetermined level, but is able to operate down to very low line voltages.
The resistor Rl provides the opportunity to tune or adjust the line voltage enabling level. The current drawn from the HV pin 8 is always the same during start-up (for example 1mA). Thus, it is easy to adjust the operation enabling level by a level lmA*Rl, whereby the HV pin's voltage is lowered by lmA*Rl .
It is an advantage of the present invention that it protects control circuit operating in an open elcap situation as illustrated at F in Fig. 2. The rectified, but not buffered, line voltage charges the external capacitor Cl (via the start-up current source) only to a low value. When the line voltage is below the low-line trip level (twice every period of the line frequency), the external capacitor Cl is discharged. The voltage Vcc across the external capacitor Cl will never reach the start-up voltage level Vcc_strt_lev as indicated in Fig. 3. Only as soon as the elcap C2 is re-connected, indicated by -F in Fig. 3, the voltage Vcc will reach the start-up voltage level Vcc_strt_lev and the control circuit will start operating. An external resistor Rl may be connected between the first connection terminal 8 and the mains voltage Vmains so as to generate a voltage drop over the said external resistor Rl and thereby adjust the voltage on the first connection terminal 8. The resistance of the external resistor Rl may be within the range l-1000kΩ, such as within the range 10-100kΩ. The breakdown voltage of the voltage limiting means - e.g. a zener diode Dl - may be within the range 25-150V (including preferred typical values at 40V and 80V), such as within the range 50-100V, such as within the range 60-90V, such as approximately 80V. The current limited means may comprise a transistor, such as a MOST transistor.
It should be noted that the above-mentioned embodiments illustrate rather than limit the invention, and that those skilled in the art will be able to design many alternative embodiments without departing from the scope of the appended claims. In the claims, any reference signs placed between parentheses shall not be construed as limiting the claim. The word "comprising" does not exclude the presence of elements or steps other than those listed in a claim. The word "a" or "an" preceding an element does not exclude the presence of a plurality of such elements .

Claims

CLAIMS:
1. An integrated circuit (IC) for providing an enabling signal (EN) to a converter, said integrated circuit (IC) comprising: a monitoring circuit (FETl, R2, Dl, Io, M, SI) for providing a control signal (CS) in response to a level of a line voltage (Vline) on a first connection terminal (8) of the integrated circuit (IC), and a start-up circuit (FET2, Istrt_up, Vccjstrt-Lev, COMP, S2) for providing the enabling signal (EN) to the converter in response to the control signal (CS) and a generated voltage level (Vcc), said generated voltage level (Vcc) being generated in response to the level of the line voltage (Vline) on the first connection terminal (8), wherein the monitoring circuit and the start-up circuit are sensing the level of the line voltage (Vline) only via the first connection terminal (8).
2. An integrated circuit according to claim 1, wherein the monitoring circuit (FETl, R2, Dl, Io, M, SI) comprises: a first transistor means (FETl) connected to the first connection terminal (8), current limiting means (R2) connected to the first transistor means (FETl), a voltage limiting device (Dl) having a breakdown voltage, said voltage limiting device (Dl) being connected to the current limiting means (R2) so that current may be drawn through the first transistor means (FETl), the current limiting means (R2) and the voltage limiting device (D 1) when the breakdown voltage across the voltage limiting device (Dl) has been exceeded, a reference current source (Io) for providing a reference current, means (M) for comparing the current drawn through the first transistor means (FETl), the current limiting means (R2) and the voltage limiting device (Dl) with the provided reference current (Io), and to generate the control signal (CS) when the current drawn through the first transistor means (FETl), the current limiting means (R2) and the voltage limiting device (Dl) exceeds the reference current (Io), and a controllable first switching means (SI) for providing, in its closed position, essentially zero voltage across the voltage limiting device (Dl) and thereby reduce the current drawn through the first transistor means (FETl) and the current limiting means (R2).
3. An integrated circuit according to claim 1 or 2, wherein the start-up circuit
(FET2, Istrt_up, Vcc_strt_lev, COMP, S2) comprises: a second transistor means (FET2) connected to the first connection terminal
(8), a current source (Istrt_up) for charging an external capacitor (Cl) connected to a second connection terminal (1) of the integrated circuit (IC) when the second transistor means (FET2) starts operating, a reference voltage source (Ncc_strt_lev) for providing a predetermined enabling voltage level, means (COMP) for comparing the predetermined enabling voltage level (Vcc strt ev) with the generated voltage level (Vcc), to provide the enabling signal (EΝ) when the generated voltage level (Vcc) exceeds the predetermined enabling voltage level (Vcc_strt_lev), and a controllable second switching means (S2) for allowing, in its open position, the generation of the generated voltage (Vcc), controlled by the control signal (CS) from the monitoring circuit.
4. A switched mode power supply (SMPS), comprising: a rectifier (R); a capacitor (C2) coupled to an output of the rectifier (R); a transformer (T); a switch (S), the output of the rectifier (R) being coupled to ground through a primary winding of the transformer (T) and a main current path of the switch (S); and an integrated circuit (IC) as claimed in claim 1 for generating an enabling signal (EΝ) for a control input of the switch (S) in dependence on a voltage (Vline) over the capacitor (C2) to control the switched mode power supply (SPMS).
PCT/EP2001/007746 2000-07-20 2001-07-05 Switched mode power supply control WO2002009262A1 (en)

Priority Applications (3)

Application Number Priority Date Filing Date Title
JP2002514865A JP2004505359A (en) 2000-07-20 2001-07-05 Mode switching power supply control
EP01962838A EP1305872A1 (en) 2000-07-20 2001-07-05 Switched mode power supply control
KR1020027003609A KR20020038760A (en) 2000-07-20 2001-07-05 Switched mode power supply control

Applications Claiming Priority (2)

Application Number Priority Date Filing Date Title
EP00202608 2000-07-20
EP00202608.6 2000-07-20

Publications (1)

Publication Number Publication Date
WO2002009262A1 true WO2002009262A1 (en) 2002-01-31

Family

ID=8171839

Family Applications (1)

Application Number Title Priority Date Filing Date
PCT/EP2001/007746 WO2002009262A1 (en) 2000-07-20 2001-07-05 Switched mode power supply control

Country Status (5)

Country Link
US (1) US6509784B2 (en)
EP (1) EP1305872A1 (en)
JP (1) JP2004505359A (en)
KR (1) KR20020038760A (en)
WO (1) WO2002009262A1 (en)

Cited By (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US9545086B2 (en) 1999-01-25 2017-01-17 Biogen Ma Inc. BAFF, inhibitors thereof and their use in the modulation of B-cell response and treatment of autoimmune disorders

Families Citing this family (11)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
SE526731C2 (en) * 2003-10-30 2005-11-01 Infineon Technologies Ag Startup Monitoring Circuit
US7383231B2 (en) * 2004-07-19 2008-06-03 Amazon Technologies, Inc. Performing automatically authorized programmatic transactions
US7306999B2 (en) 2005-01-25 2007-12-11 Semiconductor Components Industries, L.L.C. High voltage sensor device and method therefor
US7955943B2 (en) * 2005-01-25 2011-06-07 Semiconductor Components Industries, Llc High voltage sensor device and method therefor
JP4367420B2 (en) * 2005-07-22 2009-11-18 オンキヨー株式会社 Switching power supply circuit
WO2009013572A1 (en) * 2007-07-24 2009-01-29 Freescale Semiconductor, Inc. Start-up circuit element for a controlled electrical supply
KR101365100B1 (en) * 2009-10-28 2014-02-20 아이와트 인크. Low power consumption start-up circuit with dynamic switching
KR101240685B1 (en) 2011-09-27 2013-03-11 삼성전기주식회사 Dual mode switching regulator
US8942012B2 (en) 2012-01-31 2015-01-27 Semiconductor Components Industries, Llc Method of forming a switched mode power supply controller device with an off mode and structure therefor
CN103208987B (en) * 2013-03-19 2016-03-16 福建联迪商用设备有限公司 The start awakening method of external connection terminal of audio frequency device
DE102014213068B4 (en) * 2014-07-04 2020-08-20 Siemens Aktiengesellschaft Circuit arrangement and method for a switched-mode power supply

Citations (5)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5675485A (en) * 1994-12-22 1997-10-07 Samsung Electronics Co., Ltd. Switching mode power supply controller
JPH1014098A (en) * 1996-06-21 1998-01-16 Daikin Ind Ltd Motor drive controller
US5757635A (en) * 1995-12-28 1998-05-26 Samsung Electronics Co., Ltd. Power factor correction circuit and circuit therefor having sense-FET and boost converter control circuit
US5859768A (en) * 1997-06-04 1999-01-12 Motorola, Inc. Power conversion integrated circuit and method for programming
US5926383A (en) * 1998-03-20 1999-07-20 Lucent Technologies Inc. Integrated protection circuit for a power converter and method of operation thereof

Family Cites Families (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
KR100229507B1 (en) * 1997-02-21 1999-11-15 윤종용 Switching mode power supplier having function of protecting circuit from abnormal voltage
US5940287A (en) * 1998-07-14 1999-08-17 Lucent Technologies Inc. Controller for a synchronous rectifier and power converter employing the same

Patent Citations (5)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5675485A (en) * 1994-12-22 1997-10-07 Samsung Electronics Co., Ltd. Switching mode power supply controller
US5757635A (en) * 1995-12-28 1998-05-26 Samsung Electronics Co., Ltd. Power factor correction circuit and circuit therefor having sense-FET and boost converter control circuit
JPH1014098A (en) * 1996-06-21 1998-01-16 Daikin Ind Ltd Motor drive controller
US5859768A (en) * 1997-06-04 1999-01-12 Motorola, Inc. Power conversion integrated circuit and method for programming
US5926383A (en) * 1998-03-20 1999-07-20 Lucent Technologies Inc. Integrated protection circuit for a power converter and method of operation thereof

Non-Patent Citations (1)

* Cited by examiner, † Cited by third party
Title
PATENT ABSTRACTS OF JAPAN vol. 1998, no. 05 30 April 1998 (1998-04-30) *

Cited By (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US9545086B2 (en) 1999-01-25 2017-01-17 Biogen Ma Inc. BAFF, inhibitors thereof and their use in the modulation of B-cell response and treatment of autoimmune disorders

Also Published As

Publication number Publication date
EP1305872A1 (en) 2003-05-02
US6509784B2 (en) 2003-01-21
KR20020038760A (en) 2002-05-23
JP2004505359A (en) 2004-02-19
US20020011886A1 (en) 2002-01-31

Similar Documents

Publication Publication Date Title
US5615097A (en) Transient over voltage protection circuit for electrical power converters
US6456511B1 (en) Start-up circuit for flyback converter having secondary pulse width modulation
US6807075B2 (en) Start-up circuit for switched mode power supply
US5596465A (en) Overcurrent protection circuit for a dc-to-dc converter
JP4723791B2 (en) Method and apparatus for switched mode power supplies that generate high pulse width modulation while maintaining low noise sensitivity
US6509784B2 (en) Switched mode power supply control
JPH0785649B2 (en) Regulator circuit
US5978195A (en) Circuit protection arrangement
WO2007100328A1 (en) Method for regulating a voltage and circuit therefor
CN108306495B (en) Dual stage Vcc charging for switched mode power supplies
WO2007100327A1 (en) Method for regulating a voltage and circuit therefor
US5451845A (en) Device for protecting a ballast circuit from excess voltage
US5926383A (en) Integrated protection circuit for a power converter and method of operation thereof
US20020012261A1 (en) A.C./D.C. converter
TW201448427A (en) Systems and methods for two-level protection of power conversion systems
US5991175A (en) Control circuit for an in-rush current control element, and a protection circuit and power supply employing the same
US7808756B2 (en) Circuit and method for short circuit protection
US4566052A (en) Overvoltage protection circuit for power supply
JPS6154874A (en) Power supply circuit device to electric load
JPH0120808B2 (en)
JP2009296790A (en) Switching regulator
JPH11149320A (en) Protection means for power circuit
CN111868660A (en) Circuit for identifying circuit defects and for avoiding overvoltages in a regulator
US11201459B1 (en) EFuse for use in high voltage applications
JPH10108457A (en) Control circuit for switching power supply

Legal Events

Date Code Title Description
AK Designated states

Kind code of ref document: A1

Designated state(s): JP KR

AL Designated countries for regional patents

Kind code of ref document: A1

Designated state(s): AT BE CH CY DE DK ES FI FR GB GR IE IT LU MC NL PT SE TR

ENP Entry into the national phase

Ref country code: JP

Ref document number: 2002 514865

Kind code of ref document: A

Format of ref document f/p: F

WWE Wipo information: entry into national phase

Ref document number: 1020027003609

Country of ref document: KR

121 Ep: the epo has been informed by wipo that ep was designated in this application
WWP Wipo information: published in national office

Ref document number: 1020027003609

Country of ref document: KR

WWE Wipo information: entry into national phase

Ref document number: 2001962838

Country of ref document: EP

WWP Wipo information: published in national office

Ref document number: 2001962838

Country of ref document: EP

WWW Wipo information: withdrawn in national office

Ref document number: 2001962838

Country of ref document: EP