WO2002009115A1 - Cmos sram cell with prescribed power-on data state - Google Patents

Cmos sram cell with prescribed power-on data state Download PDF

Info

Publication number
WO2002009115A1
WO2002009115A1 PCT/US2001/021116 US0121116W WO0209115A1 WO 2002009115 A1 WO2002009115 A1 WO 2002009115A1 US 0121116 W US0121116 W US 0121116W WO 0209115 A1 WO0209115 A1 WO 0209115A1
Authority
WO
WIPO (PCT)
Prior art keywords
inverter
sram cell
transistors
cmos sram
junction
Prior art date
Application number
PCT/US2001/021116
Other languages
French (fr)
Inventor
Leonard R. Rockett
Original Assignee
Bae Systems
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Bae Systems filed Critical Bae Systems
Priority to AU2001280467A priority Critical patent/AU2001280467A1/en
Publication of WO2002009115A1 publication Critical patent/WO2002009115A1/en

Links

Classifications

    • GPHYSICS
    • G11INFORMATION STORAGE
    • G11CSTATIC STORES
    • G11C11/00Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor
    • G11C11/21Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements
    • G11C11/34Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements using semiconductor devices
    • G11C11/40Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements using semiconductor devices using transistors
    • G11C11/41Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements using semiconductor devices using transistors forming static cells with positive feedback, i.e. cells not needing refreshing or charge regeneration, e.g. bistable multivibrator or Schmitt trigger
    • G11C11/412Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements using semiconductor devices using transistors forming static cells with positive feedback, i.e. cells not needing refreshing or charge regeneration, e.g. bistable multivibrator or Schmitt trigger using field-effect transistors only

Definitions

  • the present invention relates to a CMOS SRAM cell and, more particularly, to a CMOS SRAM cell with prescribed power-on data state, i.e., a cell that assumes a known data state when powered-on.
  • FIG. 1 illustrates a standard CMOS static RAM cell defined by six MOS transistors Tl, T2 , T3-, T4 , T5, and T6; of these transistors, transistors Tl and T2 are PMOS transistors while the remaining transistors are of the NMOS type.
  • Transistors Tl and T3 are serially connected, between Vd and ground to form a first inverter with a data node A between the two transistors, and, in a similar manner, transistors T2 and T4 are likewise connected between V ad and ground to form a second inverter with a data node B therebetween.
  • the gates of transistors of each inverter are connected together and cross-coupled to the data node of the other inverter.
  • the transistor T5 is connected between the bit line BL and the data node A to provide data access thereto, and the transistor T6 is connected between the complementary bit line BLC and the data node B to similarly provide data access.
  • the gates of the data access transistors T5 and T6 are connected to respective word lines WL; ancillary circuitry including differential-input sense amplifiers are not shown in FIG.
  • the cross-coupled inverters of the memory cell of FIG. 1 have two stable states functioning to store either a binary one or a binary zero. More specifically, the data access transistors T5 and T6 are gated into conduction by an appropriate voltage applied to the respective word lines WL while a binary high is impressed on data node A via the bit line BL and a binary low is impressed on the complementary bit line BLC.
  • the transistor T4 conducts to pull the data node B toward ground (binary low) while the data node A goes high.
  • the opposite data state can be achieved by reversing the signals applied to the bit lines BL and BLC.
  • the representative memory cell of FIG. 1 is substantially bi-directionally symmetrical, this is, currents, voltage levels, and time durations are generally the same for either stable state.
  • small differences between cells such as manufacturing variations, doping variations, and other imbalances are such that the data state (i.e., a binary one or a binary zero) of a particular cell, upon power-up, cannot be predicted.
  • the memory state of the multitude of cells cannot be known at power-up.
  • the present invention provides a CMOS SRAM cell with prescribed power- on data state having first and second cross-coupled inverters each defined by serially connected complementary MOS transistors serially connected to form a first inverter with a first data node between the two transistors of the first inverter and a second inverter with a second data node between the two transistors of the second inverter.
  • the gates of transistors of each inverter are connected together and cross-coupled to the data node of the other inverter.
  • An access transistor is connected between a bit line and the first data node and another access transistor is connected between a complementary bit line and ' the second data node to provide data access thereto.
  • a diode is connected in the gate circuit between the complementary P and N type MOS transistors of one of the two latches to change the gate charge time to assure that each latch will assume a predetermined state upon power-up.
  • the diode can be implemented in dual work function polysilicon topologies by selectively doping adjacent regions of the single gate- level polysilicon with an appropriate polysilicon doping type and concentration for each transistor type to form a PN junction in the polysilicon.
  • a window or opening is formed in the silicide strapping layer to enable the PN junction operation.
  • the present invention advantageously provides a CMOS SRAM cell with prescribed power-on data state but utilizing a PN polysilicon junction layer without increasing feature size or cell size.
  • FIG. 1 is a schematic diagram of a known six transistor (6T) CMOS static RAM cell
  • FIG. 2 is a schematic diagram of a six transistor CMOS static RAM cell in accordance with the present invention having a PN diode in the gate circuit of one the latches that define the cell;
  • FIG. 3 illustrates, in cross-section, a dual work function polysilicon area of a CMOS static RAM cell of known topology
  • FIG. 4 illustrates, in cross-section, a dual work function polysilicon area of the CMOS static RAM cell of FIG. 3 in which a selected portion of the overlying conductive silicide has been removed in accordance with the present invention
  • FIG. 5 is a partial top view of FIG. 4 showing a opened portion of the overlying conductive silicide layer to reveal a PN junction.
  • FIG. 2 A CMOS SRAM cell with a prescribed power-on data state in accordance with the present invention is shown in FIG. 2 and designated generally therein by the reference character MC.
  • the memory cell MC is the same as that shown in the FIG. 1 but includes a polysilicon diode D in the gate circuit of one of the latch NFET's, i.e., 5 transistor T3 in the case of the illustrated embodiment.
  • the polysilicon diode D restricts the charging current to the gate of the associated NFET so that, on power-up, the gate of the latch NFET that does not have the diode D at its gate charges more quickly. Consequently, the latch
  • the power-up data state is node A high and node B low.
  • the diode D is introduced into the memory cell MC without the need for any additional component or and increase in the number of features that constitute the memory cell MC .
  • one single physical polysilicon level provides the gate electrode for both types of MOSFETS with an n-type polysilican used to form the gate electrode for the NFETs and a p-type polysilicon used to form the gate electrode for the PFETs .
  • regions of the gate level polysilicon are selectively doped to achieve the appropriate polysilicon doping type and concentration for each transistor type. Consequently, PN junctions are formed in the polysilicon at the boundaries of these doped regions .
  • dual work function polysilicon is achieved by selectively doping adjacent regions of the single gate-level polysilicon with an appropriate polysilicon doping type and concentration for each transistor type. Consequently, PN junctions are formed in the polysilicon at the boundaries of these two contiguous doping regions. Since the gate electrode must be highly conductive, a silicide layer straps the PN junctions, as illustrated in FIG. 3, to effectively shunt the polysilicon ' PN junctions and circumvent any impact these PN junction diodes would have had on the electrical response of the circuit.
  • the I-V characteristic of the silicide strapped polysilicon PN junction is completely linear (i.e., a low resistive ohmic characteristic) with no rectification.
  • FIG. 3. illustrates, in cross-section, a portion of the gate level polysilicon doping pattern for the SRAM cell design; the various cell transistors are not shown in FIG. 3.
  • the cell transistors have a standard, conventional structure and are made in a standard integrated circuit fashion.
  • the dual work function- polysilicon provides n-type polysilicon gate electrodes for the n-channel MOSFETs and p-type polysilicon gate electrodes for the p-channel MOSFETS.
  • a polysilicon layer 10 includes a N+ region 12 and a P+ region 14 defining a PN junction 16 therebetween.
  • Polysilicon with one N+ and one P+ region, as shown in FIG. 5, is known as dual work function polysilicon.
  • the N+ region 12 and P+ region 14 are formed as a result of ion implantation into the polysilicon layer 10 during formation of the N+ and P+ diffusions that form the source and drain regions of transistors in the silicon substrate.
  • the process includes depositing undoped polysilicon over a semiconductor substrate and patterning and etching the polysilicon over underlying features including, for example, transistor and/or other device regions, wiring regions, and thin and thick oxide regions.
  • the patterning and etching of the polysilicon forms the polysilicon portion of devices, such as transistor gates, and polysilicon interconnects.
  • N+ and P+ ion implantation steps are performed one at a time with an annealing step performed subsequent to the ion implantation step.
  • these steps include forming oxide and photoresist masking layers followed by patterning and exposing masking regions to receive n-type or p-type doping, the dopant type dependent upon the step being performed.
  • the n-type or p-type implant is generally made through the exposed regions in the masking layers .
  • a silicide layer 18 for example, a titanium silicide, is selectively formed on the polysilicon and other desired areas of the semiconductor.
  • Silicide formation may be effected by forming oxide and photoresist masking layers to selectively expose and block portions of the polysilicon and other regions of the semiconductor.
  • the photoresist may then be stripped, followed by depositing a layer of refractory metals commonly used in the formation of suicides, such as titanium.
  • the titanium is then annealed to alloy the metal and the polysilicon to form a silicide layer onto selective portions of the polysilicon layer.
  • Other refractory metal commonly used in the formation of suicides include tantalum, platinum, tungsten, and chrome .
  • the silicide layer increases the electrical conductivity of the underlying polysilicon and the source/ drain regions, as is known in the art.
  • the polysilicon layer 10 has a N+ doping over N-MOSFET devices and, similarly, the polysilicon layer 10 has a P+ doping over P-MOSFET devices.
  • the polysilicon layer 10 has a single boundary between adjoining regions that are exposed to one of N- type or the P-type doping. Therefore, conventionally, the PN junction 16 is formed between adjoining N-MOSFET and P- MOSFET devices.
  • the- silicide layer 18 is conventionally formed over the polysilicon layer 10. Since the conductive silicide layer 18 is formed over the N+ region.12 and P+ region 14, current flows between each of the regions 12 and 14 of the polysilicon layer 10 and the conductive silicide 18 thus effectively short-circuiting or shunting the PN junction 16 and eliminating the effects of the PN junction 16 on current carried along the layer 18 and the underlying layer 10. Thus,. in conventional processing, the PN junction 16 of FIG. 3 is functionally negated by the conductive silicide layer 18 formed over the dual work function polysilicon layer 10.
  • the contiguous P and N doped regions of the dual work function polysilicon level 10 are rendered operable by not shunting the n and p doping regions, 12 ⁇ u t ) H

Landscapes

  • Engineering & Computer Science (AREA)
  • Microelectronics & Electronic Packaging (AREA)
  • Computer Hardware Design (AREA)
  • Semiconductor Memories (AREA)
  • Metal-Oxide And Bipolar Metal-Oxide Semiconductor Integrated Circuits (AREA)

Abstract

A CMOS SRAM cell with precribed power-on data state having first and second cross-coupled inverters each defined by serially connected complementary MOS transistors (T1/T2; T3/T4) serially connected between Vdd and circuit ground to form a first inverter with a first data node (A) between the two transistors (T1/T2) of the first inverter, and, in a similar manner, to form a second inverter with a second data node (B) between the two transistors (T3/T4) of the second inverter. The gates of transistors of each inverter are connected together and cross-coupled to the data node of the other inverter. An access transistor (T5) is connected between a bit line (BL) and the first data node (A) and another access transistor (T6) is connected between a complementary bit line (BLC) and the second data node (B) to provide data access thereto. A diode (D) is connected in the gate circuit between the complementary P and N type MOS transistors of one of the two latches to change the gate charge time to assure that each latch will assume a predetermined state upon power-up. The diode (D) can be implemeented in dual work function polysilicon topologies by selectively doping adjacent regions of the single gate level polysilicon with an appropriate polysilicon doping type and concentration for each transistor type to form a PN junction (16) in the polysilicon (18). A window or opening (20) is formed in the silicide strapping layer (18) to enable the PN junction (16) operation.

Description

CMOS SRAM CELL WITH PRESCRIBED POWER-ON DATA STATE
CROSS REFERENCE TO RELATED PATENT APPLICATIONS This application claims the benefit of the filing date of co-pending U.S. Provisional Patent Application No. 60/220,700, filed July 25,, 2000 by the applicant herein and is a continuation in part of co-pending U.S. Patent Application 09/598,681 filed by the applicant herein on June 21, 2000. Technical Field
The present invention relates to a CMOS SRAM cell and, more particularly, to a CMOS SRAM cell with prescribed power-on data state, i.e., a cell that assumes a known data state when powered-on. Background Art
FIG. 1 illustrates a standard CMOS static RAM cell defined by six MOS transistors Tl, T2 , T3-, T4 , T5, and T6; of these transistors, transistors Tl and T2 are PMOS transistors while the remaining transistors are of the NMOS type. Transistors Tl and T3 are serially connected, between Vd and ground to form a first inverter with a data node A between the two transistors, and, in a similar manner, transistors T2 and T4 are likewise connected between Vad and ground to form a second inverter with a data node B therebetween. The gates of transistors of each inverter are connected together and cross-coupled to the data node of the other inverter. The transistor T5 is connected between the bit line BL and the data node A to provide data access thereto, and the transistor T6 is connected between the complementary bit line BLC and the data node B to similarly provide data access. The gates of the data access transistors T5 and T6 are connected to respective word lines WL; ancillary circuitry including differential-input sense amplifiers are not shown in FIG. The cross-coupled inverters of the memory cell of FIG. 1 have two stable states functioning to store either a binary one or a binary zero. More specifically, the data access transistors T5 and T6 are gated into conduction by an appropriate voltage applied to the respective word lines WL while a binary high is impressed on data node A via the bit line BL and a binary low is impressed on the complementary bit line BLC. The transistor T4 conducts to pull the data node B toward ground (binary low) while the data node A goes high. The opposite data state can be achieved by reversing the signals applied to the bit lines BL and BLC.
The representative memory cell of FIG. 1 is substantially bi-directionally symmetrical, this is, currents, voltage levels, and time durations are generally the same for either stable state. However, small differences between cells, such as manufacturing variations, doping variations, and other imbalances are such that the data state (i.e., a binary one or a binary zero) of a particular cell, upon power-up, cannot be predicted. Thus, in the context of a multi-cell memory array, the memory state of the multitude of cells cannot be known at power-up.
Known approaches to designing SRAM cells to have a known power-on data state have generally involved either asymmetrically designing the latch transistors of the cell so as to skew the switching thresholds of the cross- coupled inverters within the latch or by adding extra resistive and/or capacitive loading to one of the latch nodes to create asymmetric gate charging. These approaches undesirably causes the cell size to grow significantly, which is contrary to the objective of increasing the functional density of advanced microelectronics . Disclosure of Invention In view of the above, it is an object of the present invention, among others, to provide a CMOS SRAM cell with prescribed power-on data state. It is another object of the present invention to provide a CMOS SRAM cell with prescribed power-on data state utilizing a PN junction in the gate circuit of one of the latches that define the cell .
It is still another object of the present invention to provide a CMOS SRAM cell with prescribed power-on data state an embedded PN junction in the gate circuit of one of the latches that define the cell .
In view of these objects, and others, the present invention provides a CMOS SRAM cell with prescribed power- on data state having first and second cross-coupled inverters each defined by serially connected complementary MOS transistors serially connected to form a first inverter with a first data node between the two transistors of the first inverter and a second inverter with a second data node between the two transistors of the second inverter. The gates of transistors of each inverter are connected together and cross-coupled to the data node of the other inverter. An access transistor is connected between a bit line and the first data node and another access transistor is connected between a complementary bit line and' the second data node to provide data access thereto. A diode is connected in the gate circuit between the complementary P and N type MOS transistors of one of the two latches to change the gate charge time to assure that each latch will assume a predetermined state upon power-up. The diode can be implemented in dual work function polysilicon topologies by selectively doping adjacent regions of the single gate- level polysilicon with an appropriate polysilicon doping type and concentration for each transistor type to form a PN junction in the polysilicon. A window or opening is formed in the silicide strapping layer to enable the PN junction operation. The present invention advantageously provides a CMOS SRAM cell with prescribed power-on data state but utilizing a PN polysilicon junction layer without increasing feature size or cell size.
Other objects and further scope of applicability of the present invention will become apparent from the detailed description to follow, taken in conjunction with the accompanying drawings, in which like parts are designated by like reference characters.
Brief Description of the Drawings FIG. 1 is a schematic diagram of a known six transistor (6T) CMOS static RAM cell;
FIG. 2 is a schematic diagram of a six transistor CMOS static RAM cell in accordance with the present invention having a PN diode in the gate circuit of one the latches that define the cell;
FIG. 3 illustrates, in cross-section, a dual work function polysilicon area of a CMOS static RAM cell of known topology;
FIG. 4 illustrates, in cross-section, a dual work function polysilicon area of the CMOS static RAM cell of FIG. 3 in which a selected portion of the overlying conductive silicide has been removed in accordance with the present invention; and
FIG. 5 is a partial top view of FIG. 4 showing a opened portion of the overlying conductive silicide layer to reveal a PN junction.
Best Mode for Carrying Out the Invention
A CMOS SRAM cell with a prescribed power-on data state in accordance with the present invention is shown in FIG. 2 and designated generally therein by the reference character MC. As shown, the memory cell MC is the same as that shown in the FIG. 1 but includes a polysilicon diode D in the gate circuit of one of the latch NFET's, i.e., 5 transistor T3 in the case of the illustrated embodiment. The polysilicon diode D restricts the charging current to the gate of the associated NFET so that, on power-up, the gate of the latch NFET that does not have the diode D at its gate charges more quickly. Consequently, the latch
10 NFET without the diode turns ON quicker than the latch
NFET with the diode D causing a known power-on data state to be assumed by the cell after power-up. The data node at the drain region of the latch NFET with the diode (i.e. node A in FIG. 2) will be at the high data state after
15. power-up and the data node adjacent to the latch NFET without the diode (i.e., node B in FIG. 2) will be at the low data state after power-up.
Thus, in the context of FIG. 2, the power-up data state is node A high and node B low. The power-on charging
20 asymmetry provided by the polysilicon diode D is generally large enough to override all mitigating effects such as inadvertent design or operational imbalances in the latch and varying rise times and noise associated with the power supply bus during power-up. 25 In accordance with the present invention, the diode D is introduced into the memory cell MC without the need for any additional component or and increase in the number of features that constitute the memory cell MC .
As is known in this technology, dual work function
30 polysilicon gate electrodes are used in CMOS devices.
More specifically, one single physical polysilicon level provides the gate electrode for both types of MOSFETS with an n-type polysilican used to form the gate electrode for the NFETs and a p-type polysilicon used to form the gate electrode for the PFETs . For single-layer dual work function polysilicon, regions of the gate level polysilicon are selectively doped to achieve the appropriate polysilicon doping type and concentration for each transistor type. Consequently, PN junctions are formed in the polysilicon at the boundaries of these doped regions .
For example and as shown in FIG. 3 and as explained in more detail below, dual work function polysilicon is achieved by selectively doping adjacent regions of the single gate-level polysilicon with an appropriate polysilicon doping type and concentration for each transistor type. Consequently, PN junctions are formed in the polysilicon at the boundaries of these two contiguous doping regions. Since the gate electrode must be highly conductive, a silicide layer straps the PN junctions, as illustrated in FIG. 3, to effectively shunt the polysilicon ' PN junctions and circumvent any impact these PN junction diodes would have had on the electrical response of the circuit. The I-V characteristic of the silicide strapped polysilicon PN junction is completely linear (i.e., a low resistive ohmic characteristic) with no rectification.
FIG. 3. illustrates, in cross-section, a portion of the gate level polysilicon doping pattern for the SRAM cell design; the various cell transistors are not shown in FIG. 3. The cell transistors have a standard, conventional structure and are made in a standard integrated circuit fashion. The dual work function- polysilicon provides n-type polysilicon gate electrodes for the n-channel MOSFETs and p-type polysilicon gate electrodes for the p-channel MOSFETS. As shown in FIG. 3, a polysilicon layer 10 includes a N+ region 12 and a P+ region 14 defining a PN junction 16 therebetween. Polysilicon with one N+ and one P+ region, as shown in FIG. 5, is known as dual work function polysilicon. The N+ region 12 and P+ region 14 are formed as a result of ion implantation into the polysilicon layer 10 during formation of the N+ and P+ diffusions that form the source and drain regions of transistors in the silicon substrate. In general, the process includes depositing undoped polysilicon over a semiconductor substrate and patterning and etching the polysilicon over underlying features including, for example, transistor and/or other device regions, wiring regions, and thin and thick oxide regions. The patterning and etching of the polysilicon forms the polysilicon portion of devices, such as transistor gates, and polysilicon interconnects. After the polysilicon is patterned, N+ and P+ ion implantation steps are performed one at a time with an annealing step performed subsequent to the ion implantation step. Typically, these steps include forming oxide and photoresist masking layers followed by patterning and exposing masking regions to receive n-type or p-type doping, the dopant type dependent upon the step being performed. The n-type or p-type implant is generally made through the exposed regions in the masking layers .
After the polysilicon is patterned and doped as described above, a silicide layer 18, for example, a titanium silicide, is selectively formed on the polysilicon and other desired areas of the semiconductor. Silicide formation may be effected by forming oxide and photoresist masking layers to selectively expose and block portions of the polysilicon and other regions of the semiconductor. The photoresist may then be stripped, followed by depositing a layer of refractory metals commonly used in the formation of suicides, such as titanium. The titanium is then annealed to alloy the metal and the polysilicon to form a silicide layer onto selective portions of the polysilicon layer. Other refractory metal commonly used in the formation of suicides include tantalum, platinum, tungsten, and chrome .
The silicide layer increases the electrical conductivity of the underlying polysilicon and the source/ drain regions, as is known in the art.
As a result of ion implantation, the polysilicon layer 10 has a N+ doping over N-MOSFET devices and, similarly, the polysilicon layer 10 has a P+ doping over P-MOSFET devices. In the wiring region between N and P MOSFETS, the polysilicon layer 10 has a single boundary between adjoining regions that are exposed to one of N- type or the P-type doping. Therefore, conventionally, the PN junction 16 is formed between adjoining N-MOSFET and P- MOSFET devices.
In order to avoid rectification at the PN junction 16, the- silicide layer 18 is conventionally formed over the polysilicon layer 10. Since the conductive silicide layer 18 is formed over the N+ region.12 and P+ region 14, current flows between each of the regions 12 and 14 of the polysilicon layer 10 and the conductive silicide 18 thus effectively short-circuiting or shunting the PN junction 16 and eliminating the effects of the PN junction 16 on current carried along the layer 18 and the underlying layer 10. Thus,. in conventional processing, the PN junction 16 of FIG. 3 is functionally negated by the conductive silicide layer 18 formed over the dual work function polysilicon layer 10.
In accordance with the preferred embodiment and as shown in FIG. 4, the contiguous P and N doped regions of the dual work function polysilicon level 10 are rendered operable by not shunting the n and p doping regions, 12 ω u t ) H
U1 o π o LΠ o en ft)
TJ
TJ
CD
13
0,
CD
Ω
P)
H-
3
CQ ft)
!3
& rt- - t fD
H- ii
CD
13 M3 ft)
CD lb
0
H-
SD
CD
!3 rt
.

Claims

Claims :
1. A CMOS SRAM cell having a prescribed data state upon power-up, comprising: having first and second cross-coupled inverters each defined by serially connected complementary MOS transistors (T1/T2 ;T3/T4) serially connected between a voltage source and a circuit ground to form a first inverter with a first data node (A) between the two transistors (T1/T2) of the first inverter and to form a second inverter with a second data node (B) between the two transistors (T3/T4) of the second inverter, the gates of transistors of the first inverter connected together and the gates of the second inverter connected together, the connected together gates of the first and second inverter cross-coupled to the data node of the other inverter, and a diode (D) connected in the connection between the gates of the transistors of a selected one of the inverters.
2. The CMOS SRAM cell of claim 1, wherein the gates are implemented in a dual work function polysilicon layer (10) having a PN junction (16) formed therein and an adjacent conductive layer (18) , the diode (D) defined by a window or opening (20) formed in the conductive layer
(18) .
3. The CMOS SRAM cell of claim 2, wherein said dual work function polysilicon is a single polysilicon layer
(10) having at least first and second adjacent regions (12,14) of opposite conductivity type that define said PN junction (16) , the window or opening (20) of sufficient area and configuration in said conductive layer (18) to allow PN junction functionality between the first and second adjacent regions (12,14) of opposite conductivity type.
4. The CMOS SRAM cell of claim 3, wherein said conductive layer (18) is a silicide.
5. The CMOS SRAM cell of claim 1, further comprising: an access transistor connected between a bit line and a one of the first or second data nodes (A,B) to provide data access thereto.
6. The CMOS SRAM cell of claim 5, further comprising: a second access transistor connected between another bit line and another of the first or second data nodes (A,B) to provide data access thereto.
7. The CMOS SRAM cell of claim 1, wherein said diode (D) changes the gate charge time of its inverter to- assure that each inverter will assume a pre-determined state upon power-up.
8. The CMOS SRAM cell of claim 1, further comprising dual work function polysilicon layer (10) having a PN junction formed therein and an adjacent conductive layer (18) , said conductive layer being absent in a region surrounding said PN junction (16) of said polysilicon layer (10) .
8. A ST CMOS SRAM cell having a prescribed data state upon power-up, comprising: having first and second cross-coupled inverters each defined by serially connected complementary MOS transistors (T1/T2;T3/T4) serially connected between a voltage source and a circuit ground to form a first inverter with a first data node (A) between the two transistors (T1/T2) of the first inverter and to form a second inverter with a second data node (B) between the two transistors (T3/T4) of the second inverter, the gates of. transistors of the first inverter connected together and the gates of the second inverter connected together, the connected together gates of the first and second inverter cross-coupled to the data node of the other inverter, a first access transistor connected between a bit line (BL) and a one of the first or second data nodes (A,B) to provide data access thereto, a second access transistor connected between complementary bit line (BLC) and the other of the first or second data nodes (A,B) to provide data access thereto, and a diode (D) connected in the connection between the gates of the transistors of a selected one of the inverters .
9. The 6T CMOS SRAM cell of claim 8, wherein the gates are implemented in a dual work function polysilicon layer (10) having a PN junction (16) formed therein and an adjacent conductive layer (18) , the diode (D) defined by a window or opening (20) formed in the conductive layer
(18) .
10. The 6T CMOS SRAM cell of claim 9, wherein said dual work function polysilicon is a single polysilicon layer (10) having at least first and second adjacent regions (12,14) of opposite conductivity type that define said PN junction (16) , the window or opening (20) of sufficient area and configuration in said conductive layer (18) to allow PN junction functionality between the first and second adjacent regions (12,14) of opposite conductivity type.
11. The 6T CMOS SRAM cell of claim 9, wherein said conductive layer (18) is a silicide.
12. The 6T CMOS SRAM cell of claim 8, wherein said diode (D) changes the gate charge time of its inverter to assure that each inverter will assume a pre-determined state upon power-up.
13. The 6T CMOS SRAM cell of claim 1, further comprising dual work function polysilicon layer (10) having a PN junction formed therein and an adjacent conductive layer (18) , said conductive layer being absent in a region surrounding said PN junction (16) of said polysilicon layer (10) .
PCT/US2001/021116 2000-07-25 2001-07-25 Cmos sram cell with prescribed power-on data state WO2002009115A1 (en)

Priority Applications (1)

Application Number Priority Date Filing Date Title
AU2001280467A AU2001280467A1 (en) 2000-07-25 2001-07-25 Cmos sram cell with prescribed power-on data state

Applications Claiming Priority (2)

Application Number Priority Date Filing Date Title
US22070000P 2000-07-25 2000-07-25
US60/220,700 2000-07-25

Publications (1)

Publication Number Publication Date
WO2002009115A1 true WO2002009115A1 (en) 2002-01-31

Family

ID=22824590

Family Applications (2)

Application Number Title Priority Date Filing Date
PCT/US2001/021117 WO2002009116A1 (en) 2000-07-25 2001-07-25 High-performance high-density cmos sram cell
PCT/US2001/021116 WO2002009115A1 (en) 2000-07-25 2001-07-25 Cmos sram cell with prescribed power-on data state

Family Applications Before (1)

Application Number Title Priority Date Filing Date
PCT/US2001/021117 WO2002009116A1 (en) 2000-07-25 2001-07-25 High-performance high-density cmos sram cell

Country Status (2)

Country Link
AU (2) AU2001280467A1 (en)
WO (2) WO2002009116A1 (en)

Cited By (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US8132462B2 (en) 2005-09-05 2012-03-13 Hitachi Medical Corporation Ultrasonographic device
US8476709B2 (en) 2006-08-24 2013-07-02 Infineon Technologies Ag ESD protection device and method

Families Citing this family (4)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
EP2259373A1 (en) 2004-06-10 2010-12-08 Technical University of Denmark Solid oxide fuel cell
CA2594168C (en) 2004-12-28 2011-02-22 Technical University Of Denmark Method of producing metal to glass, metal to metal or metal to ceramic connections
EP1844517B1 (en) 2005-02-02 2010-04-21 Technical University of Denmark A method for producing a reversible solid oxid fuel cell
ES2434442T3 (en) 2005-08-31 2013-12-16 Technical University Of Denmark Solid reversible stacking of oxide fuel cells and method of preparing it

Citations (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5536960A (en) * 1993-12-24 1996-07-16 Nec Corporation VLSIC semiconductor memory device with cross-coupled inverters with improved stability to errors

Family Cites Families (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4805148A (en) * 1985-11-22 1989-02-14 Diehl Nagle Sherra E High impendance-coupled CMOS SRAM for improved single event immunity
US5350933A (en) * 1990-02-21 1994-09-27 Sony Corporation Semiconductor CMOS static RAM with overlapping thin film transistors

Patent Citations (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5536960A (en) * 1993-12-24 1996-07-16 Nec Corporation VLSIC semiconductor memory device with cross-coupled inverters with improved stability to errors

Cited By (8)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US8132462B2 (en) 2005-09-05 2012-03-13 Hitachi Medical Corporation Ultrasonographic device
US8476709B2 (en) 2006-08-24 2013-07-02 Infineon Technologies Ag ESD protection device and method
US8482071B2 (en) 2006-08-24 2013-07-09 Infineon Technologies Ag Diode biased ESD protection device and method
US9129805B2 (en) 2006-08-24 2015-09-08 Infineon Technologies Ag Diode biased ESD protection device and method
US9263428B2 (en) 2006-08-24 2016-02-16 Infineon Technologies Ag Diode biased ESD protection device and method
US9859270B2 (en) 2006-08-24 2018-01-02 Infineon Technologies Ag Diode biased ESD protection devices and methods
DE102007063829B3 (en) 2006-08-24 2019-06-27 Infineon Technologies Ag Diode-based gate coupling ESD protection for improved ESD characteristics and methods of operating the same
DE102007038322B4 (en) 2006-08-24 2021-09-09 Infineon Technologies Ag MOS arrangement with diode-based gate coupling for improved ESD properties and layout technology for this

Also Published As

Publication number Publication date
AU2001280468A1 (en) 2002-02-05
WO2002009116A1 (en) 2002-01-31
AU2001280467A1 (en) 2002-02-05

Similar Documents

Publication Publication Date Title
US5194749A (en) Semiconductor integrated circuit device
US20150318288A1 (en) Vertical transistor static random access memory cell
US4950620A (en) Process for making integrated circuit with doped silicon dioxide load elements
US6756692B2 (en) Semiconductor storage device having high soft-error immunity
JP2000058675A (en) Semiconductor integrated circuit device and manufacture thereof
JPS6034274B2 (en) Stackable double-density read-only memory
US20130320491A1 (en) Semiconductor Device Having Features to Prevent Reverse Engineering
JP3020199B2 (en) SRAM cell and method of manufacturing the same
US6570227B2 (en) High-performance high-density CMOS SRAM cell
EP0098654A2 (en) Non-volatile static random-access memory cell
US6191460B1 (en) Identical gate conductivity type static random access memory cell
US20080026524A1 (en) Semiconductor device having a well structure for improving soft error rate immunity and latch-up immunity and a method of making such a device
US10580779B2 (en) Vertical transistor static random access memory cell
US6576962B2 (en) CMOS SRAM cell with prescribed power-on data state
EP0349021A2 (en) Semiconductor device and method of manufacturing the same
JPH07183399A (en) Semiconductor integrated circuit device and fabrication thereof
KR100561552B1 (en) Method of Fabricating Semiconductor Device
WO2002009115A1 (en) Cmos sram cell with prescribed power-on data state
GB2342778A (en) Semiconductor memory devices
US10037950B2 (en) Semiconductor device having features to prevent reverse engineering
US20030218218A1 (en) SRAM cell with reduced standby leakage current and method for forming the same
JP3436462B2 (en) Semiconductor device
JPH0878536A (en) Complementary device using thin film transistor with improved electric current driving
KR100424170B1 (en) method for manufacturing of full CMOS SRAM cell of semiconducotr device
JP2786623B2 (en) Semiconductor memory device and manufacturing method thereof

Legal Events

Date Code Title Description
AK Designated states

Kind code of ref document: A1

Designated state(s): AE AL AM AT AU AZ BA BB BG BR BY CA CH CN CR CU CZ DE DK DM EE ES FI GB GD GE GH GM HR HU ID IL IN IS JP KE KG KP KR KZ LC LK LR LS LT LU LV MA MD MG MK MN MW MX NO NZ PL PT RO RU SD SE SG SI SK SL TJ TM TR TT TZ UA UG US UZ VN YU ZA ZW

AL Designated countries for regional patents

Kind code of ref document: A1

Designated state(s): GH GM KE LS MW MZ SD SL SZ TZ UG ZW AM AZ BY KG KZ MD RU TJ TM AT BE CH CY DE DK ES FI FR GB GR IE IT LU MC NL PT SE TR BF BJ CF CG CI CM GA GN GQ GW ML MR NE SN TD TG

121 Ep: the epo has been informed by wipo that ep was designated in this application
DFPE Request for preliminary examination filed prior to expiration of 19th month from priority date (pct application filed before 20040101)
REG Reference to national code

Ref country code: DE

Ref legal event code: 8642

122 Ep: pct application non-entry in european phase
NENP Non-entry into the national phase

Ref country code: JP