WO2001058093A1 - Autoconfiguration of control connections in an exchange - Google Patents
Autoconfiguration of control connections in an exchange Download PDFInfo
- Publication number
- WO2001058093A1 WO2001058093A1 PCT/FI2001/000017 FI0100017W WO0158093A1 WO 2001058093 A1 WO2001058093 A1 WO 2001058093A1 FI 0100017 W FI0100017 W FI 0100017W WO 0158093 A1 WO0158093 A1 WO 0158093A1
- Authority
- WO
- WIPO (PCT)
- Prior art keywords
- multiplexer
- port
- index
- termination point
- probe
- Prior art date
Links
Classifications
-
- H—ELECTRICITY
- H04—ELECTRIC COMMUNICATION TECHNIQUE
- H04L—TRANSMISSION OF DIGITAL INFORMATION, e.g. TELEGRAPHIC COMMUNICATION
- H04L49/00—Packet switching elements
- H04L49/30—Peripheral units, e.g. input or output ports
- H04L49/3081—ATM peripheral units, e.g. policing, insertion or extraction
-
- H—ELECTRICITY
- H04—ELECTRIC COMMUNICATION TECHNIQUE
- H04Q—SELECTING
- H04Q11/00—Selecting arrangements for multiplex systems
- H04Q11/04—Selecting arrangements for multiplex systems for time-division multiplexing
- H04Q11/0428—Integrated services digital network, i.e. systems for transmission of different types of digitised signals, e.g. speech, data, telecentral, television signals
- H04Q11/0478—Provisions for broadband connections
-
- H—ELECTRICITY
- H04—ELECTRIC COMMUNICATION TECHNIQUE
- H04L—TRANSMISSION OF DIGITAL INFORMATION, e.g. TELEGRAPHIC COMMUNICATION
- H04L12/00—Data switching networks
- H04L12/54—Store-and-forward switching systems
- H04L12/56—Packet switching systems
- H04L12/5601—Transfer mode dependent, e.g. ATM
- H04L2012/5625—Operations, administration and maintenance [OAM]
-
- H—ELECTRICITY
- H04—ELECTRIC COMMUNICATION TECHNIQUE
- H04L—TRANSMISSION OF DIGITAL INFORMATION, e.g. TELEGRAPHIC COMMUNICATION
- H04L12/00—Data switching networks
- H04L12/54—Store-and-forward switching systems
- H04L12/56—Packet switching systems
- H04L12/5601—Transfer mode dependent, e.g. ATM
- H04L2012/5625—Operations, administration and maintenance [OAM]
- H04L2012/5626—Network management, e.g. Intelligent nets
-
- H—ELECTRICITY
- H04—ELECTRIC COMMUNICATION TECHNIQUE
- H04L—TRANSMISSION OF DIGITAL INFORMATION, e.g. TELEGRAPHIC COMMUNICATION
- H04L12/00—Data switching networks
- H04L12/54—Store-and-forward switching systems
- H04L12/56—Packet switching systems
- H04L12/5601—Transfer mode dependent, e.g. ATM
- H04L2012/5672—Multiplexing, e.g. coding, scrambling
Definitions
- the present invention relates to establishing virtual connections between a plurality of telecommunication equipment.
- the invention relates to internal traffic in a node of a broadband telecommunication network, such as an ATM node.
- the basic function of a modern digital exchange is to connect the exchange input port to the correct output port, in other words, to connect an incoming call on a specific incoming circuit to an outgoing call on a specific outgoing circuit.
- the core of the system is the exchange control, whose functions have been distributed over a plurality of units, each carrying out its own task.
- Such units are a unit controlling the switching matrix, signaling units carrying out different types of signaling and supervision at the input and output sides, a unit collecting call-specific charging data, a unit gathering statistics, etc.
- Each unit comprises at least one central processing unit CPU, a bus, and memory. Thus, each unit actually constitutes a computer.
- the exchange comprises an Operation and Maintenance
- O&M which takes care of the maintenance of the system.
- the telecommunication network nodes may also be ATM nodes (Asynchronous Transfer Mode).
- ATM is a connection-oriented, packet switched, general purpose, and scalable data transmission method in which information is sent in fixed-length cells.
- the cell consists of a five-byte-long header and a 48-byte-long information section.
- the header fields include a Virtual Path Indicator (VPI) and a Virtual Channel Indicator (VCI).
- VPI Virtual Path Indicator
- VCI Virtual Channel Indicator
- the cells are transferred from a logical input channel to one or more logical output channels.
- the logical channel consists of the number of the physical link (e.g. optical cable) and the channel identifier on this link, in other words the VPI ⁇ CI information.
- One physical transfer medium such as an optical cable, may comprise a plurality of virtual paths VP, and each virtual path comprises a plurality of virtual channels VC.
- the connections at ATM switches can be performed at hardware level on the basis of the cell header, and therefore at very high speed.
- Cells belonging to different connections are distinguished from one another on the basis of the virtual path (VPI) and the virtual channel (VCI) identifier.
- VPI virtual path
- VCI virtual channel
- the cells are switched at the network nodes.
- the VPI ⁇ /CI values are transmission link specific and consequently usually change in connection with switching at the VP or VC level.
- the connection is released.
- FIG. 1 illustrates a simplified ATM switch. It consists of input stages and output stages, into which the physical input and output lines are connected, and of a switching fabric.
- the physical line can consist of any suitable medium, of an optical fiber as shown in the figure, of a twisted pair, of a coaxial cable, for example. As an example the medium herein is the optical fiber.
- the input and output stages constitute the external network interfaces.
- the interface type may be either UNI (User Network Interface) or NNI (Network Node Interface).
- the input stage reads the address information, i.e. the VPI and VCI identifiers, of the cell received from the input link and converts them into new VPI ⁇ /CI values which the output stage inserts into the header of the cell sent to the output link.
- the software of the switch is distributed over functional blocks, processor units 1...N., handled by computers.
- the computers are nearly always of the embedded type, meaning that display units and other peripheral devices are not required.
- FIG. 2 is a more detailed illustration of an ATM switch.
- a cell either of the UNI or NNI type, from optical fibre 20 is received at circuit 21 of the PHY layer (Physical Layer) that terminates the line.
- the PHY carries out transmission system specific tasks at the bit level and is responsible for cell adaptation to each of the transmission systems, as well as for cell masking, cell header error checks, and cell rate justification.
- the cell passes to circuit 22 of the ATM layer.
- the ATM layer only deals with the cell header, its tasks being cell switching, multiplexing and demultiplexing, and cell header generation and removal.
- the AAL ATM Adaptation Layer
- the SAR Segmentation and Re-assembly
- Circuit 22 of the ATM layer sends the cell to the input buffer of ATM switching fabric 23. From there, the fabric connects it to the other side of the fabric, to output port 25. At the output port, the VPI ⁇ /CI value in the cell address field is examined, and the cell is transmitted to the correct virtual channel.
- the processor units in FIG. 1 must be able to negotiate with each other.
- the most common way is to set up a dedicated common message bus, into which the units are connected via a bus adapter.
- FIG. 3 depicts another of arranging the routing of the internal-traffic of cells through the ATM switching fabric.
- a group of processor units here Processor Unit 1,..., Processor Unit N, are connected to multiplexer 31
- a second group of units Processor Unit A1 ,... , Processor Unit An
- a third group of units, Processor Unit B1 ,...Processor Unit Bn are connected to multiplexer 33.
- a multiplexer multiplexes ATM cells received from an attached group of units to an input port of ATM switching fabric 34, which routes the cells through the fabric to destination output ports.
- Multiplexer 31 provides the cells with the proper VPI ⁇ /CI addresses and multiplexes the cells to input port 0 of the switching fabric.
- the switching fabric returns the cells addressed to processor unit N to output port 0.
- Demultiplexer 31 routes the cells further to processor unit N.
- Switching matrix 34 routes the cells addressed to processor unit B1 to output port 1 , whereupon multiplexer 33, which is connected to that port, routes the cells to target processor unit B1.
- processors of units from 1 to N could be general purpose microprocessors, whereas processors of units from B1 to Bn could be signal processors.
- Operation and maintenance unit 35 is also connected through multiplexer 31 to port 0 of ATM switching fabric 34.
- the task of the operation and maintenance unit is to ensure that the functional units of the exchange are operating properly.
- the unit acts as an input and output device through which the operator can update software and input instructions to the software.
- the operation ⁇ ;nd maintenance unit plays an especially important role when commissioning the exchange. After the power to various units of the exchange has been switched on, the operation and maintenance unit ensures that the exchange starts to operate properly.
- a problem in the prior art exchanges switching packets of a fixed length is how to form control connections between the operation and maintenance unit and the processor units from the time the power is switched on.
- FIG. 4 illustrates this problem.
- the problem is reduced to that of how to establish a connection between each of the multiplexers and the operation and maintenance unit.
- a software application runs in each of the multplexor units 1-N of the exchange. Accordingly, a plurality of software applications runs in operation and maintenance unit 41.
- a logical channel for communication through the switching fabric is needed between operation and maintenance unit 41 and each of the multiplexers.
- the applications in processor units can communicate with the applications in the operation and maintenance unit for further configuration instructions during the setting-up process.
- the applications running in the processor units are directly connected to the operation and maintenance unit via the AAL ATM and PHY layers.
- multiplexer units can not begin creating logical channels because they do not know to which port of the switching fabric they are physically connected. Due to the lack of logical channels, processor units can not receive a program code from the operation and maintenance unit.
- a prior art solution for the problem is that after switching the power on, the operator enters information about the connection port manually into each of the multiplexer units.
- software programs including configuration information are loaded manually into the memories of the processor units.
- all the program code which is necessary for powering up the processor units may be stored in the flash memory of the unit.
- this solution is not acceptable because upgrading a program code is difficult. Hence, only a minimum amount of the program code is stored in the flash memory, the rest of the code is retrieved from the operation and maintenance unit.
- a drawback of the known method is that entering information about connection ports manually to several multiplexer units and loading the program code into the units are a time consuming and error-prone operation.
- the objective of the present invention is to devise a method which makes possible autoconfiguration of control connections, i.e. multiplexers themselves and without external control information determine to which ports of the switching fabric they are connected. After the ports are known, logical connections are established.
- each multiplexer forms special cells which are hereafter called probe cells.
- a port number is included in that part of the cell which tells the target of the probe cell.
- a predetermined termination point index in the multiplexer is also included to the probe cell.
- the number of different probe cells is the number of the ports of the switching fabric.
- the invention is based on the fact that the switching fabric switches the probe cell to that output port the port number of which has been indicated in the probe cell.
- the probe cells fed from a certain port into the switching fabric are returned to that certain port if the port number included in the probe cell is the same as the number of that certain port.
- the multiplexer receives only the same kind of probe cells and, moreover, the payload of the received cells tells the multiplexer to which port of the switching fabric the multiplexer has been connected.
- Each probe cell received from the switching fabric includes the same termination point index. Based on that index the multiplexer routes the received probe cells to the same place, preferably to the processor. Other cells are routed to the ports the port numbers of which are included to the probe cells.
- a multiplexer receives from the switching fabric not only probe cells which it has itself sent to the switching fabric but also cells which have been sent to the switching fabric by other multiplexers connected to other ports. However, all the received cells are addressed to the same port, which corroborates that the multiplexer has been connected to the port indicated in the received cells.
- the processor units connected to the multiplexers can now receive configuration information and instructions from the operation and maintenance unit.
- FIG. 2 illustrates network connections of the ATM switch
- Figure 3 depicts the connection of processor units in a switch
- Figure 4 shows the connection between an operation and maintenance unit and multiplexers
- Figure 5 show an index table in a multiplexer
- Figure 7 illustrates the forming of a probe cell
- Figure 8 illustrates a response to the sending of the probe cells
- Figure 9 shows the filling of the index tables.
- FIG. 5 depicts the general concept of the termination points.
- a termination point connects a virtual channel from the side of the switching fabric to a channel between the multiplexer and a processor unit.
- a processor unit connected to termination point 1 will send information to a multiplexer connected to port K of the switching fabric and further to the processor unit, which is connected to termination point p in the multiplexer at the opposite end. That's why the information about the multiplexer at the opposite end ,i.e. port index K and termination point p, is linked to termination point 1. In this manner the first row of the table is created. Further rows can be created accordingly.
- each processor unit can send information to any of the other processor units via a virtual channel which is determined by the port and the termination point of the multiplexer at the opposite end. It is worth noting that if a processor unit communicates with another processor unit connected to the same multiplexer, packets travel to the switching fabric, which returns them to the proper termination point.
- FIG. 6 is basically the same as fig. 3 except that the afore-described termination point tables are included in multiplexers 31 , 32, and 33.
- a prerequisite for the invention is that the port of the switching fabric is known to which the operation and maintenance unit is connected via the multiplexer. In FIG. 6 that port is denoted with numeral 0. Hence, the system knows that operation and maintenance unit 35 is always connected to port 0. Further, internal processor 61 of multiplexer 31 is connected to the predetermined termination point X.
- the internal processors of multiplexers 32 and 33 are also connected to termination point X of said multiplexers.
- the first row of indexes in the tables of the multiplexers can now be formed from termination point X, from index 0 and from index Y+?.
- Index 0 refers to port 0 at the opposite end of a logical channel, i.e. to multiplexer 31
- y+? refers to termination point Y+? in this multiplexer.
- the multiplexer adds an extra row to the table. This is illustrated in FIG. 7.
- the row includes only one index Z, i.e. the termination point index Z.
- This row is connected with line 72 to the processor 73 which indicates that the cells arriving from the switching fabric and addressed to the termination point Z, are transferred directly to the processor. This function will be explained in more detail below.
- processor 73 of the multiplexer forms probe packet or probe cell 71.
- the probe cell contains the index value of a port variable and the index Z.
- the index Z refers to the target termination point of the multiplexer.
- the index value and the index Z are attached to the header of the cell type used in the system as shown in the figure.
- the port variable can have any of the port index values of the switching fabric. Hence, the number of different probe packets is the same as the number of ports in the switching fabric. If the number of ports is three, the multiplexer sends a burst of three different types of probe cells to the switching fabric.
- FIG. 8 depicts the transmission of the probe cells. Note, that the probe cells are transmitted directly without terminating to any termination point. This is depicted with dotted line 810. It is still assumed that the exemplary switching fabric has three ports as shown in fig. 6. Further, the multiplexer considered is multiplexer 33. Multiplexer 33 sends three types of probe cells.
- the target port of the first type 801 is port 0 and the target termination point is Z.
- the payload can be empty but some information can also be inserted into it, the target port number for example.
- the target port of the second type 802 is port 2 and the target termination point is Z Accordingly, the target port of the third type 803 is port 2 and the target termination point is Z.
- the processor sends the probe cells in a conventional ATM-channel which are terminated in the ATM layer.
- the probe cells are formed so that the header includes the target termination point Z and a port variable which can have any one of the port indexes whereas the payload contains the target port number.
- the switching fabric receives a burst of the above-mentioned probe cells and routes them to the destination ports indicated in the headers of the probe cells.
- the first types of the probe cells are routed to port 0, the second type of the probe cells are routed to port 1 , and the third type 803 of the probe cells are routed to port 2.
- multiplexer 33 receives from the switching fabric the same probe cells 803 which the multiplexer transmitted to the switching fabric.
- the received cells are terminated to that termination point which is indicated in the received cells.
- the cells are terminated to the termination Z from which the cells are further transferred to the processor 63. This is depicted with line 811 in the figure.
- Multiplexer 33 or in this example the processor, uncovers from the received probe cells information and finds out that the port variables in the cells are the same, namely port index 2. Now the multiplexer is able to determine that it has been connected to port 2 of the switching fabric.
- the multiplexer also receives those probe cells, denoted with reference numeral 804, which have the destination port index 2 in the header but which were transmitted by the other multiplexers. Uncovering the contents of those probe cells also results in port index 2. Hence, that result further confirms that the multiplexer has been connected to port 2. In the above-described manner each of multiplexers finds out the port to which the multiplexer is connected.
- FIG. 9 shows the tables in the multiplexers after the connection ports have been determined.
- the question marks in the rows of fig. 6 have now been replaced with the indexes of the ports which have been determined in accordance with the teaching of the present invention.
- a prerequisite for the invention is that it is always known to which port the operation and maintenance unit 35 is connected. Here the port is 0.
- the multiplexer 1 can now form a table, where the second row contains indexes of the bidirectional virtual connection to the operation and maintenance unit.
- the indexes are Y+0, 0, and X.
- Subsequent rows are formed with a simple arithmetic algorithm as follows:
- the third row contains indexes of the bidirectional virtual connection between multiplexer 32, which is connected to port 1 and to the operation and maintenance unit.
- the indexes are Y+1 , 1 , and X.
- the fourth row contains indexes of the bidirectional virtual connection between multiplexer 33, which is connected to port 2 and to the operation and maintenance unit.
- the row is Y+2, 2, and X. If there are more multiplexers as shown in FIG. 9, additional rows are formed in the same way. For example, the row for a multiplexer connected to port K was Y+K, K, and X.
- Multiplexer 32 forms a table containing only one row, which is X,0, Y+1. These indexes connect through the bidirectional virtual connection the multiplexer to port 0, and from there to termination point Y+1 , which refers to the third row of the table in multiplexer 31. Accordingly, multiplexer 33 forms a table containing only one row with the indexes X,0, Y+2. The indexes connect the multiplexer to port 0, and from there to the termination point Y+2, which refers to the third row of the table in multiplexer 31.
- the multiplexers can now communicate with the operation and maintenance unit and receive configuration information.
- the multiplexers can communicate with each other, wherein communication takes place through the operation and maintenance unit.
- the operation and maintenance unit contains an application program which is intended for transferring messages.
- the present invention is applicable to any exchanges, with the prerequisites that information is transferred in fixed length packets or cells and that the number of the ports of the switching fabric is known. Moreover, the communication channels (i.e. row indexes) for the processors of the multiplexers must be determined in accordance with a known algorithm.
Landscapes
- Engineering & Computer Science (AREA)
- Computer Networks & Wireless Communication (AREA)
- Signal Processing (AREA)
- Data Exchanges In Wide-Area Networks (AREA)
- Exchange Systems With Centralized Control (AREA)
- Communication Control (AREA)
- Electrotherapy Devices (AREA)
- Steering Control In Accordance With Driving Conditions (AREA)
Abstract
Description
Claims
Priority Applications (4)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
DE60134455T DE60134455D1 (en) | 2000-02-01 | 2001-01-09 | SELF-CONFIGURATION OF CONTROL CONNECTIONS IN A TRANSMISSION |
AU2001226840A AU2001226840A1 (en) | 2000-02-01 | 2001-01-09 | Autoconfiguration of control connections in an exchange |
US10/182,546 US7307957B2 (en) | 2000-02-01 | 2001-01-09 | Autoconfiguration of control connections in an exchange |
EP01901230A EP1238497B1 (en) | 2000-02-01 | 2001-01-09 | Autoconfiguration of control connections in an exchange |
Applications Claiming Priority (2)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
FI20000205A FI108691B (en) | 2000-02-01 | 2000-02-01 | Autoconfiguration of the control connections in a switchboard |
FI20000205 | 2000-02-01 |
Publications (1)
Publication Number | Publication Date |
---|---|
WO2001058093A1 true WO2001058093A1 (en) | 2001-08-09 |
Family
ID=8557292
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
PCT/FI2001/000017 WO2001058093A1 (en) | 2000-02-01 | 2001-01-09 | Autoconfiguration of control connections in an exchange |
Country Status (8)
Country | Link |
---|---|
US (1) | US7307957B2 (en) |
EP (1) | EP1238497B1 (en) |
AT (1) | ATE398873T1 (en) |
AU (1) | AU2001226840A1 (en) |
DE (1) | DE60134455D1 (en) |
ES (1) | ES2307586T3 (en) |
FI (1) | FI108691B (en) |
WO (1) | WO2001058093A1 (en) |
Families Citing this family (1)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US7310319B2 (en) * | 2001-11-02 | 2007-12-18 | Intel Corporation | Multiple-domain processing system using hierarchically orthogonal switching fabric |
Citations (3)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US5233607A (en) * | 1988-09-30 | 1993-08-03 | Siemens Aktiengesellschaft | Communication system for forming virtual, annular networks in a time-division multiplex packet switching network |
US5313453A (en) * | 1991-03-20 | 1994-05-17 | Fujitsu Limited | Apparatus for testing ATM channels |
US5781546A (en) * | 1996-06-25 | 1998-07-14 | International Business Machines Corporation | Route restrictions for deadlock free routing with increased bandwidth in a multi-stage cross point packet switch |
Family Cites Families (8)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
DE69014597T2 (en) | 1990-03-14 | 1995-06-01 | Alcatel Nv | Communication switching module. |
EP0577435B1 (en) | 1992-07-02 | 1999-02-17 | Digital Equipment Corporation | Common interface for a communication network |
KR0150367B1 (en) | 1995-12-19 | 1998-11-02 | 양승택 | Full combining type atm switching apparatus |
US5802052A (en) | 1996-06-26 | 1998-09-01 | Level One Communication, Inc. | Scalable high performance switch element for a shared memory packet or ATM cell switch fabric |
US6240090B1 (en) * | 1997-12-19 | 2001-05-29 | Telefonaktiebolaget Lm Ericcson (Publ) | Self-configuring processors in an asynchronous transfer mode switch |
US6483831B1 (en) | 1997-12-19 | 2002-11-19 | Telefonaktiebolaget Lm Ericsson (Publ) | Asynchronous transfer mode switch |
US6501757B1 (en) * | 2000-02-29 | 2002-12-31 | Centre For Development Of Telematics | ATM switch |
US6700809B1 (en) * | 2002-02-01 | 2004-03-02 | Netlogic Microsystems, Inc. | Entry relocation in a content addressable memory device |
-
2000
- 2000-02-01 FI FI20000205A patent/FI108691B/en active
-
2001
- 2001-01-09 EP EP01901230A patent/EP1238497B1/en not_active Expired - Lifetime
- 2001-01-09 US US10/182,546 patent/US7307957B2/en not_active Expired - Lifetime
- 2001-01-09 AT AT01901230T patent/ATE398873T1/en not_active IP Right Cessation
- 2001-01-09 WO PCT/FI2001/000017 patent/WO2001058093A1/en active IP Right Grant
- 2001-01-09 DE DE60134455T patent/DE60134455D1/en not_active Expired - Lifetime
- 2001-01-09 AU AU2001226840A patent/AU2001226840A1/en not_active Abandoned
- 2001-01-09 ES ES01901230T patent/ES2307586T3/en not_active Expired - Lifetime
Patent Citations (3)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US5233607A (en) * | 1988-09-30 | 1993-08-03 | Siemens Aktiengesellschaft | Communication system for forming virtual, annular networks in a time-division multiplex packet switching network |
US5313453A (en) * | 1991-03-20 | 1994-05-17 | Fujitsu Limited | Apparatus for testing ATM channels |
US5781546A (en) * | 1996-06-25 | 1998-07-14 | International Business Machines Corporation | Route restrictions for deadlock free routing with increased bandwidth in a multi-stage cross point packet switch |
Also Published As
Publication number | Publication date |
---|---|
ATE398873T1 (en) | 2008-07-15 |
DE60134455D1 (en) | 2008-07-31 |
FI20000205A0 (en) | 2000-02-01 |
AU2001226840A1 (en) | 2001-08-14 |
US20030103511A1 (en) | 2003-06-05 |
US7307957B2 (en) | 2007-12-11 |
EP1238497B1 (en) | 2008-06-18 |
EP1238497A1 (en) | 2002-09-11 |
FI108691B (en) | 2002-02-28 |
ES2307586T3 (en) | 2008-12-01 |
FI20000205A (en) | 2001-08-02 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US5838681A (en) | Dynamic allocation of port bandwidth in high speed packet-switched digital switching systems | |
US5379295A (en) | Cross-connect system for asynchronous transfer mode | |
EP0524350B1 (en) | Telecommunication system for transmitting cells through switching nodes interconnected by groups of transmission links | |
US5303236A (en) | Signalling apparatus for use in an ATM switching system | |
JPH0338141A (en) | Packet switching system and packet switchboard | |
EP1098479A2 (en) | Packet switching system having self-routing switches | |
WO2000076122A2 (en) | Lan emulation using paired unicast and broadcast virtual connections | |
EP1238497B1 (en) | Autoconfiguration of control connections in an exchange | |
GB2314723A (en) | ATM network | |
FI104601B (en) | Processing of signaling message in ATM node | |
US6643285B1 (en) | Message based packet switch based on a common, generic bus medium for transport | |
US5805592A (en) | ATM node and routing data registering apparatus | |
EP0997054B1 (en) | Internal traffic in a telecommunications node | |
US6002688A (en) | Circuit for calculating number of idle virtual path identifier and virtual channel identifier | |
US7031300B1 (en) | Method for identifying a transfer unit which is part of a connection between a communications terminal and a private branch exchange | |
JP3014619B2 (en) | Asynchronous transfer mode communication system, cell disassembly apparatus therefor, and asynchronous transfer mode communication method | |
KR100236605B1 (en) | Cell multiplexer for connecting atm net of atm card | |
FI109315B (en) | Arranging a connection in a network element | |
JPH1174892A (en) | Cell switchboard | |
KR100195057B1 (en) | Maintenance cell processing device of ATM network system | |
Albertengo et al. | D-Net: A laboratory prototype of a deflection network | |
JPH0918490A (en) | Control line multiplexing device | |
KR20000017480U (en) | IPC link selecting apparatus by using VPI for time of standby loading | |
WO1998036540A1 (en) | Communication method and system between a central unit and peripheral units using a high speed synchronous bus | |
JPH06268673A (en) | Atm communications system |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
AK | Designated states |
Kind code of ref document: A1 Designated state(s): AE AG AL AM AT AU AZ BA BB BG BR BY BZ CA CH CN CR CU CZ DE DK DM DZ EE ES FI GB GD GE GH GM HR HU ID IL IN IS JP KE KG KP KR KZ LC LK LR LS LT LU LV MA MD MG MK MN MW MX MZ NO NZ PL PT RO RU SD SE SG SI SK SL TJ TM TR TT TZ UA UG US UZ VN YU ZA ZW |
|
AL | Designated countries for regional patents |
Kind code of ref document: A1 Designated state(s): GH GM KE LS MW MZ SD SL SZ TZ UG ZW AM AZ BY KG KZ MD RU TJ TM AT BE CH CY DE DK ES FI FR GB GR IE IT LU MC NL PT SE TR BF BJ CF CG CI CM GA GN GW ML MR NE SN TD TG |
|
DFPE | Request for preliminary examination filed prior to expiration of 19th month from priority date (pct application filed before 20040101) | ||
121 | Ep: the epo has been informed by wipo that ep was designated in this application | ||
WWE | Wipo information: entry into national phase |
Ref document number: 2001901230 Country of ref document: EP |
|
WWP | Wipo information: published in national office |
Ref document number: 2001901230 Country of ref document: EP |
|
WWE | Wipo information: entry into national phase |
Ref document number: 10182546 Country of ref document: US |
|
REG | Reference to national code |
Ref country code: DE Ref legal event code: 8642 |
|
NENP | Non-entry into the national phase |
Ref country code: JP |
|
WWG | Wipo information: grant in national office |
Ref document number: 2001901230 Country of ref document: EP |