WO2001022594A1 - Method of calibrating an analog-to-digital converter, and a calibration equipment - Google Patents
Method of calibrating an analog-to-digital converter, and a calibration equipment Download PDFInfo
- Publication number
- WO2001022594A1 WO2001022594A1 PCT/FI2000/000790 FI0000790W WO0122594A1 WO 2001022594 A1 WO2001022594 A1 WO 2001022594A1 FI 0000790 W FI0000790 W FI 0000790W WO 0122594 A1 WO0122594 A1 WO 0122594A1
- Authority
- WO
- WIPO (PCT)
- Prior art keywords
- analog
- voltage
- digital
- correction term
- digital converter
- Prior art date
Links
Classifications
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03M—CODING; DECODING; CODE CONVERSION IN GENERAL
- H03M1/00—Analogue/digital conversion; Digital/analogue conversion
- H03M1/10—Calibration or testing
- H03M1/1009—Calibration
- H03M1/1033—Calibration over the full range of the converter, e.g. for correcting differential non-linearity
- H03M1/1038—Calibration over the full range of the converter, e.g. for correcting differential non-linearity by storing corrected or correction values in one or more digital look-up tables
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03M—CODING; DECODING; CODE CONVERSION IN GENERAL
- H03M1/00—Analogue/digital conversion; Digital/analogue conversion
- H03M1/12—Analogue/digital converters
- H03M1/14—Conversion in steps with each step involving the same or a different conversion means and delivering more than one bit
- H03M1/16—Conversion in steps with each step involving the same or a different conversion means and delivering more than one bit with scale factor modification, i.e. by changing the amplification between the steps
- H03M1/162—Conversion in steps with each step involving the same or a different conversion means and delivering more than one bit with scale factor modification, i.e. by changing the amplification between the steps the steps being performed sequentially in a single stage, i.e. recirculation type
Definitions
- the invention relates to analog-to-digital converters.
- the invention relates specially to calibrating an analog-to-digital converter.
- pipeline architecture For an ADC with high speed and high accuracy, pipeline architecture produces the best results. In the pipeline ADC, a few relatively simple pipeline stages are connected in series. Each of these stages produces a part of the total output bits of the ADC.
- the pipeline architecture is efficient in terms of power dissipation. Despite the fact that the power dissipation in a base station is not as critical a parameter as it is in a mobile phone, it still has to be seriously considered.
- the object of the present invention is provide a method for calibrating an analog-to-digital converter, which method is easy and fast to perform.
- Another object of the present invention to provide an equipment for calibration of an analog-to-digital converter.
- the present invention provides a method of calibrating an analog- to-digital converter, giving an initial value to a correction term of a digital value obtained in response to an analog signal supplied to the analog-to-digital converter, supplying an input to the analog-to-digital converter with an input volt- 0 age included in the voltage sector to be calibrated, said input voltage being selected such that a digital value corresponding to the input voltage is substantially of the same magnitude as a first digital value and a second digital value, supplying a first control code to the analog-to-digital converter, whereupon the first digital value is obtained as the output of the converter, supplying 5 a second control code to the analog-to-digital converter, whereupon the second digital value is obtained as the output of the converter, calculating a residual of the voltage sector to be calibrated as a difference of the second and the first digital value, calculating a correction term related to the voltage sector, which correction term is the initial value of the correction term in the first volt- 0 age sector, by adding the correction term of the adjacent
- the present invention also provides a calibration equipment for calibrating an analog-to-digital converter, wherein the calibration equipment comprises means for giving an initial value to a correction term of a digital value obtained in response to an analog signal supplied to the analog-to-digital converter, means for supplying an input signal to the analog-to-digital converter with an input voltage included in the voltage sector to be calibrated, said input voltage being selected such that a digital value corresponding to the in- put voltage is substantially of the same magnitude as a first digital value and a second digital value, means for supplying a first control code to the analog-to- digital converter, whereupon the first digital value is obtained as the output of the converter, means for supplying a second control code to the analog-to- digital converter, whereupon the second digital value is obtained as the output of the converter, means for calculating a residual of the voltage sector to be calibrated as a difference of the second and the first digital value, means for calculating a correction term related to the voltage sector, which correction term is the initial value of the correction term in the first voltage
- the invention relates to calibration of analog-to-digital converter (ADC).
- ADC analog-to-digital converter
- the ADC is a pipeline ADC.
- the object is to split the voltage space of the ADC into input voltage sectors and find a correction term for digital output that is received as output to analog input. Then during analog-to-digital conversion the digital output can be corrected with the corresponding correction term.
- the calibration equipment presented by the invention can be manufactured to be inside the ADC to be calibrated or it can be external to ADC. The invention is not restricted to if the calibration equipment is internal or external. Advantage of the present invention is that it provides a precise method for finding errors between the received and expected outputs in analog-to-digital converter. This creates basis for implementation of an high- resolution ADC.
- Figure 1A is a view of a flash ADC
- Figure 1 B is a view of a two-step flash ADC
- Figure 2 is a view of a pipeline ADC
- Figures 3A and 3B show a view of the method according to the invention
- Figure 4 shows residuals of a digital output as a function of an analog input
- Figure 5 is a view of voltage space of the ADC and how it is divided into voltage areas
- Figure 6 shows a preferred embodiment of the pipeline ADC according to the invention.
- FIG. 1 shows a simple flash ADC 100, which is the simplest analog-to-digital converter.
- the flash ADC 100 consists of comparators 108A-108N, which compare an input voltage 102 to respective reference voltages 110A-110N.
- B is here the resolution in bits, and the input range of the ADC 100 is from 0-V(R).
- V(IN) 102 is the analog in- put voltage
- BO(0)-BO(B-1) 104A-104N are the output bits from the comparators 108A...108N, respectively.
- a sample and hold circuit (S/H) 106 is not necessary, but it improves the accuracy if high-frequency input signals 102 are converted.
- the reference voltages 110A-110N may be generated with a re- sistor string and voltage buffers.
- the two-step flash ADC 120 has a lower conversion speed than the simple flash ADC 100, but the two-step flash ADC 120 needs only 2-2 w/2 comparators 108A-108N. As the two-step flash ADC 120 has less hardware and the conversion is done in two steps, it is possible to gain more accuracy. Accuracy of 12 bits with a 50 Ms/s sampling rate has been reported for a two-step flash ADC. The same accuracy has been achieved with the speed of 128 Ms/s as well. However, in this case the power dissipation was unpractically high.
- a pipeline ADC has some typical error sources, which limit the performance of the ADC. Some of these errors can be partly corrected with addi- tional circuitry. Error in the transfer function of pipeline stage is typically one of the following: a) gain error, b) comparator offset error, c) offset of the pipeline stage, d) error from the finite gain of the operational amplifier. The mismatch of the capacitors is the most usual source of the gain error.
- offset errors e.g. in two of the three comparators, the output of the first comparator changes at too low an input voltage, i.e. the comparator has offset V off . This causes the output of the DAC to change at a wrong analog input value.
- Missing codes appear when the maximum of the output is less than the highest or the minimum of the output is more than the lowest comparison point of the next pipeline stage. In this case, some values of the digital output are never reached. Missing codes can be corrected with digital correction if the circuit has enough redundancy in the number of decision levels, i.e. comparators.
- Scaling means that less accurate pipeline stages are used for the LSB stages. Scaling is used because more errors and noise are allowed in the later pipeline stages than in the first one. This is due to the amplification function of a pipeline stages. Typical targets to the scaling are the sizes of the capacitors and the power consumption of the operational amplifi- ers.
- a pipeline stage generates less noise with larger capacitors, but the power consumption and the die area are smaller with smaller capacitors.
- the kT/C noise, i.e. the thermal noise, or the matching of the capacitors defines the minimum allowable sampling capacitor size. If calibration is used to reduce the errors caused by inadequate matching, noise limits the size of the capaci- tors.
- the drawback of trimming is that it slows down the testing of the chips due to the trimming actions needed; thus, trimming increases costs in mass production.
- Calibration is executed automatically at least once after each power-up of the chip. Therefore it does not require any extra operations in fabrication, and some effects of aging and even a change in the environment of the device can be taken into account. Re-calibrating at times can reduce the errors caused by a change in the operation conditions.
- a pipeline converter with a calibration algorithm requires some extra stages to avoid the errors of the finite word length in the digital calculations and to provide the redundancy needed. In general, despite all possible errors an ADC must provide decision levels, which are separated less than one LSB of the conversion resolution, to enable the correction of the errors.
- the voltage space V is divided into smaller voltage sectors, VO-VN.
- Voltage space refers here to the voltage range which comprises the analog voltages the ADC is able to convert.
- Voltage space V is preferably divided to voltage sectors VO-VN according to the number of categories given by the MSB bits to be calibrated. The, for example, if 3 most significant bits were calibrated, there would be 8 voltage sectors.
- m(0) is set for the correction term of the voltage sector V0, which is first calibrated.
- an input signal belonging to the voltage sector V0 is inputted to the ADC.
- the corresponding digital value is read.
- the residual between the received digital value and the ideal digital value is calculated and used later as a correction term m(0) for the voltage sector V0.
- the second volt- age sector V1 is selected in step 303.
- the calibration starts from the minimum voltage of the voltage space V, in another embodiment the calibration begins from the middle of the voltage space V of the ADC.
- the invention is not restricted to the voltage sector VO-VN from which the calibration starts.
- the calibration continues in step 304, where an analog input voltage is inputted to the ADC.
- the analog voltage is chosen such that the digital value corresponding the input voltage is substantially of the same magnitude than the first digital value and the second digital value.
- the input voltage is chosen such that the digital output value given by the analog input is substantially in the middle of the mentioned two digital values.
- the first digital value refers herein to the digital value that is received when a first control code is inputted to the ADC.
- the second digital value refers herein to the digital value that is received when a second control code is inputted to the ADC.
- the first control code is inputted to the ADC and the received digital value do(1) is stored.
- step 308 the second control code is inputted to the ADC and the digital value do(2) is read.
- a correction term m(1) for voltage area V1 is now obtained in step 312 as m(0)-e(1).
- Table 2 illustrates the calculation of the correction terms m based on residuals e.
- the address of the correction term in the memory is indicated by the digital output as shown in Table 2.
- the correction term m(0) is stored in the memory location '000'.
- step 316 it is checked if correction terms have been found for each voltage sector V1-VN. If there is still a correction term for a voltage sector to be found, steps 303 to 314 are repeated. When the answer is positive in step 316, the calibration is finished.
- the calibration information is utilized in steps 320-324, where the analog input is converted to digital. First in step 322, the analog input is received. In step 322 the correction term, which relates to the analog input, is read from the memory.
- the correction term is read from the memory location indicated by the digital output bits.
- the digital output is corrected with the correction term associated with the digital output.
- Figure 4 illustrates the digital output as a function of the analog input.
- the analog input 102 is shown on the x-axis and the digital output 204 on the y-axis.
- the analog input 102 is also shown below the x-axis as reference to the corresponding most significant bits (MSB) of the digital output 400.
- MSB most significant bits
- FIG. 6 shows a pipeline ADC and a calibration equipment connected to the ADC.
- the calibration equipment consists essentially of calibration control 600, a delay block 602, a digital-to-analog converter 124A, multiplexing units 606A- 606N and 614, memory 610, digital delays and logic, delay unit 604 and adder 608.
- Calibration control 600 takes care of calibration coordination.
- One task of calibration control is to coordinate the analog signal input to the ADC during calibration. Thus selection of the currently calibrated section is also one task of the calibration control.
- the calibration coordination also gives the initial value for the correction term of a voltage sector.
- the feeding of the analog input is done with a digital-to-analog converter DAC.
Landscapes
- Physics & Mathematics (AREA)
- Nonlinear Science (AREA)
- Engineering & Computer Science (AREA)
- Theoretical Computer Science (AREA)
- Analogue/Digital Conversion (AREA)
- Arrangements For Transmission Of Measured Signals (AREA)
- Indication And Recording Devices For Special Purposes And Tariff Metering Devices (AREA)
- Testing, Inspecting, Measuring Of Stereoscopic Televisions And Televisions (AREA)
Abstract
Description
Claims
Priority Applications (6)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
BR0007163-3A BR0007163A (en) | 1999-09-20 | 2000-09-19 | Calibration method of an analog to digital converter, and calibration equipment to calibrate an analog to digital converter |
JP2001525851A JP3523639B2 (en) | 1999-09-20 | 2000-09-19 | Calibration method and calibration device for analog / digital converter |
AU72920/00A AU7292000A (en) | 1999-09-20 | 2000-09-19 | Method of calibrating an analog-to-digital converter, and a calibration equipment |
DE60029558T DE60029558T2 (en) | 1999-09-20 | 2000-09-19 | Method for calibrating an analog-to-digital converter and a calibration device |
EP00960719A EP1131888B1 (en) | 1999-09-20 | 2000-09-19 | Method of calibrating an analog-to-digital converter, and a calibration equipment |
US09/860,393 US6384757B1 (en) | 1999-09-20 | 2001-05-18 | Method of calibrating an analog-to-digital converter, and a calibration equipment |
Applications Claiming Priority (2)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
FI19992001 | 1999-09-20 | ||
FI992001A FI107482B (en) | 1999-09-20 | 1999-09-20 | Method for calibrating an analog-to-digital converter, and a calibration equipment |
Related Child Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US09/860,393 Continuation US6384757B1 (en) | 1999-09-20 | 2001-05-18 | Method of calibrating an analog-to-digital converter, and a calibration equipment |
Publications (1)
Publication Number | Publication Date |
---|---|
WO2001022594A1 true WO2001022594A1 (en) | 2001-03-29 |
Family
ID=8555314
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
PCT/FI2000/000790 WO2001022594A1 (en) | 1999-09-20 | 2000-09-19 | Method of calibrating an analog-to-digital converter, and a calibration equipment |
Country Status (10)
Country | Link |
---|---|
US (1) | US6384757B1 (en) |
EP (1) | EP1131888B1 (en) |
JP (1) | JP3523639B2 (en) |
CN (1) | CN1131593C (en) |
AT (1) | ATE334506T1 (en) |
AU (1) | AU7292000A (en) |
BR (1) | BR0007163A (en) |
DE (1) | DE60029558T2 (en) |
FI (1) | FI107482B (en) |
WO (1) | WO2001022594A1 (en) |
Families Citing this family (45)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US6690311B2 (en) * | 1998-11-20 | 2004-02-10 | Telefonaktiebolaget Lm Ericsson (Publ) | Adaptively calibrating analog-to-digital conversion with correction table indexing |
US6700523B2 (en) * | 2001-10-25 | 2004-03-02 | Oki Electric Industry Co., Ltd. | Analog to digital converter selecting reference voltages in accordance with feedback from prior stages |
US6570523B1 (en) * | 2002-02-13 | 2003-05-27 | Intersil Americas Inc. | Analog to digital converter using subranging and interpolation |
US6714886B2 (en) * | 2002-02-13 | 2004-03-30 | Eric C. Sung | System and method of DC calibration of amplifiers |
CN1306708C (en) * | 2002-04-03 | 2007-03-21 | 华邦电子股份有限公司 | Method and equipment for detecting random error code |
US20040046684A1 (en) * | 2002-09-11 | 2004-03-11 | Paolo Cusinato | Low power pipeline analog-to-digital converter |
TWI231098B (en) * | 2002-12-27 | 2005-04-11 | Novatek Microelectronics Corp | Correcting system and method of successive approximation A/D converter |
US6690310B1 (en) * | 2003-02-13 | 2004-02-10 | Northrop Grumman Corporation | Method and apparatus for adaptively compensating for an inaccuracy in an analog-to-digital converter |
US7196649B2 (en) * | 2004-02-03 | 2007-03-27 | Hrl Laboratories, Llc | Reprogrammable distributed reference ladder for analog-to-digital converters |
US7429771B2 (en) * | 2004-05-07 | 2008-09-30 | Matsushita Electric Industrial Co., Ltd. | Semiconductor device having halo implanting regions |
US7119728B2 (en) * | 2004-02-27 | 2006-10-10 | Sanyo Electric Co., Ltd. | Analog/digital converting device |
TWI227071B (en) * | 2004-04-13 | 2005-01-21 | Realtek Semiconductor Corp | Pipeline ADC calibrating method utilizing extra ADC module and apparatus thereof |
US7091891B2 (en) * | 2004-04-28 | 2006-08-15 | Analog Devices, Inc. | Calibration of analog to digital converter by means of multiplexed stages |
JP2006067201A (en) * | 2004-08-26 | 2006-03-09 | Matsushita Electric Ind Co Ltd | Pipeline a/d converter, and its output error correcting method |
US7161515B2 (en) * | 2004-11-04 | 2007-01-09 | Tektronix, Inc. | Calibration system and method for a linearity corrector using filter products |
CN1815893B (en) * | 2004-11-04 | 2012-04-18 | 特克特朗尼克公司 | Linearity corrector using filter products |
US7385536B2 (en) * | 2004-12-14 | 2008-06-10 | Texas Instruments Incorporated | Methods and circuits for output of sample-and-hold in pipelined ADC |
JP4372111B2 (en) * | 2005-03-04 | 2009-11-25 | 三洋電機株式会社 | Analog to digital converter |
US7187310B2 (en) * | 2005-03-04 | 2007-03-06 | Kamal El-Sankary | Circuit calibration using voltage injection |
US7295937B2 (en) * | 2005-07-20 | 2007-11-13 | Texas Instruments Incorporated | Method and system for determining noise components of an analog-to-digital converter |
CN101040442B (en) * | 2005-09-16 | 2012-04-25 | 松下电器产业株式会社 | A/d converter and a/d conversion method |
US8483343B2 (en) * | 2005-10-03 | 2013-07-09 | Clariphy Communications, Inc. | High-speed receiver architecture |
US7778320B2 (en) * | 2005-10-03 | 2010-08-17 | Clariphy Communications, Inc. | Multi-channel equalization to compensate for impairments introduced by interleaved devices |
US8139630B2 (en) * | 2005-10-03 | 2012-03-20 | Clariphy Communications, Inc. | High-speed receiver architecture |
US7576676B2 (en) * | 2006-02-02 | 2009-08-18 | Clariphy Communications, Inc. | Analog-to-digital converter using lookahead pipelined architecture and open-loop residue amplifiers |
US8831074B2 (en) | 2005-10-03 | 2014-09-09 | Clariphy Communications, Inc. | High-speed receiver architecture |
US7852913B2 (en) * | 2005-10-03 | 2010-12-14 | Clariphy Communications, Inc. | High-speed receiver architecture |
JP4774953B2 (en) * | 2005-11-28 | 2011-09-21 | 株式会社日立製作所 | Time interleaved AD converter |
US8094056B2 (en) * | 2006-02-02 | 2012-01-10 | Clariphy Communications, Inc. | Analog-to-digital converter |
KR100845134B1 (en) * | 2006-11-06 | 2008-07-09 | 삼성전자주식회사 | Digitally self-calibrating pipeline analog-to-digital converter and method of calibrating the same |
US7688238B2 (en) * | 2007-03-27 | 2010-03-30 | Slicex, Inc. | Methods and systems for calibrating a pipelined analog-to-digital converter |
US7808417B2 (en) * | 2007-09-14 | 2010-10-05 | Clariphy Communications, Inc. | Analog-to-digital converter |
EP2246984B1 (en) | 2009-04-28 | 2013-07-03 | VEGA Grieshaber KG | Diagnosis apparatus for monitoring an analogue-digital conversion apparatus |
CN101800548B (en) * | 2010-02-04 | 2013-03-20 | 中国电子科技集团公司第五十八研究所 | Differential mode error calibration circuit of charge coupling assembly line analog to digital converter |
CN102043093B (en) * | 2010-05-25 | 2013-01-23 | 中联重科股份有限公司 | Method for measuring resistance value of conversion resistor of current-mode analog-to-digital converter |
JP5554644B2 (en) * | 2010-06-29 | 2014-07-23 | パナソニック株式会社 | Solid-state imaging device |
US8836549B2 (en) * | 2011-12-20 | 2014-09-16 | Analog Devices, Inc. | Use of logic circuit embedded into comparator for foreground offset cancellation |
US8754794B1 (en) * | 2012-07-25 | 2014-06-17 | Altera Corporation | Methods and apparatus for calibrating pipeline analog-to-digital converters |
US20140306689A1 (en) * | 2013-04-10 | 2014-10-16 | Texas Instruments, Incorporated | High resolution current pulse analog measurement |
US9727342B2 (en) * | 2013-12-20 | 2017-08-08 | Utah State University | Error resilient pipeline |
US9306591B2 (en) * | 2014-05-08 | 2016-04-05 | SiTune Corporation | Calibration of high speed asynchronous convertor |
US9264059B2 (en) | 2014-05-08 | 2016-02-16 | SiTune Corporation | Calibration of time-interleaved analog-to-digital converter |
CN106899298A (en) * | 2015-12-17 | 2017-06-27 | 北京展讯高科通信技术有限公司 | Calibration error confirmation method, device and mobile terminal |
CN107359878B (en) * | 2017-08-17 | 2020-04-14 | 电子科技大学 | Pipeline ADC front-end calibration method based on minimum quantization error |
US10608655B1 (en) | 2018-12-06 | 2020-03-31 | Analog Devices, Inc. | Inter-stage gain calibration in double conversion analog-to-digital converter |
Citations (5)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
WO1994027373A1 (en) * | 1993-05-12 | 1994-11-24 | Analog Devices, Incorporated | Algorithmic a/d converter with digitally calibrated output |
US5635937A (en) * | 1993-12-31 | 1997-06-03 | Korea Academy Of Industrial Technology | Pipelined multi-stage analog-to-digital converter |
US5677692A (en) * | 1995-01-13 | 1997-10-14 | Nec Corporation | High-speed and low-voltage driven analog-to-digital converter |
US5870041A (en) * | 1995-12-23 | 1999-02-09 | Samsung Electronics, Co., Ltd. | Analog-to-digital converter with digital compensation |
WO1999029042A1 (en) * | 1997-12-02 | 1999-06-10 | Maxim Integrated Products, Inc. | Efficient error correction in pipelined analog-to-digital converters |
Family Cites Families (3)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
FR2697955B1 (en) * | 1992-11-06 | 1994-12-09 | Thomson Csf | Self-calibrating analog to digital conversion method and device. |
FR2755324B1 (en) * | 1996-10-25 | 1999-01-08 | Thomson Multimedia Sa | CONVERSION OF AN ANALOG SIGNAL INTO DIGITAL SIGNAL IN PARTICULAR TV VIDEO SIGNAL |
US6184809B1 (en) | 1998-08-19 | 2001-02-06 | Texas Instruments Incorporated | User transparent self-calibration technique for pipelined ADC architecture |
-
1999
- 1999-09-20 FI FI992001A patent/FI107482B/en not_active IP Right Cessation
-
2000
- 2000-09-19 AU AU72920/00A patent/AU7292000A/en not_active Abandoned
- 2000-09-19 DE DE60029558T patent/DE60029558T2/en not_active Expired - Lifetime
- 2000-09-19 WO PCT/FI2000/000790 patent/WO2001022594A1/en active IP Right Grant
- 2000-09-19 EP EP00960719A patent/EP1131888B1/en not_active Expired - Lifetime
- 2000-09-19 BR BR0007163-3A patent/BR0007163A/en not_active IP Right Cessation
- 2000-09-19 JP JP2001525851A patent/JP3523639B2/en not_active Expired - Fee Related
- 2000-09-19 CN CN00802000A patent/CN1131593C/en not_active Expired - Fee Related
- 2000-09-19 AT AT00960719T patent/ATE334506T1/en not_active IP Right Cessation
-
2001
- 2001-05-18 US US09/860,393 patent/US6384757B1/en not_active Expired - Fee Related
Patent Citations (5)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
WO1994027373A1 (en) * | 1993-05-12 | 1994-11-24 | Analog Devices, Incorporated | Algorithmic a/d converter with digitally calibrated output |
US5635937A (en) * | 1993-12-31 | 1997-06-03 | Korea Academy Of Industrial Technology | Pipelined multi-stage analog-to-digital converter |
US5677692A (en) * | 1995-01-13 | 1997-10-14 | Nec Corporation | High-speed and low-voltage driven analog-to-digital converter |
US5870041A (en) * | 1995-12-23 | 1999-02-09 | Samsung Electronics, Co., Ltd. | Analog-to-digital converter with digital compensation |
WO1999029042A1 (en) * | 1997-12-02 | 1999-06-10 | Maxim Integrated Products, Inc. | Efficient error correction in pipelined analog-to-digital converters |
Also Published As
Publication number | Publication date |
---|---|
JP3523639B2 (en) | 2004-04-26 |
AU7292000A (en) | 2001-04-24 |
DE60029558T2 (en) | 2007-06-06 |
CN1322404A (en) | 2001-11-14 |
EP1131888A1 (en) | 2001-09-12 |
ATE334506T1 (en) | 2006-08-15 |
BR0007163A (en) | 2001-07-31 |
US6384757B1 (en) | 2002-05-07 |
JP2003510880A (en) | 2003-03-18 |
FI107482B (en) | 2001-08-15 |
EP1131888B1 (en) | 2006-07-26 |
CN1131593C (en) | 2003-12-17 |
FI19992001A (en) | 2001-03-20 |
DE60029558D1 (en) | 2006-09-07 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US6384757B1 (en) | Method of calibrating an analog-to-digital converter, and a calibration equipment | |
US6369744B1 (en) | Digitally self-calibrating circuit and method for pipeline ADC | |
JP6076268B2 (en) | Pipeline ADC internal stage error calibration | |
Li et al. | Background calibration techniques for multistage pipelined ADCs with digital redundancy | |
US6486807B2 (en) | A/D converter calibration | |
KR101182402B1 (en) | Successive Approximation Register Analog-Digital Converter | |
WO1989011757A1 (en) | Subranging analog-to-digital converter with calibration | |
EP1182781B1 (en) | Multistage converter employing digital dither | |
WO1991005409A2 (en) | Analog-to-digital converter employing a pipelined multi-stage architecture | |
US6507296B1 (en) | Current source calibration circuit | |
KR100810793B1 (en) | Nested pipelined analog-to-digital converter | |
TWI685209B (en) | Pipelined analog-digital converter | |
US20050174277A1 (en) | Analog-digital converter with advanced scheduling | |
US6839009B1 (en) | Analog-to-digital converter methods and structures for interleavably processing data signals and calibration signals | |
US6975950B2 (en) | Variable resolution digital calibration | |
CN116746065A (en) | Calibration scheme for nonlinear ADC | |
CN114641935A (en) | Analog-to-digital converter | |
CN116192137A (en) | Multichannel analog-digital converter circuit and signal processing method thereof | |
KR20230108188A (en) | Analog-to-digital converter and analog-to-digital conversion method using the same | |
US5084701A (en) | Digital-to-analog converter using cyclical current source switching | |
US20060114140A1 (en) | Two step flash analog to digital converter | |
Mayes et al. | A low-power 1 MHz, 25 mW 12-bit time-interleaved analog-to-digital converter | |
JP2004128995A (en) | Signal conversion method, signal conversion circuit capable of using the method, and analog-digital conversion circuit | |
US20230108759A1 (en) | Successive-approximation register analog-to-digital converter, correction method and correction system | |
Ginés et al. | A review of background calibration systems in pipeline ADCs |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
WWE | Wipo information: entry into national phase |
Ref document number: 00802000.0 Country of ref document: CN |
|
AK | Designated states |
Kind code of ref document: A1 Designated state(s): AE AG AL AM AT AT AU AZ BA BB BG BR BY BZ CA CH CN CR CU CZ CZ DE DE DK DK DM DZ EE EE ES FI FI GB GD GE GH GM HR HU ID IL IN IS JP KE KG KP KR KR KZ LC LK LR LS LT LU LV MA MD MG MK MN MW MX MZ NO NZ PL PT RO RU SD SE SG SI SK SK SL TJ TM TR TT TZ UA UG US UZ VN YU ZA ZW |
|
AL | Designated countries for regional patents |
Kind code of ref document: A1 Designated state(s): GH GM KE LS MW MZ SD SL SZ TZ UG ZW AM AZ BY KG KZ MD RU TJ TM AT BE CH CY DE DK ES FI FR GB GR IE IT LU MC NL PT SE BF BJ CF CG CI CM GA GN GW ML MR NE SN TD TG |
|
ENP | Entry into the national phase |
Ref document number: 2001 525851 Country of ref document: JP Kind code of ref document: A |
|
WWE | Wipo information: entry into national phase |
Ref document number: 09860393 Country of ref document: US |
|
WWE | Wipo information: entry into national phase |
Ref document number: 2000960719 Country of ref document: EP |
|
121 | Ep: the epo has been informed by wipo that ep was designated in this application | ||
WWP | Wipo information: published in national office |
Ref document number: 2000960719 Country of ref document: EP |
|
REG | Reference to national code |
Ref country code: DE Ref legal event code: 8642 |
|
WWG | Wipo information: grant in national office |
Ref document number: 2000960719 Country of ref document: EP |