WO2001017114A1 - Phase detector for a phase-locked loop - Google Patents

Phase detector for a phase-locked loop Download PDF

Info

Publication number
WO2001017114A1
WO2001017114A1 PCT/EP2000/008064 EP0008064W WO0117114A1 WO 2001017114 A1 WO2001017114 A1 WO 2001017114A1 EP 0008064 W EP0008064 W EP 0008064W WO 0117114 A1 WO0117114 A1 WO 0117114A1
Authority
WO
WIPO (PCT)
Prior art keywords
stage
data signal
phase
phase detector
signal
Prior art date
Application number
PCT/EP2000/008064
Other languages
French (fr)
Inventor
Edgar Wursthorn
Original Assignee
Thomson Licensing S.A.
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Thomson Licensing S.A. filed Critical Thomson Licensing S.A.
Priority to DE60010930T priority Critical patent/DE60010930T2/en
Priority to AU76475/00A priority patent/AU7647500A/en
Priority to JP2001520947A priority patent/JP4642302B2/en
Priority to EP00965882A priority patent/EP1243074B1/en
Priority to US10/049,592 priority patent/US7242738B1/en
Publication of WO2001017114A1 publication Critical patent/WO2001017114A1/en

Links

Classifications

    • GPHYSICS
    • G11INFORMATION STORAGE
    • G11BINFORMATION STORAGE BASED ON RELATIVE MOVEMENT BETWEEN RECORD CARRIER AND TRANSDUCER
    • G11B20/00Signal processing not specific to the method of recording or reproducing; Circuits therefor
    • G11B20/10Digital recording or reproducing
    • G11B20/10009Improvement or modification of read or write signals
    • G11B20/10222Improvement or modification of read or write signals clock-related aspects, e.g. phase or frequency adjustment or bit synchronisation
    • G11B20/1024Improvement or modification of read or write signals clock-related aspects, e.g. phase or frequency adjustment or bit synchronisation wherein a phase-locked loop [PLL] is used
    • GPHYSICS
    • G11INFORMATION STORAGE
    • G11BINFORMATION STORAGE BASED ON RELATIVE MOVEMENT BETWEEN RECORD CARRIER AND TRANSDUCER
    • G11B20/00Signal processing not specific to the method of recording or reproducing; Circuits therefor
    • G11B20/10Digital recording or reproducing
    • G11B20/10009Improvement or modification of read or write signals
    • G11B20/10037A/D conversion, D/A conversion, sampling, slicing and digital quantisation or adjusting parameters thereof
    • GPHYSICS
    • G11INFORMATION STORAGE
    • G11BINFORMATION STORAGE BASED ON RELATIVE MOVEMENT BETWEEN RECORD CARRIER AND TRANSDUCER
    • G11B20/00Signal processing not specific to the method of recording or reproducing; Circuits therefor
    • G11B20/10Digital recording or reproducing
    • G11B20/14Digital recording or reproducing using self-clocking codes
    • G11B20/1403Digital recording or reproducing using self-clocking codes characterised by the use of two levels
    • GPHYSICS
    • G11INFORMATION STORAGE
    • G11BINFORMATION STORAGE BASED ON RELATIVE MOVEMENT BETWEEN RECORD CARRIER AND TRANSDUCER
    • G11B20/00Signal processing not specific to the method of recording or reproducing; Circuits therefor
    • G11B20/10Digital recording or reproducing
    • G11B20/14Digital recording or reproducing using self-clocking codes
    • G11B20/1403Digital recording or reproducing using self-clocking codes characterised by the use of two levels
    • G11B20/1423Code representation depending on subsequent bits, e.g. delay modulation, double density code, Miller code
    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03LAUTOMATIC CONTROL, STARTING, SYNCHRONISATION OR STABILISATION OF GENERATORS OF ELECTRONIC OSCILLATIONS OR PULSES
    • H03L7/00Automatic control of frequency or phase; Synchronisation
    • H03L7/06Automatic control of frequency or phase; Synchronisation using a reference signal applied to a frequency- or phase-locked loop
    • H03L7/08Details of the phase-locked loop
    • H03L7/085Details of the phase-locked loop concerning mainly the frequency- or phase-detection arrangement including the filtering or amplification of its output signal
    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03LAUTOMATIC CONTROL, STARTING, SYNCHRONISATION OR STABILISATION OF GENERATORS OF ELECTRONIC OSCILLATIONS OR PULSES
    • H03L7/00Automatic control of frequency or phase; Synchronisation
    • H03L7/06Automatic control of frequency or phase; Synchronisation using a reference signal applied to a frequency- or phase-locked loop
    • H03L7/08Details of the phase-locked loop
    • H03L7/085Details of the phase-locked loop concerning mainly the frequency- or phase-detection arrangement including the filtering or amplification of its output signal
    • H03L7/091Details of the phase-locked loop concerning mainly the frequency- or phase-detection arrangement including the filtering or amplification of its output signal the phase or frequency detector using a sampling device

Definitions

  • the invention relates to a phase detector for a phase-locked loop.
  • the phase detector is intended to be used for a phase-locked loop which is used for recovering the data clock signal in a recorded or transmitted data signal.
  • the recorded or received data signal implicitly contains the data clock signal and is thus self-clocking.
  • the invention is based on a phase detector for a phase-locked loop according to the generic type in the independent Claim 1.
  • Phase-locked loops are widely described in the prior art.
  • US Patent US-A-5 693 376 which describes a programmable phase-locked loop which is likewise used for recovering the data clock signal when a data signal recorded on a storage medium is being read.
  • the storage medium relates to a hard disk or a diskette in a computer.
  • the recorded signal is referred to in the description as an MFM signal.
  • MFM is the abbreviation of ⁇ modified frequency modulation" .
  • the recording signals relate to so-called ternary data signals, i.e.
  • the signal read from the storage medium is initially in analogue form. After filtering and pulse amplification, this signal is supplied directly to the phase-locked loop for recovery of the data clock signal.
  • the signal is thus in the form of an analogue signal, as before, and is also processed in analogue form in the phase detector of the phase-locked loop.
  • phase-locked loop be produced m digital form. It should be able to be integrated on a chip as easily as possible but should still operate with such precision that, when a recorded or transmitted data signal is being reproduced, the sampling instant for recovering the data is placed as optimally as possible, so that optimum sampling can take place as near to the centre of the eye in the eye pattern as possible.
  • JP-A-8031110 discloses a solution for a digital implementation of a phase-locked loop.
  • a recording signal read from a magnetic tape is supplied to an equalizer and is subsequently digitized m an A/D converter.
  • the digital data signal is then passed via a delay circuit, on the one hand, and is passed on directly to a subtraction circuit, on the other hand.
  • the undelayed data signal is deducted from the delayed data signal.
  • the differential signal produced m this way is supplied to a sample-and- hold circuit.
  • the sample-and-hold circuit is clocked with the output signal from a data pattern recognition circuit, to which the undelayed data signal is supplied.
  • this circuit Only if a specific data pattern is recognized m this circuit is the sample-and-hold circuit clocked. The sampled value then represents a phase difference between the data clock signal and the instant of recognition of the specific data pattern. This phase difference is used to control the voltage-controlled oscillator VCO, which is used to produce the sampling frequency for the recorded data signal. Between the sample-and-hold circuit and the VCO there s additionally a loop filter, which serves to stabilize the control of the VCO. With the solution m this document, phase control is provided only with those samples which coincide with the recognition of a particular pattern m the data signal. The repetition rate of these patterns can be very low, however, so that long control times can result until the optimum clock frequency is set.
  • the object of the invention is to produce an improved phase detector which can be used to improve the control response of the phase-locked loop, while at the same time taking account of the demand for as simple a circuit design as possible.
  • the novel phase detector likewise makes use of the tried- and-tested principle of difference formation between delayed and undelayed samples.
  • the new feature here is the provision of a processing stage, in which one of a plurality of possible values is assigned to the respective differential value. These values may, in particular, be the numbers +1, -1 and 0, depending on whether the differential value, for example, is greater than, less than or equal to 0.
  • the values assigned in this way are then supplied to a filter/control stage, at whose output the phase error can be tapped off.
  • the phase error obtained in this way then controls the voltage- controlled oscillator in the normal way. In principle, there is not even any need for separate difference formation for the invention. All that is necessary is a comparison stage which checks whether the delayed sample is greater than, less than or equal to 0 for the undelayed sample and assigns the numbers +1, -1 and 0 accordingly.
  • phase detector is made available which is even simpler to integrate on a chip.
  • the processing stage which assigns the permissible values to the differential values, can likewise be of simple design.
  • it comprises an arrangement for mathematical sign recognition of the differential values, and a multiplexer which outputs one of the three possible values on the basis of the mathematical sign.
  • a further advantage of the arrangement is that any phase errors present can be corrected very quickly. Indeed, with this solution, each sample of the data signal is taken into account m the phase detector and contributes to phase control.
  • phase detector when the proposed digital phase detector is used, the analogue reproduction signal can be sampled with the data clock signal implicitly present m the data signal. No oversamplmg is necessary. The result of this is that a simple low-end, low-cost A/D converter can be used. At the same time, a condition of this is that no component needing to operate at a higher clock frequency be necessary, possibly even m the whole phase- locked loop. This considerably reduces the costs of implementation.
  • the appropriate correction of the VCO frequency always very quickly places the sampling instant for the reproduction signal at the centre of the eye opening m the eye pattern. Any noise present m the reproduction signal is quickly averaged out by the difference formation/comparison operation.
  • the solution works largely independently of amplitude.
  • a phase-locked loop with the phase detector according to the invention has very pleasing hold properties, i.e. the frequency of the voltage-controlled oscillator remains stable since it depends only on the drift of the VCO component.
  • the components used are very easy to produce m digital form and, apart from the VCO, to integrate on a chip.
  • the dependent claims allow further advantageous developments and improvements of the phase detector cited m Claim 1.
  • the recorded data signal is a ternary data signal, i.e. a data signal m which positive and negative signal components succeed one another, then it is very advantageous for the sampled and digitized data signal to pass through a rectifier stage first, for the purposes of signal conditioning. This converts the negative components of the data signal to positive components, and no problems arise with the subsequent difference formation/comparison operation.
  • the two paths are then treated separately, i.e. the delay and subtraction stages and the associated processing stage for assigning data must be present for each path individually. Also, an addition stage is then necessary, m which the assigned output values from the two paths are added and, combined m this way, are passed on to the filter/control stage.
  • Figure 1 shows a block diagram of a clock recovery stage with a phase-locked loop
  • FIG. 2 shows a block diagram of the phase detector according to the invention and associated signal profiles;
  • Figure 3 shows the transfer function of the phase detector shown in Figure 2;
  • Figure 4 shows a block diagram of a second illustrative embodiment of a phase detector according to the invention.
  • Figure 5 shows a block diagram of a third illustrative embodiment of a phase detector according to the invention.
  • the phase detector according to the invention is intended to be used in a digital implementation of a phase-locked loop.
  • Such PLL circuits can be used in diverse areas where, for example, the data digitally recorded on a storage medium needs to be recovered or else where a transmitted data stream is received whose data likewise needs to be recovered.
  • the recorded or transmitted data signals are very frequently self- clocking, i.e. they are coded such that enough edges arise in the data signal for it to be possible to use conventional PLL circuits to recover the data clock signal reliably.
  • the invention is therefore also explained in more detail below using the example of this important application instance.
  • the reference numeral 10 denotes a data source.
  • Known data recording units are, by way of example, digital video recorders based on the D-VHS standard, DVC units, DVD units, CD units, MD units etc.
  • Examples of units which receive digitally transmitted data are DVB receivers or DAB receivers .
  • the reference numeral 20 indicates an A/D converter. This converts the read or received signal into digital form.
  • the signal profile then encounters a filter stage 30. This carries out signal conditioning. This can be done, by way of example, using a digital high-pass filter which has feedback and places the decision window or the decision threshold for the signal onto the zero axis of the signal (the samples are digital zero there) .
  • Such a filter stage is known from the prior art.
  • the equalizer unit shown is a digital unit. However, the equalizer need not necessarily be arranged at this point. Alternatively, an analogue equalizer could also be used, but this would then need to be arranged before the A/D converter 20. Adjacent to this is a digital preliminary stage 50 for phase error determination. This unit will be explained in more detail below. Connected downstream of the preliminary stage 50 is a filter/control stage 60. For the clock recovery application described here, a PI control stage (Proportional Integral) has been found to be advantageous. Such PI control stages are likewise known from the prior art. In the illustrative embodiment described here, the PI control stage is provided in digital form. In another illustrative embodiment, an analogue form of the PI control stage could be used as an alternative . In the following text, the filter/control stage
  • the output signal from the filter/control stage 60 is then converted into an analogue signal m a D/A converter 70, and said analogue signal is then applied to the control input of a downstream-connected voltage-controlled oscillator 80.
  • the VCO 80 produces the data clock signal directly.
  • the data clock signal produced m this way is supplied to the A/D converter 20.
  • All other listed components 30 to 70 can also be supplied with the same clock signal. However, if these components are not designed to operate with this clock signal, another clock signal can be supplied to them, particularly at a higher clock frequency.
  • the signal coming from the equalizer 40 is first rectified m a rectifier 51.
  • the rectified signal is then supplied to a delay stage 52.
  • the delay stage 52 delays the data signal by one sampling clock period.
  • the delayed signal is supplied to a b input of a subtraction stage 51.
  • the a input of the subtraction stage 53 is supplied with the undelayed data signal.
  • the processing stage 54 assigns one of three possible output values to the differential value. Specifically, m the simplest case, these are the output values +1, 0, -1.
  • assignment proceeds as follows: it comprises a simple mathematical sign check. If the differential value is greater than 0, then the value +1 is assigned to it. If the differential value is 0 within the bounds of computational accuracy, then the value 0 is assigned to the differential value. If the differential value is less than 0, then the value -1 is assigned to it as output value. In a departure from this embodiment of the processing stage 54, it can also be designed such that it contains particular defined bands within which associated values are assigned. As an example, a band for assigning the value 0 may also be provided, which is then situated symmetrically about the zero point of the differential value axis. A further refinement may be that more than three values are assigned, e.g. 5, 7, 9 etc. An associated band range then needs to be provided for each individual value. If the differential value is m the associated band, the appropriate output value is assigned.
  • a comparison stage is provided which compares the delayed sample with the undelayed sample directly and, depending on the comparison result, assigns greater than, less than and equal to the corresponding value.
  • the two embodiments are regarded as being equivalent.
  • the assigned value is the output value from the phase preliminary stage 50 and is passed on to the filter/control stage 60.
  • the phase error is determined only after a plurality of successive output values from the phase preliminary stage 50 have been combined and analysed.
  • the signal profile for the digitized input signal is shown m the top part of Figure 2.
  • the succession of a positive IT pulse (distinguished by the three successive values 0, +1, 0) and of a negative IT pulse (distinguished by the three successive values 0, -1, 0) is shown for three different cases. Dashed, vertical lines mark the sampling points for the signal.
  • the central part of the figure shows a situation m which the sampling instant occurs m optimum fashion at the maximum and minimum of the signal profile being considered.
  • the left-hand part of the figure shows a situation m which the sampling is carried out with incorrect phase; m the case illustrated, the sampling point is shifted to the left as compared with sampling m the eye centre.
  • the output signal after the difference has been formed m the subtraction stage 53 is shown m the bottom signal graph m Figure 2.
  • the formation of the difference between the delayed sample and the undelayed sample means that, for each positive pulse, an alternating pulse is produced which contains both positive and negative components. It would not yet be possible to use simple summing of these differential values at the sampling instants for optimum determination of phase error, because the values would cancel each other out m terms of magnitude. This can also be seen from the signal profiles m the left-hand and right-hand parts of Figure
  • the invention's assignment of output values to the differential values m the processing stage 54 changes this situation. This is because, m line with the preceding description of the assignment m the processing stage 54, the output value +1 is assigned indiscriminately to each positive sample, and the output value -1 is assigned indiscriminately to each negative sample.
  • the sequence of these assigned values is shown m the bottom portion of Figure 2. It can clearly be seen that merely when 9 successive samples are summed, the value +2 is output as the resulting sum. This applies for the aforementioned case of sampling to the left of the eye centre.
  • the filter/control stage 60 comprises, m the simplest case, a counting arrangement controlled by the output values from the processing stage 54.
  • control involves the counter being incremented when the value +1 is output as the output value, being decremented when the value -1 is output as the output value and being held when the value 0 is output as the output value.
  • this is also equivalent to simple addition of the output values.
  • the filter/control stage 60 may also be designed as a PI controller. This has likewise been found to be advantageous for the control response of the PLL.
  • phase detector for the example shown is illustrated m Figure 3.
  • a phase difference of +90° is present if summing the nine assigned values results m the value +2.
  • a phase shift of -90° is present if summing the nine assigned values results m the value -2.
  • Correct-phase sampling is taking place if summing as described above gives the value 0.
  • separating stage 55 m which the data signal is split into a positive path and a negative path.
  • this separating stage 55 all the samples greater than or equal to 0 are passed to the positive path and all the samples less than or equal to 0 are passed to the negative path, accordingly.
  • an absolute value formation stage 57 provided m the negative path. This merely erases the negative mathematical sign of the samples present m the negative path. After that, there are then likewise only positive values available.
  • a further alternative refinement of a phase detector 90 is also shown m Figure 5.
  • the same components are denoted by the same reference numerals.
  • the embodiment m this figure is practically equivalent to a combination of the two previously explained embodiments for the phase detector 90.
  • a processing path m which the positive and negative paths of the input data signal are processed separately
  • m which the positive and negative paths are again combined and processed, as m the first embodiment.
  • the results of all three paths are then again combined with one another m the addition stage 56.
  • this solution is advantageous particularly for the signals read from optical recording media, such as CD and DVD. This is related to the run length of such read signals, which is equivalent to a minimum of 3 clock periods for optically scanned storage media.
  • the conversion of the values output by the filter/control stage 60 into analogue signals by means of the D/A converter 70 is not absolutely essential.
  • a prerequisite for the viability of the solutions described is that the digital summed value of the input signal for a particular number of bits, e.g. for 1000 bits, is equivalent to the value 0. This is the case for signals recorded on magnetic storage media, for example, and likewise for optically recorded signals as well.

Landscapes

  • Engineering & Computer Science (AREA)
  • Signal Processing (AREA)
  • Stabilization Of Oscillater, Synchronisation, Frequency Synthesizers (AREA)
  • Signal Processing For Digital Recording And Reproducing (AREA)
  • Manipulation Of Pulses (AREA)
  • Synchronisation In Digital Transmission Systems (AREA)

Abstract

The invention proposes a phase detector (90) for a phase-locked loop. In this context, it relates to an improvement in the phase detector (90) which can be used in a digital PLL circuit. The invention consists in a sampled and digitized data signal being supplied to the phase detector (90) as an input signal. This data signal is delayed by a sampling clock signal in a delay stage (52). The delayed data signal and the undelayed data signal are then supplied to a subtraction stage (53). The difference between the two input values is formed in this subtraction stage. The differential value determined is then analysed in a processing stage (54) and one of a plurality of possible values is assigned to it. This is done on the basis of the value range in which the differential value is situated. The assigned value is then passed on as an output value to a filter/control stage (60), at whose output a phase error can then be tapped off. The solution described can be integrated very easily on a chip and affords a very advantageous response for the PLL control.

Description

Phase detector for a phase-locked loop
The invention relates to a phase detector for a phase-locked loop. In particular, the phase detector is intended to be used for a phase-locked loop which is used for recovering the data clock signal in a recorded or transmitted data signal. The recorded or received data signal implicitly contains the data clock signal and is thus self-clocking.
Prior art
The invention is based on a phase detector for a phase-locked loop according to the generic type in the independent Claim 1. Phase-locked loops are widely described in the prior art. As an example, reference is made to US Patent US-A-5 693 376, which describes a programmable phase-locked loop which is likewise used for recovering the data clock signal when a data signal recorded on a storage medium is being read. According to the description, the storage medium relates to a hard disk or a diskette in a computer. The recorded signal is referred to in the description as an MFM signal. In this context, MFM is the abbreviation of ^modified frequency modulation" . In the case of magnetic data recording, the recording signals relate to so-called ternary data signals, i.e. data signals which can have the three states +1, -1 and 0. The signal read from the storage medium is initially in analogue form. After filtering and pulse amplification, this signal is supplied directly to the phase-locked loop for recovery of the data clock signal. The signal is thus in the form of an analogue signal, as before, and is also processed in analogue form in the phase detector of the phase-locked loop.
However, high-quality analogue components need to be used when producing such a phase-locked loop, since ageing- and temperature-related component variations can otherwise very easily result in corruptions in the phase control. A further disadvantage could also be that EMC radiation is more readily possible with such components if it is not prevented by complex shielding measures.
These disadvantages require that a phase-locked loop be produced m digital form. It should be able to be integrated on a chip as easily as possible but should still operate with such precision that, when a recorded or transmitted data signal is being reproduced, the sampling instant for recovering the data is placed as optimally as possible, so that optimum sampling can take place as near to the centre of the eye in the eye pattern as possible.
JP-A-8031110 discloses a solution for a digital implementation of a phase-locked loop. In this case, a recording signal read from a magnetic tape is supplied to an equalizer and is subsequently digitized m an A/D converter. The digital data signal is then passed via a delay circuit, on the one hand, and is passed on directly to a subtraction circuit, on the other hand. In the subtraction circuit, the undelayed data signal is deducted from the delayed data signal. The differential signal produced m this way is supplied to a sample-and- hold circuit. The sample-and-hold circuit is clocked with the output signal from a data pattern recognition circuit, to which the undelayed data signal is supplied. Only if a specific data pattern is recognized m this circuit is the sample-and-hold circuit clocked. The sampled value then represents a phase difference between the data clock signal and the instant of recognition of the specific data pattern. This phase difference is used to control the voltage-controlled oscillator VCO, which is used to produce the sampling frequency for the recorded data signal. Between the sample-and-hold circuit and the VCO there s additionally a loop filter, which serves to stabilize the control of the VCO. With the solution m this document, phase control is provided only with those samples which coincide with the recognition of a particular pattern m the data signal. The repetition rate of these patterns can be very low, however, so that long control times can result until the optimum clock frequency is set.
Invention In the light of the solution in the document
JP-A-8031110, the object of the invention is to produce an improved phase detector which can be used to improve the control response of the phase-locked loop, while at the same time taking account of the demand for as simple a circuit design as possible.
The object is achieved by the features of the independent Claim 1. In accordance with the invention, the novel phase detector likewise makes use of the tried- and-tested principle of difference formation between delayed and undelayed samples. The new feature here, however, is the provision of a processing stage, in which one of a plurality of possible values is assigned to the respective differential value. These values may, in particular, be the numbers +1, -1 and 0, depending on whether the differential value, for example, is greater than, less than or equal to 0. The values assigned in this way are then supplied to a filter/control stage, at whose output the phase error can be tapped off. The phase error obtained in this way then controls the voltage- controlled oscillator in the normal way. In principle, there is not even any need for separate difference formation for the invention. All that is necessary is a comparison stage which checks whether the delayed sample is greater than, less than or equal to 0 for the undelayed sample and assigns the numbers +1, -1 and 0 accordingly.
This solution affords the advantage that a very simple phase detector is made available which is even simpler to integrate on a chip. There is no need for a further sample-and-hold circuit to be provided, and a complicated arrangement for data pattern recognition can likewise also be dispensed with. The processing stage, which assigns the permissible values to the differential values, can likewise be of simple design. In the simplest case, it comprises an arrangement for mathematical sign recognition of the differential values, and a multiplexer which outputs one of the three possible values on the basis of the mathematical sign. A further advantage of the arrangement is that any phase errors present can be corrected very quickly. Indeed, with this solution, each sample of the data signal is taken into account m the phase detector and contributes to phase control. Further advantages of the phase detector described are also that, when the proposed digital phase detector is used, the analogue reproduction signal can be sampled with the data clock signal implicitly present m the data signal. No oversamplmg is necessary. The result of this is that a simple low-end, low-cost A/D converter can be used. At the same time, a condition of this is that no component needing to operate at a higher clock frequency be necessary, possibly even m the whole phase- locked loop. This considerably reduces the costs of implementation.
With the proposed digital phase detector stage, the appropriate correction of the VCO frequency always very quickly places the sampling instant for the reproduction signal at the centre of the eye opening m the eye pattern. Any noise present m the reproduction signal is quickly averaged out by the difference formation/comparison operation. In addition, the solution works largely independently of amplitude.
In the case of data dropouts, a phase-locked loop with the phase detector according to the invention has very pleasing hold properties, i.e. the frequency of the voltage-controlled oscillator remains stable since it depends only on the drift of the VCO component. The components used are very easy to produce m digital form and, apart from the VCO, to integrate on a chip.
The measures listed m the dependent claims allow further advantageous developments and improvements of the phase detector cited m Claim 1. If the recorded data signal is a ternary data signal, i.e. a data signal m which positive and negative signal components succeed one another, then it is very advantageous for the sampled and digitized data signal to pass through a rectifier stage first, for the purposes of signal conditioning. This converts the negative components of the data signal to positive components, and no problems arise with the subsequent difference formation/comparison operation. To avoid λλ lntersymbol interference" between adjacent signal components, it has also been found to be advantageous for positive and negative signal components m the data signal to be supplied, before rectification, to a separating stage which separates the data signal into a positive and a negative path. The two paths are then treated separately, i.e. the delay and subtraction stages and the associated processing stage for assigning data must be present for each path individually. Also, an addition stage is then necessary, m which the assigned output values from the two paths are added and, combined m this way, are passed on to the filter/control stage.
To optimize the lock-on response of the phase- locked loop m units using optical data recording (DVD, CD) even further, it has also been found that even better results are obtained with a combined solution comprising phase detection m separate paths, on the one hand, and further phase detection m a path which includes everything. In this case, the assigned output values from three different subtraction stages are combined with one another m the addition stage. This proposal stems from the fact that it has been found that the solution with only one path gave better results for many patterns m the data stream reproduced, and the solution with separate paths produced better results for other patterns. A combination of the two solutions then gives an optimized solution for such reproduction signals.
Drawings Illustrative embodiments of the invention are shown in the drawings and are explained in more detail in the description below. In the drawings:
Figure 1 shows a block diagram of a clock recovery stage with a phase-locked loop;
Figure 2 shows a block diagram of the phase detector according to the invention and associated signal profiles; Figure 3 shows the transfer function of the phase detector shown in Figure 2;
Figure 4 shows a block diagram of a second illustrative embodiment of a phase detector according to the invention, and
Figure 5 shows a block diagram of a third illustrative embodiment of a phase detector according to the invention.
Illustrative embodiments of the invention
The phase detector according to the invention is intended to be used in a digital implementation of a phase-locked loop. Such PLL circuits can be used in diverse areas where, for example, the data digitally recorded on a storage medium needs to be recovered or else where a transmitted data stream is received whose data likewise needs to be recovered. The recorded or transmitted data signals are very frequently self- clocking, i.e. they are coded such that enough edges arise in the data signal for it to be possible to use conventional PLL circuits to recover the data clock signal reliably. The invention is therefore also explained in more detail below using the example of this important application instance.
In Figure 1, the reference numeral 10 denotes a data source. Known data recording units are, by way of example, digital video recorders based on the D-VHS standard, DVC units, DVD units, CD units, MD units etc. Examples of units which receive digitally transmitted data are DVB receivers or DAB receivers . The reference numeral 20 indicates an A/D converter. This converts the read or received signal into digital form. The signal profile then encounters a filter stage 30. This carries out signal conditioning. This can be done, by way of example, using a digital high-pass filter which has feedback and places the decision window or the decision threshold for the signal onto the zero axis of the signal (the samples are digital zero there) . Such a filter stage is known from the prior art. As an example, reference is made to the DVD standard, which likewise describes such a component .
Next comes an equalizer unit having the reference numeral 40. The equalizer unit shown is a digital unit. However, the equalizer need not necessarily be arranged at this point. Alternatively, an analogue equalizer could also be used, but this would then need to be arranged before the A/D converter 20. Adjacent to this is a digital preliminary stage 50 for phase error determination. This unit will be explained in more detail below. Connected downstream of the preliminary stage 50 is a filter/control stage 60. For the clock recovery application described here, a PI control stage (Proportional Integral) has been found to be advantageous. Such PI control stages are likewise known from the prior art. In the illustrative embodiment described here, the PI control stage is provided in digital form. In another illustrative embodiment, an analogue form of the PI control stage could be used as an alternative . In the following text, the filter/control stage
60 is perceived as being a necessary component of the phase detector 90, since it has been found that the output values generated in the preliminary stage 50 are not suitable, in unconditioned form, for readjusting the VCO and would only impair the control response of the phase-locked loop. This unity of the preliminary stage and filter/control stage is emphasized by the section- lined border. The output signal from the filter/control stage 60 is then converted into an analogue signal m a D/A converter 70, and said analogue signal is then applied to the control input of a downstream-connected voltage-controlled oscillator 80. The VCO 80 produces the data clock signal directly. The data clock signal produced m this way is supplied to the A/D converter 20. This is possible because the invention' s phase detector for determining the phase error does not require any oversamplmg . All other listed components 30 to 70 can also be supplied with the same clock signal. However, if these components are not designed to operate with this clock signal, another clock signal can be supplied to them, particularly at a higher clock frequency.
The design and operation of the digital preliminary stage 50 is explained m more detail below.
Its design is shown m the block diagram m the left-hand part of Figure 2. The signal coming from the equalizer 40 is first rectified m a rectifier 51. The rectified signal is then supplied to a delay stage 52. The delay stage 52 delays the data signal by one sampling clock period. The delayed signal is supplied to a b input of a subtraction stage 51. The a input of the subtraction stage 53 is supplied with the undelayed data signal. In the subtraction stage 53, the delayed sample at the b input is deducted from the undelayed, current sample at the a input. The resulting differential value is then analysed m a processing stage 54. In the simplest case, the processing stage 54 assigns one of three possible output values to the differential value. Specifically, m the simplest case, these are the output values +1, 0, -1.
In this context, assignment proceeds as follows: it comprises a simple mathematical sign check. If the differential value is greater than 0, then the value +1 is assigned to it. If the differential value is 0 within the bounds of computational accuracy, then the value 0 is assigned to the differential value. If the differential value is less than 0, then the value -1 is assigned to it as output value. In a departure from this embodiment of the processing stage 54, it can also be designed such that it contains particular defined bands within which associated values are assigned. As an example, a band for assigning the value 0 may also be provided, which is then situated symmetrically about the zero point of the differential value axis. A further refinement may be that more than three values are assigned, e.g. 5, 7, 9 etc. An associated band range then needs to be provided for each individual value. If the differential value is m the associated band, the appropriate output value is assigned.
In another alternative embodiment, instead of a separate subtraction stage 53 and processing stage 54, a comparison stage is provided which compares the delayed sample with the undelayed sample directly and, depending on the comparison result, assigns greater than, less than and equal to the corresponding value. The two embodiments are regarded as being equivalent. The assigned value is the output value from the phase preliminary stage 50 and is passed on to the filter/control stage 60. The phase error is determined only after a plurality of successive output values from the phase preliminary stage 50 have been combined and analysed.
This is illustrated below with the aid of the signal profiles m the right-hand part of Figure 2. The signal profile for the digitized input signal is shown m the top part of Figure 2. The succession of a positive IT pulse (distinguished by the three successive values 0, +1, 0) and of a negative IT pulse (distinguished by the three successive values 0, -1, 0) is shown for three different cases. Dashed, vertical lines mark the sampling points for the signal. The central part of the figure shows a situation m which the sampling instant occurs m optimum fashion at the maximum and minimum of the signal profile being considered. The left-hand part of the figure shows a situation m which the sampling is carried out with incorrect phase; m the case illustrated, the sampling point is shifted to the left as compared with sampling m the eye centre. The right-hand part of Figure
2 likewise shows phase-shifted sampling, this reflecting a situation m which the sampling takes place to the right of the eye centre. The signal profile after rectification m the rectifier 51 is shown m the central part of Figure 2. Rectification likewise turns the negative signal components into positive signal components. This doubles the number of positive pulses.
The output signal after the difference has been formed m the subtraction stage 53 is shown m the bottom signal graph m Figure 2. The formation of the difference between the delayed sample and the undelayed sample means that, for each positive pulse, an alternating pulse is produced which contains both positive and negative components. It would not yet be possible to use simple summing of these differential values at the sampling instants for optimum determination of phase error, because the values would cancel each other out m terms of magnitude. This can also be seen from the signal profiles m the left-hand and right-hand parts of Figure
2. Although, for example m the case of sampling to the left of the eye centre, there is only one differential value m the negative range, this value, when regarded m absolute terms, is larger than the individual positive differential values at the sampling instants beforehand.
On average, it would thus not be possible to read off an unambiguous phase error. The invention's assignment of output values to the differential values m the processing stage 54 changes this situation. This is because, m line with the preceding description of the assignment m the processing stage 54, the output value +1 is assigned indiscriminately to each positive sample, and the output value -1 is assigned indiscriminately to each negative sample. The sequence of these assigned values is shown m the bottom portion of Figure 2. It can clearly be seen that merely when 9 successive samples are summed, the value +2 is output as the resulting sum. This applies for the aforementioned case of sampling to the left of the eye centre. With correct-phase sampling m the eye centre, however, the resulting value produced is the value 0, and, m the case of the illustration m the right-hand part of the signal graph for sampling to the right of the eye centre, the resulting value produced is the output value -2. The summation of the values output m this way is thus a measure of the phase error which is present during sampling. For the invention, it is thus sufficient for the filter/control stage 60 to comprise, m the simplest case, a counting arrangement controlled by the output values from the processing stage 54. In this case, control involves the counter being incremented when the value +1 is output as the output value, being decremented when the value -1 is output as the output value and being held when the value 0 is output as the output value. On the other hand, this is also equivalent to simple addition of the output values. After a prescribed interval (m this case 9 samples, for example) , the value m the counter is then evaluated and used for readjusting the VCO. As already shown m Figure
1 previously, the filter/control stage 60 may also be designed as a PI controller. This has likewise been found to be advantageous for the control response of the PLL.
The transfer function of the described phase detector for the example shown is illustrated m Figure 3. A phase difference of +90° is present if summing the nine assigned values results m the value +2. A phase shift of -90° is present if summing the nine assigned values results m the value -2. Correct-phase sampling is taking place if summing as described above gives the value 0. An alternative embodiment for the phase detector
90 is shown m Figure 4. In th s figure, the same reference numerals denote the same components as m Figure 2. The difference is that the components 52-54 m the alternative embodiment are present twice. In addition, there is also a separating stage 55, m which the data signal is split into a positive path and a negative path. In this separating stage 55, all the samples greater than or equal to 0 are passed to the positive path and all the samples less than or equal to 0 are passed to the negative path, accordingly. In addition, there is also an absolute value formation stage 57 provided m the negative path. This merely erases the negative mathematical sign of the samples present m the negative path. After that, there are then likewise only positive values available. The result of this arrangement is that the positive and negative pulses are treated m separate delay and subtraction stages. The values output by the processing stages 54 are subsequently combined, that is to say added, in an addition stage 56. This means that there is ultimately roughly the same response as for the sequence of values shown m Figure 2. However, it must be taken into account that, m Figure 2, the positive and negative pulses are separated from one another by two sampling periods. In the case of a real- recorded data signal, this is not always ensured, which can then result m corruptions if two pulses are very close to one another. In such cases, the alternative solution shown m Figure 4 is advantageous.
A further alternative refinement of a phase detector 90 is also shown m Figure 5. In this figure too, the same components are denoted by the same reference numerals. The embodiment m this figure is practically equivalent to a combination of the two previously explained embodiments for the phase detector 90. In addition to a processing path m which the positive and negative paths of the input data signal are processed separately, there is also a third path, m which the positive and negative paths are again combined and processed, as m the first embodiment. The results of all three paths are then again combined with one another m the addition stage 56. Experiments have shown that this solution is advantageous particularly for the signals read from optical recording media, such as CD and DVD. This is related to the run length of such read signals, which is equivalent to a minimum of 3 clock periods for optically scanned storage media.
The conversion of the values output by the filter/control stage 60 into analogue signals by means of the D/A converter 70 is not absolutely essential. As an alternative to this, it is also possible to provide a pulse-width-modulation stage which converts the digital signal nto a pulse-width-modulated digital signal, which is then integrated m a downstream-connected filter stage and is used for adjusting the frequency.
A prerequisite for the viability of the solutions described is that the digital summed value of the input signal for a particular number of bits, e.g. for 1000 bits, is equivalent to the value 0. This is the case for signals recorded on magnetic storage media, for example, and likewise for optically recorded signals as well.

Claims

Claims
1. Phase detector for a phase-locked loop, said phase detector having a sampled and digitized data signal supplied to it, having a delay stage (52) for delaying the data signal by one or more sampling clock periods, having a subtraction stage (53), to which the undelayed and the delayed data signal are supplied, characterized in that a processing stage (54) is provided which assigns one of a plurality of possible values, particularly +1, -
1, 0, to the respective differential value depending on the value range in which the differential value is situated, and in that the assigned values are supplied to a filter/control stage (60), particularly a PI controller, at whose output the phase error can be tapped off.
2. Phase detector for a phase-locked loop, said phase detector having a sampled and digitized data signal supplied to it, having a delay stage (52) for delaying the data signal by one or more sampling clock periods, characterized in that a comparison stage is provided which compares a delayed sample with an undelayed sample and assigns one defined value from a plurality of possible values, particularly +1, -1, 0, to the respective comparison result, and in that the assigned values are supplied to a filter/control stage (60), particularly a PI controller, at whose output the phase error can be tapped off.
3. Phase detector according to Claim 1, in which the delayed digital sample is deducted from the undelayed digital sample in the subtraction stage (53) in each case .
4. Phase detector according to one of Claims 1-3, in which a rectifier (51) for signal conditioning is provided which has the sampled and digitized data signal supplied to it, the data signal being a ternary data signal, in particular.
5. Phase detector according to Claim 4, in which the sampled and digitized ternary data signal is supplied, before rectification, to a separating stage (55) in which the data signal is separated into a positive and a negative path.
6. Phase detector according to Claim 5, in which separate delay, subtraction and processing stages (52, 53, 54) or delay (52) and comparison stages are provided for each path, and in which an addition stage (56) is provided in which the assigned output values from the processing (54) or comparison stages are added and, combined in this way, are passed on to the integration or control stage (60).
7. Phase detector according to Claim 6, in which, in addition to the separate delay, subtraction and processing stages (52, 53, 54) or delay (52) and comparison stages for the positive and the negative path, there are also separate delay, subtraction and processing stages (52, 53, 54) or delay (52) and comparison stages for a further path, in which the complete data signal, including the positive and the negative path, is processed, the output values assigned by the processing stages (54) or comparison stages likewise being supplied to the addition stage (56) .
8. Use of the phase detector according to one of Claims 1-7 in a phase-locked loop to recover the data clock signal for a digital signal.
9. Use according to Claim 8, the sampling clock signal for sampling the data signal corresponding to the data clock signal in the data signal.
PCT/EP2000/008064 1999-08-30 2000-08-18 Phase detector for a phase-locked loop WO2001017114A1 (en)

Priority Applications (5)

Application Number Priority Date Filing Date Title
DE60010930T DE60010930T2 (en) 1999-08-30 2000-08-18 PHASE DETECTOR FOR A PHASE-LOCKED-LOOP SWITCHING
AU76475/00A AU7647500A (en) 1999-08-30 2000-08-18 Phase detector for a phase-locked loop
JP2001520947A JP4642302B2 (en) 1999-08-30 2000-08-18 Phase detector for phase-locked loop
EP00965882A EP1243074B1 (en) 1999-08-30 2000-08-18 Phase detector for a phase-locked loop
US10/049,592 US7242738B1 (en) 1999-08-30 2000-08-18 Phase detector for a phase-locked loop

Applications Claiming Priority (2)

Application Number Priority Date Filing Date Title
DE19941445.9 1999-08-30
DE19941445A DE19941445A1 (en) 1999-08-30 1999-08-30 Phase detector for a phase locked loop

Publications (1)

Publication Number Publication Date
WO2001017114A1 true WO2001017114A1 (en) 2001-03-08

Family

ID=7920282

Family Applications (1)

Application Number Title Priority Date Filing Date
PCT/EP2000/008064 WO2001017114A1 (en) 1999-08-30 2000-08-18 Phase detector for a phase-locked loop

Country Status (9)

Country Link
US (1) US7242738B1 (en)
EP (1) EP1243074B1 (en)
JP (1) JP4642302B2 (en)
KR (1) KR100654274B1 (en)
CN (1) CN1173477C (en)
AU (1) AU7647500A (en)
DE (2) DE19941445A1 (en)
TW (1) TW477118B (en)
WO (1) WO2001017114A1 (en)

Families Citing this family (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
TWI429203B (en) * 2010-02-03 2014-03-01 Mstar Semiconductor Inc Phase digitizing apparatus and method thereof
KR102375949B1 (en) * 2015-01-02 2022-03-17 삼성전자주식회사 Apparatus and method for controlling output of frequency synthesizer

Citations (4)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5027085A (en) * 1989-10-03 1991-06-25 Analog Devices, Inc. Phase detector for phase-locked loop clock recovery system
EP0549412A1 (en) * 1991-12-23 1993-06-30 Thomson-Csf Clock circuit for serial data reading system
US5452326A (en) * 1992-02-19 1995-09-19 Sony Corporation Digital PLL circuit with low power consumption
JPH0831110A (en) * 1994-07-19 1996-02-02 Canon Inc Signal processor

Family Cites Families (9)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JPH03253117A (en) * 1990-03-02 1991-11-12 Nec Corp Timing extraction circuit
JPH05120813A (en) * 1991-10-25 1993-05-18 Sony Corp Phase lock loop circuit
US5311178A (en) * 1992-08-14 1994-05-10 Silicon Systems, Inc. Method for processing sample values in an RLL channel
JP2574106B2 (en) * 1992-09-01 1997-01-22 富士通株式会社 Clock recovery circuit for magnetic disk drive
DE69523102T2 (en) 1994-07-19 2002-05-02 Canon K.K., Tokio/Tokyo Digital signal processing device
US5455540A (en) * 1994-10-26 1995-10-03 Cypress Semiconductor Corp. Modified bang-bang phase detector with ternary output
JP3382745B2 (en) * 1995-02-24 2003-03-04 松下電器産業株式会社 Data reproducing method and data reproducing apparatus
DK150796A (en) * 1996-12-23 1998-06-24 Dsc Communications As Digital phase-locked loop and method for controlling such, as well as method and receiving circuits for desynchronization
US6483871B1 (en) * 1998-12-28 2002-11-19 Nortel Networks Limited Phase detector with adjustable set point

Patent Citations (4)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5027085A (en) * 1989-10-03 1991-06-25 Analog Devices, Inc. Phase detector for phase-locked loop clock recovery system
EP0549412A1 (en) * 1991-12-23 1993-06-30 Thomson-Csf Clock circuit for serial data reading system
US5452326A (en) * 1992-02-19 1995-09-19 Sony Corporation Digital PLL circuit with low power consumption
JPH0831110A (en) * 1994-07-19 1996-02-02 Canon Inc Signal processor

Non-Patent Citations (1)

* Cited by examiner, † Cited by third party
Title
PATENT ABSTRACTS OF JAPAN vol. 1996, no. 06 28 June 1996 (1996-06-28) *

Also Published As

Publication number Publication date
US7242738B1 (en) 2007-07-10
KR100654274B1 (en) 2006-12-05
CN1370351A (en) 2002-09-18
DE60010930T2 (en) 2005-07-21
JP4642302B2 (en) 2011-03-02
EP1243074B1 (en) 2004-05-19
DE19941445A1 (en) 2001-03-01
JP2003508960A (en) 2003-03-04
AU7647500A (en) 2001-03-26
EP1243074A1 (en) 2002-09-25
DE60010930D1 (en) 2004-06-24
KR20020033752A (en) 2002-05-07
CN1173477C (en) 2004-10-27
TW477118B (en) 2002-02-21

Similar Documents

Publication Publication Date Title
KR100495715B1 (en) Sampled Amplitude Readout Channel and Fault Tolerance Method
TWI227017B (en) Regeneration apparatus for the digital data
US7433286B2 (en) Jitter detection apparatus
JP4433438B2 (en) Information reproducing apparatus and phase synchronization control apparatus
US8085639B2 (en) Information reproducing device
US20040095863A1 (en) Phase lock loop for optical disc drive and optical media with wobbled grooves
US6072828A (en) Timing recovery apparatus and method using equalizer and apparatus for judging last data
EP1243074B1 (en) Phase detector for a phase-locked loop
US20050073454A1 (en) A/D converter, digital PLL circuit using the same, and information recording apparatus using the same
EP1566806A1 (en) Data reproducing apparatus having phase difference corrector and data head detector
US20040213123A1 (en) Information memory and reproduction device
EP0530776B1 (en) Timing recovering apparatus
WO2005027122A1 (en) Phase error detection circuit and synchronization clock extraction circuit
JP3428339B2 (en) Phase synchronization control circuit
JP3492713B2 (en) Timing playback device
JP2000091910A (en) Phase comparator and digital phase locked loop circuit
JP4178680B2 (en) PLL circuit and phase error detection method
JP3818032B2 (en) Recorded information playback device
JP3818031B2 (en) Recorded information playback device
JP2005527060A (en) Semi-synchronous receiver and apparatus for reading information
JP3428499B2 (en) Digital signal reproduction device
JPH114264A (en) Digital signal identification circuit
US8441910B1 (en) System and method of adjusting gain and offset loops in data storage system
JPH09213009A (en) Reproducing device
JP2000163889A (en) Clock regenerating device

Legal Events

Date Code Title Description
AK Designated states

Kind code of ref document: A1

Designated state(s): AE AG AL AU BA BB BG BR CA CN CR CU CZ DM DZ EE GD GE HR HU ID IL IN IS JP KP KR LC LK LR LV MA MG MK MN MX NO NZ PL RO SG SI SK TR TT UA US UZ VN YU ZA

AL Designated countries for regional patents

Kind code of ref document: A1

Designated state(s): GH GM KE LS MW MZ SD SL SZ TZ UG ZW AM AZ BY KG KZ MD RU TJ TM AT BE CH CY DE DK ES FI FR GB GR IE IT LU MC NL PT SE BF BJ CF CG CI CM GA GN GW ML MR NE SN TD TG

121 Ep: the epo has been informed by wipo that ep was designated in this application
DFPE Request for preliminary examination filed prior to expiration of 19th month from priority date (pct application filed before 20040101)
WWE Wipo information: entry into national phase

Ref document number: 1020027001363

Country of ref document: KR

WWE Wipo information: entry into national phase

Ref document number: 10049592

Country of ref document: US

WWE Wipo information: entry into national phase

Ref document number: 2000965882

Country of ref document: EP

WWE Wipo information: entry into national phase

Ref document number: 008119163

Country of ref document: CN

WWP Wipo information: published in national office

Ref document number: 1020027001363

Country of ref document: KR

WWP Wipo information: published in national office

Ref document number: 2000965882

Country of ref document: EP

WWG Wipo information: grant in national office

Ref document number: 2000965882

Country of ref document: EP