WO2000060801A1 - Method and arrangement for changing parallel clock signals in a digital data transmission - Google Patents

Method and arrangement for changing parallel clock signals in a digital data transmission Download PDF

Info

Publication number
WO2000060801A1
WO2000060801A1 PCT/FI2000/000279 FI0000279W WO0060801A1 WO 2000060801 A1 WO2000060801 A1 WO 2000060801A1 FI 0000279 W FI0000279 W FI 0000279W WO 0060801 A1 WO0060801 A1 WO 0060801A1
Authority
WO
WIPO (PCT)
Prior art keywords
signal
signals
clock
clock signals
clock signal
Prior art date
Application number
PCT/FI2000/000279
Other languages
French (fr)
Other versions
WO2000060801A8 (en
Inventor
Harri Lahti
Marko Torvinen
Original Assignee
Nokia Networks Oy
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Nokia Networks Oy filed Critical Nokia Networks Oy
Priority to JP2000610173A priority Critical patent/JP3784258B2/en
Priority to AU38216/00A priority patent/AU3821600A/en
Priority to US09/937,577 priority patent/US7110484B1/en
Priority to EP00917094A priority patent/EP1169805A1/en
Publication of WO2000060801A1 publication Critical patent/WO2000060801A1/en
Publication of WO2000060801A8 publication Critical patent/WO2000060801A8/en

Links

Classifications

    • HELECTRICITY
    • H04ELECTRIC COMMUNICATION TECHNIQUE
    • H04LTRANSMISSION OF DIGITAL INFORMATION, e.g. TELEGRAPHIC COMMUNICATION
    • H04L1/00Arrangements for detecting or preventing errors in the information received
    • H04L1/22Arrangements for detecting or preventing errors in the information received using redundant apparatus to increase reliability
    • HELECTRICITY
    • H04ELECTRIC COMMUNICATION TECHNIQUE
    • H04JMULTIPLEX COMMUNICATION
    • H04J3/00Time-division multiplex systems
    • H04J3/02Details
    • H04J3/06Synchronising arrangements
    • H04J3/0635Clock or time synchronisation in a network
    • H04J3/0638Clock or time synchronisation among nodes; Internode synchronisation
    • H04J3/0641Change of the master or reference, e.g. take-over or failure of the master
    • HELECTRICITY
    • H04ELECTRIC COMMUNICATION TECHNIQUE
    • H04LTRANSMISSION OF DIGITAL INFORMATION, e.g. TELEGRAPHIC COMMUNICATION
    • H04L7/00Arrangements for synchronising receiver with transmitter
    • H04L7/0079Receiver details
    • H04L7/0083Receiver details taking measures against momentary loss of synchronisation, e.g. inhibiting the synchronisation, using idle words or using redundant clocks

Definitions

  • the invention relates to a method and arrangement for changing parallel clock signals in the propagation assurance of digital data transmission, particularly for realising the propagation assurance of radio links.
  • the invention is suited to other data transmission connections as well, for instance to connections using optical transmission paths.
  • the quality requirements for a digital radio link are generally known; said requirements are set for example by the ITU, International Telecommunication Union.
  • the quality requirements refer to the rehability and interference-free quality of the transmission.
  • the most important features are usability, error ratio .and phase noise.
  • factors that affect the fulfilment of said criteria are hardware malfunctions, weather and changes in the signal path.
  • equipment assurance By means of equipment assurance, there is obtained a more reliable usability, and by propagation assurance, there is obtained both a lower error ratio and a lower phase noise.
  • FIG. 1 is a block diagram illustrating one target of propagation assurance.
  • PSTN public switched telephone network
  • MSC mobile switching centre
  • BSC base station controller
  • the controller 13 is further connected, by radio connections which can also be backed up, to base telecommunication stations (BTS) 14, 16, 18 and to their antennas 15, 17, 19.
  • BTS base telecommunication stations
  • the propagation assurance of radio links is realised by means of one or several parallel radio connections. Now in parallel with the major radio connection, there is constructed one or several other backup transmission paths that carry the same information.
  • the transmission paths are preferably different in order to prevent possible interference caused by the terrain and/or weather changes from affecting both paths at the same time.
  • the transmission paths there is selected the one that has, in the prevailing conditions, a better signal at the station receiving the radio link.
  • the applied criterion for the selection is generally the signal strength, but also the correctness of the parity of the received information.
  • the changing of the transmission path is carried out by means of a specific changeover device, in a way that is as error-free as possible, by compensating both the dynamic and static phase differences caused by the propagation of the signals in different transmission paths.
  • the block dealing with the clock signal is the most critical part in the changeover device.
  • the object of the invention is to introduce an advanced method and arrangement for changing the clock signals in parallel transmission connections of a assured data transmission link.
  • the receiving transmission path is changed prior to losing the phase lock, and the data transmission of the link remains error-free, in case at least one of the transmission paths transmits the clock signal as sufficiently free of errors, even if errors should occur in another path.
  • the invention relates to a method for changing parallel clock signals in digital data transmission.
  • the changing of the clock signals is requested from the changeover device by a control signal based on a signal indicating an uncertainty in the locking, obtained from the phase locked loop; then there is expected a simultaneous signal pattern "11", i.e. an identical mode in order to get the signals in the same active part of the phase, as well as a tir ning in the polarity of the signal phase difference, in order to obtain a situation where the signals have just recently been either in the same phase or in a phase shift of 180°, and after a delay DL, the clock signals are changed at a moment during which the clock signals in question are as near to phase coincidence as possible.
  • the invention relates to an indoor unit provided for digital data transmission and for changing the clock signal to be received among parallel clock signals of digital data transmission.
  • the indoor unit includes an changeover device in order to receive and change a propagation assured clock signal on the basis of missing the locking.
  • the invention also relates to an outdoor unit provided for digital data transmission and for changing the parallel clock signals of digital data transmission.
  • the outdoor unit includes a transmitter for transr tting the clock sign and respectively a receiver for receiving the clock signal, a phase lock synchronised with the received clock signal and further a signal output for indicating the mode of the synchronisation for the indoor unit.
  • the invention relates to an arrangement for changing parallel clock signals in digital data transmission, said arrangement comprising a first indoor unit for dividing the clock signals to be transmitted, antennas for transmitting and receiving parallel clock signals, and another indoor unit for selecting the clock signals to be received. According to the invention, it also comprises
  • a first and second outdoor unit in the transmitter transmitting the clock signal, and respectively in the receiver receiving the clock signal, as well as a phase lock which is synchronised with the received clock signal.
  • the changing of the transmission path is carried out always when the reception of the clock signal deteriorates to the extent that the loop that is phase locked to the clock signal does not keep in phase.
  • the changeover device can be realised with a fully application specific integrated circuit (ASIC).
  • ASIC application specific integrated circuit
  • An advantage of the invention is a shorter mean time between failure (MTBF) owing to a smaller number of components.
  • figure 1 is a block diagram illustrating a service environment according to the invention
  • figure 2 is a flow diagram iHustrating a method according to the invention
  • figure 3 is a block diagram illustrating a link arrangement according to the invention.
  • figure 4 is a block diagram illustrating a known signal changeover device
  • figure 5 is a block diagram illustrating a changeover device applying a clock signal multiplexer according to the invention
  • FIG. 6 is a block diagram illustrating a clock signal multiplexer according to the invention.
  • FIG. 7 is a block diagram illustrating another clock signal multiplexer according to the invention.
  • figure 8 is a block diagram illustrating a third clock signal multiplexer according to the invention.
  • the flow diagram of figure 2 illustrates the operation steps of a method according to the invention.
  • the data flow to be transmitted is divided into two transmissions, and there is chosen a primary transmission path, i.e. a default path 21.
  • the clock signal is transmitted, 22, through both transmission paths, for instance via a radio connection.
  • the operational reliabihty of the loop that is phase locked to the clock signal is detected, 23, on both transmission paths. If the operational rehability of the phase locked loop is sufficient, the phase lock of the clock signal in the chosen transmission path is used, 26. If the operational reliabihty of the phase locked loop is not sufficient, 24, the chosen transmission path of the clock signal is changed, 25, by changing over to the phase lock which is locked in the clock signal of the other transmission path. However, the clock signal is transmitted through both transmission paths.
  • FIG. 3 is a block diagram illustrating the essential elements of a link arrangement according to the invention.
  • An indoor unit (IU) 31 comprises a changeover device (CD) 32 for receiving propagation assured information.
  • the first transmission path comprises an outdoor unit (OU) OU1 33, antennas 34, 35 and an outdoor unit OU1 36.
  • On the right-hand side there is shown an indoor unit IU 37 that is common for both transmission paths, and a changeover device CD 38 included in said indoor unit 37.
  • the other transmission path comprises corresponding devices 39, 40, 41, 42.
  • the selection of the transmission path for transmissions from left to right is carried out by the changeover device 38, and the selection of the transmission path for transmissions from right to left is carried out by the changeover device 32.
  • the outdoor units 33, 36, 39, 42 comprise means 33A, 36A, 39A, 42A for creating and outputting the signal that indicates the mode of the synchronisation in the clock signal reception.
  • Figure 4 illustrates a prior art changeover device where the pairs of two clock signals CLK and a data signals DATA are changed.
  • the elements outlined by the dotted line 41 are realised by an application specific integrated circuit (ASIC), and they include the following parts: an elastic buffer ELASTIC BUFFER 1 receiving the first signal pair CLKl, DATAl, an elastic buffer ELASTIC BUFFER 2 receiving the second signal pair CLK2, DATA2, a multiplexer REF MUX 44 of the reference clock signal, as well as a correlator and multiplexer CORR & MUX 47.
  • LPF analog low pass filter
  • VCO voltage controlled oscillator
  • the writing to buffers is synchronised with incoming clock signals CLKl, CLK2, and the reading is synchronised by the output signal CLK of the voltage controlled oscillator 46, which signal is locked to the clock signal CLKl or CLK2 of the active cable by the signal of the time difference between writing and reading the information, which signal is obtained from the buffer.
  • the cable to be received is determined in the correlator 47, and there are created control signals CONTROL 1, 2 for reading the buffers and a control signal CONTROL3 for controlling the multiplexer.
  • Figure 5 represents a block diagram of a signal changeover device according to the invention in an application specific integrated circuit.
  • the clock signals CLKl, CLK2 of the received signal pairs are conducted to the clock signal multiplexer CLK MUX 51, where the clock signal to be received is selected. Both the clock signals CLKl, CLK2 and the data signals DATAl, 2 are also conducted to the data frame decoding blocks 52, 53, where the signals are used to create for example the following signals: synchronising signal SYNC, bit error signal (BE), frame alignment alarm signal (FAA), and pseudo frame signal (PF), as well as the data signals DATADF1, DATADF2 decoded from the frames.
  • the outdoor unit OU activates the PF signal while loosing the locking of the clock signal CLKl, CLK2 to be received. In that case the data signal to be transmitted is replaced by a predetermined frame structure.
  • the PF signal is used to indicate, prior to the FAA signal, an error situation in the reception of the clock signal CLKl, CLK2 in the indoor unit, and the FAA signal is only activated on the basis of several alignment errors in received frames. Owing to the pseudo frame structure, the data transmission between the outdoor unit OU and the indoor unit IU can be kept in operation even if the outdoor unit does not receive a proper clock signal.
  • the signals are conducted to the blocks of elastic buffers EB & CTRL 54, 55, where also the selected clock signal CLK to be received is conducted in order to synchronise the data. From the blocks 54, 55, the data signals Dl, D2 are conducted, by the data signal multiplexer DATA MUX 56, as a signal D to the decoding block 57. In the decoding block 57, the multiplexer 56 is controlled by the signal SYNC.
  • Figure 6 illustrates a clock signal multiplexer according to a preferred embodiment of the invention, which multiplexer waits for a suitable clock signal phase in order to change the signals, whereafter the signals are changed.
  • the block 61 detecting the signal pattern "11" sends an active signal when the value of both clock signals
  • the D-flip-flop circuits 62, 63, 64 form a phase shift sensitive coupling, the outputs whereof are conducted to the block 65 detecting the signal patterns "01" and "10". Owing to said coupling, the output of the block 65 is raised to value one after a period of one clock cycle of the clock signal CLK2 has passed from the moment when the polarity of the phase difference between the clock signals CLKl, CLK2 was changed. Thus the phase difference at the moment of a rise in the output of the block 65 is virtually non-existent or 180°. If the signals are cophasal, they can be exchanged almost without a phase shift after a short delay
  • the changing of the clock signals by the multiplexer 68 is controlled by the block 67 checking the criteria of the changeover operation, which block 67 receives as input signals a control signal requesting the changeover, a signal indicating the clock signal pattern "11" and a signal indicating the shift in the clock signal phase and delayed by the delay DL.
  • the criteria of the changeover operation which block 67 receives as input signals a control signal requesting the changeover, a signal indicating the clock signal pattern "11" and a signal indicating the shift in the clock signal phase and delayed by the delay DL.
  • the signals are cophasal and not in a phase shift of 180°.
  • the purpose of the delay DL is to ensure that the changing of the clock signals is carried out while the clock signals are, from the point of view of the system, in a static mode, i.e. in mode one. This prevents the creation of a disturbing voltage peak.
  • Figure 7 illustrates another clock signal changeover device according to the invention, which device comprises, in addition to the embodiment illustrated in figure 6, an analog phase-locked loop (APLL) 71 for synchronising the change, said loop multiplying the frequency of the second clock signal CLK2 by four.
  • the output of the loop 71 is conducted to the block 67 that checks the changeover criteria. Owing to the use of the APLL, the delay DL illustrated in figure 6 is not needed here, because the changeover mode can be delayed by applying a later phase of the signal that was multiplied by four in frequency.
  • APLL analog phase-locked loop
  • the block 61 indicating the clock signal pattern "11" can be realised for example by an AND gate.
  • the block 65 indicating the pattern "01" or “10” can be realised for instance by an XOR gate.
  • the block 86 indicating the pattern "10” can be realised for example by an inverter plus an AND gate.
  • Figure 8 illustrates a third clock signal changeover device according to the invention, wherein the phase difference between the signals is detected while the prevailing time difference is no longer than the delay DL.
  • the clock signal CLKl is a little bit ahead of the clock signal CLK2
  • the output mode of the D-flip-flops 81, 82 is transmitted as one, but when the phase difference in any case causes a delay DL 83, the output mode of the D-flip-flops 84, 85 is transmitted as zero.
  • the signals are considered to be sufficiently accurately cophasal, and the phase detector 86 obtains as input the output signals of the D-flip-flops 82, 85 in modes one and zero, and gives as output the signal one.
  • the analog phase locked loop 71, the block 67 for checking the changeover criteria and the multiplexer 68 are otherwise operated in similar fashion as in the case of figures 6 and 7, but the block 67 only takes into account the loop 71, the phase detector 86 and the control signals.
  • the created data frames are transmitted via two different radio paths, which are susceptible to disturbances in ways that are as different as possible.
  • possible interference generally causes errors only in one transmission path at a time.
  • the received data frames are treated in receiving outdoor units OU1, OU2 by dividing the transmitted data frame by a generator polynome, so that a divisional remainder is obtained.
  • the algorithm that locates errors uses said remainder for detecting errors.
  • errors can also be corrected, in this case no more than two erroneous bytes.
  • the maximum amount of bytes that can be corrected can be raised, by means of interleaving, up to eight bytes.
  • the bytes are corrected, and there is calculated an error sum that indicates how many errors the received data contained.
  • the outdoor units OU1, OU2 there is created a data frame that contains the corrected payload information and the error sum.
  • the indoor unit IU receives from both outdoor units OU1, OU2 a data frame, and the changeover device CD selects, on the basis of the error sum, a better transmission path for the payload information to be further conducted to the output cable.
  • the invention can be used for example for backing up the links in radio networks conforming to the plesiochronous digital hierarchy (PDH).
  • the payload signal is a data signal of the plesiochronous digital hierarchy (PDH), with a general velocity of 2 Mbit/s or an even multiple thereof, but it may also be at least 34 Mbit s.
  • the length of the link is something between a hundred metres up to as much as several tens of kilometres.
  • an active mode of the signal means that the signal criteria are fulfilled. Thus the signal mode is true or advantageously one.
  • the signal modes can also be inverted, in which case instead of mode "11", there is observed mode "00".
  • the term 'identical modes' refers, however, to modes “11” or “00”, and 'un-identical modes' means modes "01" or "10".
  • the indoor unit and outdoor unit here refer to the symbohc position of the unit in the system, and it does not restrict the location of said unit in the interior or exterior of a building.
  • number of transmission paths can be two or more.

Landscapes

  • Engineering & Computer Science (AREA)
  • Computer Networks & Wireless Communication (AREA)
  • Signal Processing (AREA)
  • Synchronisation In Digital Transmission Systems (AREA)
  • Detection And Prevention Of Errors In Transmission (AREA)
  • Stabilization Of Oscillater, Synchronisation, Frequency Synthesizers (AREA)

Abstract

A novel changeover arrangement for the clock signals of parallel transmission connections of an assured data transmission link. According to the method of the invention, the transmission path to be received is changed, prior to losing the phase lock, and the data transmission of the link remains free of errors, in case even one of the transmission paths transmits the clock signal as sufficiently free of errors, even if errors occur in the other. This is realised by sending for the transmission paths a clock signal by parallel outdoor units (OU) located in succession to a common indoor unit (IU), by receiving said clock signal by a corresponding set of second outdoor units, where phase locked signals are used for locking to the signal, whereafter a second indoor unit receives information of the mode of the phase lock, as well as by selecting in the receiving indoor unit, on the basis of the mode information obtained from the outdoor unit, a transmission path that has less errors, in case errors are caused in the employed connection. Here also a fading of the clock signal, leading to a disconnection from the phase lock, is considered as an error.

Description

-Method and arrangement for changing parallel clock signals in a digital data transmission
The invention relates to a method and arrangement for changing parallel clock signals in the propagation assurance of digital data transmission, particularly for realising the propagation assurance of radio links. The invention is suited to other data transmission connections as well, for instance to connections using optical transmission paths.
The quality requirements for a digital radio link are generally known; said requirements are set for example by the ITU, International Telecommunication Union. The quality requirements refer to the rehability and interference-free quality of the transmission. The most important features are usability, error ratio .and phase noise. Among the factors that affect the fulfilment of said criteria are hardware malfunctions, weather and changes in the signal path. In order to fulfil the requirements, it is necessary to provide an equipment and propagation assurance for the radio link, which means the use of alternative equipment and transmission paths. By means of equipment assurance, there is obtained a more reliable usability, and by propagation assurance, there is obtained both a lower error ratio and a lower phase noise.
Figure 1 is a block diagram illustrating one target of propagation assurance. A public switched telephone network (PSTN) 11 is connected by wires to a mobile switching centre (MSC) 12. The security of the radio link between the switching centre 12 and the base station controller (BSC) 13 is extremely important, wherefore it is generally assured. The controller 13 is further connected, by radio connections which can also be backed up, to base telecommunication stations (BTS) 14, 16, 18 and to their antennas 15, 17, 19.
The propagation assurance of radio links is realised by means of one or several parallel radio connections. Now in parallel with the major radio connection, there is constructed one or several other backup transmission paths that carry the same information. The transmission paths are preferably different in order to prevent possible interference caused by the terrain and/or weather changes from affecting both paths at the same time. Among the transmission paths, there is selected the one that has, in the prevailing conditions, a better signal at the station receiving the radio link. The applied criterion for the selection is generally the signal strength, but also the correctness of the parity of the received information. The changing of the transmission path is carried out by means of a specific changeover device, in a way that is as error-free as possible, by compensating both the dynamic and static phase differences caused by the propagation of the signals in different transmission paths. The block dealing with the clock signal is the most critical part in the changeover device.
Among the drawbacks with known analog arrangements for changing the clock signal are the required separate components; in order to be able to use them, there is needed space on the circuit board and they consume a remarkable amount of power.
Another drawback with known analog arrangements is their cumbersome tuning as a final step in the production.
The object of the invention is to introduce an advanced method and arrangement for changing the clock signals in parallel transmission connections of a assured data transmission link. According to the method of the invention, the receiving transmission path is changed prior to losing the phase lock, and the data transmission of the link remains error-free, in case at least one of the transmission paths transmits the clock signal as sufficiently free of errors, even if errors should occur in another path.
This is realised so that through the parallel outdoor units (OU), located in succession to the common indoor unit (IU), there is sent a clock signal to the transmission paths, said clock signal is received by a second set of outdoor units, where the signal is locked by phase locked loops, and information of the mode of the phase lock is transmitted to the second indoor unit; further, there is chosen, in the receiving indoor unit, on the basis of the information obtained from the outdoor unit, a transmission path that contains less errors, in case errors occur with the employed connection. Here also a fading of the clock signal, leading to a disconnection from the phase lock, is considered as an error.
The invention relates to a method for changing parallel clock signals in digital data transmission. According to the invention, the changing of the clock signals is requested from the changeover device by a control signal based on a signal indicating an uncertainty in the locking, obtained from the phase locked loop; then there is expected a simultaneous signal pattern "11", i.e. an identical mode in order to get the signals in the same active part of the phase, as well as a tir ning in the polarity of the signal phase difference, in order to obtain a situation where the signals have just recently been either in the same phase or in a phase shift of 180°, and after a delay DL, the clock signals are changed at a moment during which the clock signals in question are as near to phase coincidence as possible.
The invention relates to an indoor unit provided for digital data transmission and for changing the clock signal to be received among parallel clock signals of digital data transmission. According to the invention, the indoor unit includes an changeover device in order to receive and change a propagation assured clock signal on the basis of missing the locking.
The invention also relates to an outdoor unit provided for digital data transmission and for changing the parallel clock signals of digital data transmission. According to the invention, the outdoor unit includes a transmitter for transr tting the clock sign and respectively a receiver for receiving the clock signal, a phase lock synchronised with the received clock signal and further a signal output for indicating the mode of the synchronisation for the indoor unit.
The invention relates to an arrangement for changing parallel clock signals in digital data transmission, said arrangement comprising a first indoor unit for dividing the clock signals to be transmitted, antennas for transmitting and receiving parallel clock signals, and another indoor unit for selecting the clock signals to be received. According to the invention, it also comprises
a first changeover device in the first indoor unit and a second changeover device in the second indoor unit in order to receive the propagation assured clock signal;
in the transmission paths, a first and second outdoor unit in the transmitter transmitting the clock signal, and respectively in the receiver receiving the clock signal, as well as a phase lock which is synchronised with the received clock signal.
According to the invention, the changing of the transmission path is carried out always when the reception of the clock signal deteriorates to the extent that the loop that is phase locked to the clock signal does not keep in phase.
The changeover device can be realised with a fully application specific integrated circuit (ASIC). An advantage of the invention is a shorter mean time between failure (MTBF) owing to a smaller number of components.
Preferred embodiments of the invention are set forth in the independent claims.
The invention is described in more detail below, with reference to the accompanying drawings, where
figure 1 is a block diagram illustrating a service environment according to the invention,
figure 2 is a flow diagram iHustrating a method according to the invention,
figure 3 is a block diagram illustrating a link arrangement according to the invention,
figure 4 is a block diagram illustrating a known signal changeover device,
figure 5 is a block diagram illustrating a changeover device applying a clock signal multiplexer according to the invention,
figure 6 is a block diagram illustrating a clock signal multiplexer according to the invention,
figure 7 is a block diagram illustrating another clock signal multiplexer according to the invention, and
figure 8 is a block diagram illustrating a third clock signal multiplexer according to the invention.
Figure 1 was already dealt with above, in the description of the prior art.
The flow diagram of figure 2 illustrates the operation steps of a method according to the invention. The data flow to be transmitted is divided into two transmissions, and there is chosen a primary transmission path, i.e. a default path 21. The clock signal is transmitted, 22, through both transmission paths, for instance via a radio connection. When receiving the clock signals, the operational reliabihty of the loop that is phase locked to the clock signal is detected, 23, on both transmission paths. If the operational rehability of the phase locked loop is sufficient, the phase lock of the clock signal in the chosen transmission path is used, 26. If the operational reliabihty of the phase locked loop is not sufficient, 24, the chosen transmission path of the clock signal is changed, 25, by changing over to the phase lock which is locked in the clock signal of the other transmission path. However, the clock signal is transmitted through both transmission paths.
Figure 3 is a block diagram illustrating the essential elements of a link arrangement according to the invention. An indoor unit (IU) 31 comprises a changeover device (CD) 32 for receiving propagation assured information. The first transmission path comprises an outdoor unit (OU) OU1 33, antennas 34, 35 and an outdoor unit OU1 36. On the right-hand side, there is shown an indoor unit IU 37 that is common for both transmission paths, and a changeover device CD 38 included in said indoor unit 37. The other transmission path comprises corresponding devices 39, 40, 41, 42. The selection of the transmission path for transmissions from left to right is carried out by the changeover device 38, and the selection of the transmission path for transmissions from right to left is carried out by the changeover device 32. The outdoor units 33, 36, 39, 42 comprise means 33A, 36A, 39A, 42A for creating and outputting the signal that indicates the mode of the synchronisation in the clock signal reception.
Figure 4 illustrates a prior art changeover device where the pairs of two clock signals CLK and a data signals DATA are changed. The elements outlined by the dotted line 41 are realised by an application specific integrated circuit (ASIC), and they include the following parts: an elastic buffer ELASTIC BUFFER 1 receiving the first signal pair CLKl, DATAl, an elastic buffer ELASTIC BUFFER 2 receiving the second signal pair CLK2, DATA2, a multiplexer REF MUX 44 of the reference clock signal, as well as a correlator and multiplexer CORR & MUX 47. Outside the integrated circuit there are needed at least an analog low pass filter (LPF) 45 and a voltage controlled oscillator (VCO) 46. The difference in the write and read addresses of the active buffer 42 or 43 is conducted, via the multiplexer REF MUX 44, to the filter 45 in order to control the voltage controlled oscillator 46.
The writing to buffers is synchronised with incoming clock signals CLKl, CLK2, and the reading is synchronised by the output signal CLK of the voltage controlled oscillator 46, which signal is locked to the clock signal CLKl or CLK2 of the active cable by the signal of the time difference between writing and reading the information, which signal is obtained from the buffer. The cable to be received is determined in the correlator 47, and there are created control signals CONTROL 1, 2 for reading the buffers and a control signal CONTROL3 for controlling the multiplexer. Figure 5 represents a block diagram of a signal changeover device according to the invention in an application specific integrated circuit. The clock signals CLKl, CLK2 of the received signal pairs are conducted to the clock signal multiplexer CLK MUX 51, where the clock signal to be received is selected. Both the clock signals CLKl, CLK2 and the data signals DATAl, 2 are also conducted to the data frame decoding blocks 52, 53, where the signals are used to create for example the following signals: synchronising signal SYNC, bit error signal (BE), frame alignment alarm signal (FAA), and pseudo frame signal (PF), as well as the data signals DATADF1, DATADF2 decoded from the frames. The outdoor unit OU activates the PF signal while loosing the locking of the clock signal CLKl, CLK2 to be received. In that case the data signal to be transmitted is replaced by a predetermined frame structure. The PF signal is used to indicate, prior to the FAA signal, an error situation in the reception of the clock signal CLKl, CLK2 in the indoor unit, and the FAA signal is only activated on the basis of several alignment errors in received frames. Owing to the pseudo frame structure, the data transmission between the outdoor unit OU and the indoor unit IU can be kept in operation even if the outdoor unit does not receive a proper clock signal. The signals are conducted to the blocks of elastic buffers EB & CTRL 54, 55, where also the selected clock signal CLK to be received is conducted in order to synchronise the data. From the blocks 54, 55, the data signals Dl, D2 are conducted, by the data signal multiplexer DATA MUX 56, as a signal D to the decoding block 57. In the decoding block 57, the multiplexer 56 is controlled by the signal SYNC.
Figure 6 illustrates a clock signal multiplexer according to a preferred embodiment of the invention, which multiplexer waits for a suitable clock signal phase in order to change the signals, whereafter the signals are changed. The block 61 detecting the signal pattern "11" sends an active signal when the value of both clock signals
CLKl, CLK2 is one. The D-flip-flop circuits 62, 63, 64 form a phase shift sensitive coupling, the outputs whereof are conducted to the block 65 detecting the signal patterns "01" and "10". Owing to said coupling, the output of the block 65 is raised to value one after a period of one clock cycle of the clock signal CLK2 has passed from the moment when the polarity of the phase difference between the clock signals CLKl, CLK2 was changed. Thus the phase difference at the moment of a rise in the output of the block 65 is virtually non-existent or 180°. If the signals are cophasal, they can be exchanged almost without a phase shift after a short delay
DL 66. The changing of the clock signals by the multiplexer 68 is controlled by the block 67 checking the criteria of the changeover operation, which block 67 receives as input signals a control signal requesting the changeover, a signal indicating the clock signal pattern "11" and a signal indicating the shift in the clock signal phase and delayed by the delay DL. On the basis of said criteria it is known that the signals are cophasal and not in a phase shift of 180°. The purpose of the delay DL is to ensure that the changing of the clock signals is carried out while the clock signals are, from the point of view of the system, in a static mode, i.e. in mode one. This prevents the creation of a disturbing voltage peak.
Figure 7 illustrates another clock signal changeover device according to the invention, which device comprises, in addition to the embodiment illustrated in figure 6, an analog phase-locked loop (APLL) 71 for synchronising the change, said loop multiplying the frequency of the second clock signal CLK2 by four. The output of the loop 71 is conducted to the block 67 that checks the changeover criteria. Owing to the use of the APLL, the delay DL illustrated in figure 6 is not needed here, because the changeover mode can be delayed by applying a later phase of the signal that was multiplied by four in frequency.
The block 61 indicating the clock signal pattern "11" can be realised for example by an AND gate. The block 65 indicating the pattern "01" or "10" can be realised for instance by an XOR gate. The block 86 indicating the pattern "10" can be realised for example by an inverter plus an AND gate.
Figure 8 illustrates a third clock signal changeover device according to the invention, wherein the phase difference between the signals is detected while the prevailing time difference is no longer than the delay DL. When the clock signal CLKl is a little bit ahead of the clock signal CLK2, the output mode of the D-flip- flops 81, 82 is transmitted as one, but when the phase difference in any case causes a delay DL 83, the output mode of the D-flip-flops 84, 85 is transmitted as zero. Now the signals are considered to be sufficiently accurately cophasal, and the phase detector 86 obtains as input the output signals of the D-flip-flops 82, 85 in modes one and zero, and gives as output the signal one. The analog phase locked loop 71, the block 67 for checking the changeover criteria and the multiplexer 68 are otherwise operated in similar fashion as in the case of figures 6 and 7, but the block 67 only takes into account the loop 71, the phase detector 86 and the control signals.
The respective elements in the above described drawings 6, 7 and 8 are referred to by the same numbers in order to better illustrate the situation. Let us now observe an example of a propagation assured radio link according to the invention, where the applied error correction method is a . n RS (63, 59) algorithm.
With both transmission paths in the outdoor units OU1, OU2, there is calculated a check sum for a data flow of the length of the period under observation, by multiplying the data RS (63, 59) to be checked by a primitive polynome. The check sum is added as a continuation to the data to be checked. Here the period of observation is 354 bits, i.e. 59 bytes, when one byte includes 6 bits. The length of the data frame formed by the payload information contained by said period plus the check sum is 378 bits, i.e. 63 bytes, of which the share of the check sum is 4 bytes.
Here the created data frames are transmitted via two different radio paths, which are susceptible to disturbances in ways that are as different as possible. Thus possible interference generally causes errors only in one transmission path at a time.
The received data frames are treated in receiving outdoor units OU1, OU2 by dividing the transmitted data frame by a generator polynome, so that a divisional remainder is obtained. The algorithm that locates errors uses said remainder for detecting errors. In addition to error detection, errors can also be corrected, in this case no more than two erroneous bytes. The maximum amount of bytes that can be corrected can be raised, by means of interleaving, up to eight bytes. The bytes are corrected, and there is calculated an error sum that indicates how many errors the received data contained. In the outdoor units OU1, OU2 there is created a data frame that contains the corrected payload information and the error sum.
The indoor unit IU receives from both outdoor units OU1, OU2 a data frame, and the changeover device CD selects, on the basis of the error sum, a better transmission path for the payload information to be further conducted to the output cable.
The invention can be used for example for backing up the links in radio networks conforming to the plesiochronous digital hierarchy (PDH). In that case, for instance the frequencies of radio links in the GSM network fluctuate within the range 7 - 38 GHz, and even a reading as high as 58 GHz is possible. In this type of application, the payload signal is a data signal of the plesiochronous digital hierarchy (PDH), with a general velocity of 2 Mbit/s or an even multiple thereof, but it may also be at least 34 Mbit s. The length of the link is something between a hundred metres up to as much as several tens of kilometres. Here an active mode of the signal means that the signal criteria are fulfilled. Thus the signal mode is true or advantageously one. The signal modes can also be inverted, in which case instead of mode "11", there is observed mode "00". The term 'identical modes' refers, however, to modes "11" or "00", and 'un-identical modes' means modes "01" or "10".
The indoor unit and outdoor unit here refer to the symbohc position of the unit in the system, and it does not restrict the location of said unit in the interior or exterior of a building.
Then number of transmission paths can be two or more.
The invention is not restricted to the above described embodiments only, but many modifications are possible within the scope of the inventive idea defined in the appended claims.

Claims

Claims
1. A method for changing parallel clock signals in a digital data transmission, characterised in that
- the changing of the clock signals is requested (25) from the changeover device by a control signal, based on a signal indicating the unreliability of the locking of the clock signal reception, said signal being received (23) from a phase locked loop.
- the system waits (25) until the clock signals were in the same, predetermined mode,
- the system waits (25) until the polarity of the signal phase difference is inverted, in order to reach a situation where the signals would have just been either in the same phase or in a phase shift of 180°, and
- after a delay DL, the clock signals are changed (25), in which case the changeover takes place at a moment which is as close to a phase coincidence of the clock signals to be changed as possible.
2. A method accorchng to claim 1, characterised in that
- the changing of the clock signals is requested (25) by a control signal (CONTROL) from the changeover device, which control signal is based on a signal indicating an unreHability of the locking, said signal being received (23) from a phase locked loop,
- in the block that detects identical modes of the clock signals, there is transmitted (25) a detection signal, when both clock signals (CLKl, CLK2) are in the same mode,
- there is formed (25), by a phase shift sensitive coupling, for the block that detects un-identical modes of the clock signals, a signal for indicating a change in the polarity of the phase difference,
- there is transmitted (25), in a delayed fashion, a signal indicating the change in the polarity of the phase difference for the block checking that the criteria for realising the changeover are fulfilled, when it is detected that the clock signals are in different modes, - the multiplexer is regulated (25) to change the clock signals, when at least the control signal (CONTROL), the signal detecting identical modes of the clock signals and the signal indicating a change in the polarity of the phase difference to be delayed are active, to the mode indicated by the control signal (CONTROL).
3. An indoor unit (31, 37) for digital data transmission and for changing parallel clock signals in digital data transmission, characterised in that the indoor unit comprises a changeover device (38) for receiving and changing the clock signal on the basis of missing the locking of the clock signal reception.
4. An indoor unit according to claim 3, characterised in that the changeover device (38) is realised in an application specific integrated circuit and comprises
- a clock signal multiplexer (51) for selecting the clock signals (CLKl, CLK2) for the signal pairs to be received as the clock signal (CLK) to be received, by waiting for a suitable clock signal phase in order to change said signals and by then performing the changeover,
- at least two data frame decoding blocks (52, 53) where the clock signals (CLKl, CLK2) and the data signals (DATAl, DATA2) are formed into control signals and data signals (DATADF1, DATADF2) decoded from the frames,
- at least two elastic buffer and control blocks (54, 55) where by means of control signals and decoded data signals (DATADF1, DATADF2), there are formed data signals (Dl, D2) that are synchronised by the clock signal (CLK) to be received,
- a data signal multiplexer (56) for selecting the data signal (D) to be received, by regulating by the control signal (SYNC), and
- a decoding block (57) in order to synchronise the received data signal (D) by means of the received clock signal (CLK) into a final data signal (DATA) and for controlling the data signal multiplexer (56) by means of the control signal (SYNC).
5. An indoor unit according to claim 3 or 4, characterised in that the indoor unit (31, 37) constitutes part of a radio link in a mobile telecommunications system.
6. An outdoor unit (33, 36) for digital data transmission and for changing parallel clock signals in digital data transmission, characterised in that said outdoor unit comprises a transmitter for transmitting the clock signal to be changed and respectively a receiver for receiving said clock signal, and a phase lock to be synchronised with the received clock signal and further means (33A, 36A) for outputting a signal that indicates the mode of the synchronisation.
7. An outdoor unit according to claim 6, characterised in that the outdoor unit is part of a radio link in a mobile telecommunications system.
8. An arrangement for changing parallel clock signals in digital data transmission, said arrangement comprising a first indoor unit (31) for dividing the clock signals to be transmitted, antennas (34, 35, 40, 41) for transmitting and receiving parallel clock signals and a second indoor unit (37) for selecting the clock signals to be received, characterised in that said arrangement also comprises
- a first changeover device (32) in the first indoor unit (31) and a second changeover device (38) in the second indoor unit (37) for receiving the propagation assured clock signal, and
- a first (33) and second outdoor unit (36) provided with a transmitter for transmitting the clock signal to be changed and respectively a receiver for receiving the clock signal, and a phase lock synchronised with the received clock signal.
9. An arrangement according to claim 8, characterised in that the changeover device (38) is realised in an application specific integrated circuit and comprises
- a clock signal multiplexer (51) for selecting the clock signals (CLKl, CLK2) of the signal pairs to be received as the clock signal (CLK) to be received, by waiting for a suitable phase of the clock signals in order to change said signals and by performing the changeover,
- at least two data frame decoding blocks (52, 53), wherein of the clock signals (CLKl, CLK2) and of the data signals (DATAl, DATA2) there are formed the control signals and data signals (DATADF1, DATADF2) decoded from the frames,
- at least two elastic buffer and control blocks (54, 55), wherein by means of the control signals and decoded data signals (DATADF1, DATADF2), there are formed the data signals (Dl, D2) to be synchronised by the clock signal (CLK) to be received,
- a data signal multiplexer (56) for selecting the data signal (D) to be received by controlling with the control signal (SYNC), and - a decoding block (57) for synchronising the received data signal (D) by means of the received clock signal (CLK) as the final data signal (DATA) and for controlling the data signal multiplexer (56) by a control signal (SYNC).
10. An arrangement according to claim 9, characterised in that the control signals include the following signals: a synchronising signal SYNC, a bit error signal BE, a frame alignment alarm signal FAA and a pseudo frame signal PF.
11. An arrangement according to claim 9, characterised in that the clock signal multiplexer (51) comprises
- a block (61) for detecting un-identical modes of the clock signals, which block gives an active signal when both clock signals CLKl, CLK2 are in the same mode,
- D-flip-flop circuits (62, 63, 64), which form a phase shift sensitive coupling,
- a block (65) for detecting un-identical modes of the clock signals, whereto there are conducted the outputs from the phase shift sensitive coupling, and the output of said block (65) is raised, owing to said coupling, to the value one after a period of one cycle of the second clock signal CLK2 has passed from the moment when the polarity of the phase difference between the clock signals CLKl, CLK2 was changed,
- a delay circuit (66) for delaying the output signal from the block (65) that detects un-identical modes of the clock signals,
- a block (67) for checking the criteria for the clock signal changeover, in order to check the mode of the changeover request control signal, the output signal from the block (61) detecting identical modes of the clock signals, and the output signal from the delay block (66), and
- a multiplexer (68) for performing the clock signal changeover under the control of the block (67) that checks the criteria, when the phase difference between the clock signals is virtually non-existent.
PCT/FI2000/000279 1999-04-01 2000-03-31 Method and arrangement for changing parallel clock signals in a digital data transmission WO2000060801A1 (en)

Priority Applications (4)

Application Number Priority Date Filing Date Title
JP2000610173A JP3784258B2 (en) 1999-04-01 2000-03-31 Method and apparatus for changing parallel clock signal in digital data transmission
AU38216/00A AU3821600A (en) 1999-04-01 2000-03-31 Method and arrangement for changing parallel clock signals in a digital data transmission
US09/937,577 US7110484B1 (en) 1999-04-01 2000-03-31 Method and arrangement for changing parallel clock signals in a digital data transmission
EP00917094A EP1169805A1 (en) 1999-04-01 2000-03-31 Method and arrangement for changing parallel clock signals in a digital data transmission

Applications Claiming Priority (2)

Application Number Priority Date Filing Date Title
FI990738 1999-04-01
FI990738A FI107203B (en) 1999-04-01 1999-04-01 Method and apparatus for exchanging parallel clock signals of a digital data transmission propagation control signal

Publications (2)

Publication Number Publication Date
WO2000060801A1 true WO2000060801A1 (en) 2000-10-12
WO2000060801A8 WO2000060801A8 (en) 2001-02-01

Family

ID=8554345

Family Applications (1)

Application Number Title Priority Date Filing Date
PCT/FI2000/000279 WO2000060801A1 (en) 1999-04-01 2000-03-31 Method and arrangement for changing parallel clock signals in a digital data transmission

Country Status (6)

Country Link
US (1) US7110484B1 (en)
EP (1) EP1169805A1 (en)
JP (1) JP3784258B2 (en)
AU (1) AU3821600A (en)
FI (1) FI107203B (en)
WO (1) WO2000060801A1 (en)

Citations (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4349914A (en) * 1980-04-01 1982-09-14 Ford Aerospace & Communications Corp. Bit synchronous switching system for space diversity operation
US5740211A (en) * 1996-11-12 1998-04-14 Lucent Technologies Inc. Method and apparatus for a hitless switch-over between redundant signals

Family Cites Families (12)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4451916A (en) 1980-05-12 1984-05-29 Harris Corporation Repeatered, multi-channel fiber optic communication network having fault isolation system
EP0315970B1 (en) 1987-11-10 1994-08-03 Nec Corporation Channel switching system
US4953185A (en) * 1988-10-05 1990-08-28 Motorola Inc. Clock recovery and hold circuit for digital TDM mobile radio
US5172396A (en) 1988-10-20 1992-12-15 General Electric Company Public service trunking simulcast system
FI109737B (en) 1993-08-25 2002-09-30 Nokia Corp Method and system for controlling the fuse of the recipients' frequency-frequency central channels in a digital transmission device
JP2669347B2 (en) * 1994-06-15 1997-10-27 日本電気株式会社 Clock signal extraction circuit
US6266385B1 (en) * 1997-12-23 2001-07-24 Wireless Facilities, Inc. Elastic store for wireless communication systems
US6504633B1 (en) * 1998-04-15 2003-01-07 Talking Lights Analog and digital electronic receivers for dual-use wireless data networks
US6211742B1 (en) * 1998-11-04 2001-04-03 Broadcom Corporation Lock detector for phase locked loops
US6711227B1 (en) * 1999-02-05 2004-03-23 Broadcom Corporation Synchronizing method and apparatus
US6763060B1 (en) * 1999-02-19 2004-07-13 Oasis Silicon Systems Communication system employing a network of power managed transceivers that can generate a clocking signal or enable data bypass of a digital system associated with each transceiver
JP3416083B2 (en) * 1999-08-31 2003-06-16 株式会社日立製作所 Semiconductor device

Patent Citations (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4349914A (en) * 1980-04-01 1982-09-14 Ford Aerospace & Communications Corp. Bit synchronous switching system for space diversity operation
US5740211A (en) * 1996-11-12 1998-04-14 Lucent Technologies Inc. Method and apparatus for a hitless switch-over between redundant signals

Also Published As

Publication number Publication date
EP1169805A1 (en) 2002-01-09
JP2002541728A (en) 2002-12-03
AU3821600A (en) 2000-10-23
US7110484B1 (en) 2006-09-19
WO2000060801A8 (en) 2001-02-01
FI107203B (en) 2001-06-15
FI990738A0 (en) 1999-04-01
FI990738A (en) 2000-10-02
JP3784258B2 (en) 2006-06-07

Similar Documents

Publication Publication Date Title
US20200106533A1 (en) Communication channel calibration using feedback
US7366091B1 (en) Method and apparatus for changing parallel clock signals in a digital data transmission
JP2002505533A (en) Constant phase crossbar switch
KR100429550B1 (en) System and method for synchronizing a base station in a distributed radio system
US6920603B2 (en) Path error monitoring method and apparatus thereof
US5748569A (en) Apparatus and method for clock alignment and switching
JP5585647B2 (en) Transmission apparatus, transmission method and transmission system
US5515380A (en) Reducing errors in digital communication
US7010076B1 (en) Systems and methods for holdover circuits in phase locked loops
US7110484B1 (en) Method and arrangement for changing parallel clock signals in a digital data transmission
US6657953B1 (en) Signal loopback device
US20040145400A1 (en) Method for generating an internal clock pulse in an electric circuit and a corresponding electric circuit comprising a central clock-pulse generator
US6418116B1 (en) Transmission system having an uninterrupted switchover function for a plurality of lines
JP4257257B2 (en) CDMA mobile communication system
CN101090307B (en) Full-digital non scratching switchover device and method
JP2603608B2 (en) Propagation time difference correction circuit for switched space diversity digital wireless communication.
JPS5941335B2 (en) Digital wireless line switching method
KR100279811B1 (en) Line Clock Generator
US7468991B2 (en) Methods and devices for synchronizing the timing of logic cards in a packet switching system without data loss
US20110243205A1 (en) Method of compensating for error and transceiver system using the method
JPH01180150A (en) Control line transmission system
JPH10154972A (en) Uninterruptible switching system
JPH021636A (en) Line switching system
JPH088886A (en) Data radio transmitter-receiver
JPS62281629A (en) Circuit switching system

Legal Events

Date Code Title Description
AK Designated states

Kind code of ref document: A1

Designated state(s): AE AG AL AM AT AU AZ BA BB BG BR BY CA CH CN CR CU CZ DE DK DM DZ EE ES FI GB GD GE GH GM HR HU ID IL IN IS JP KE KG KP KR KZ LC LK LR LS LT LU LV MA MD MG MK MN MW MX NO NZ PL PT RO RU SD SE SG SI SK SL TJ TM TR TT TZ UA UG US UZ VN YU ZA ZW

AL Designated countries for regional patents

Kind code of ref document: A1

Designated state(s): GH GM KE LS MW SD SL SZ TZ UG ZW AM AZ BY KG KZ MD RU TJ TM AT BE CH CY DE DK ES FI FR GB GR IE IT LU MC NL PT SE BF BJ CF CG CI CM GA GN GW ML MR NE SN TD TG

121 Ep: the epo has been informed by wipo that ep was designated in this application
DFPE Request for preliminary examination filed prior to expiration of 19th month from priority date (pct application filed before 20040101)
AK Designated states

Kind code of ref document: C1

Designated state(s): AE AG AL AM AT AU AZ BA BB BG BR BY CA CH CN CR CU CZ DE DK DM DZ EE ES FI GB GD GE GH GM HR HU ID IL IN IS JP KE KG KP KR KZ LC LK LR LS LT LU LV MA MD MG MK MN MW MX NO NZ PL PT RO RU SD SE SG SI SK SL TJ TM TR TT TZ UA UG US UZ VN YU ZA ZW

AL Designated countries for regional patents

Kind code of ref document: C1

Designated state(s): GH GM KE LS MW SD SL SZ TZ UG ZW AM AZ BY KG KZ MD RU TJ TM AT BE CH CY DE DK ES FI FR GB GR IE IT LU MC NL PT SE BF BJ CF CG CI CM GA GN GW ML MR NE SN TD TG

WR Later publication of a revised version of an international search report
ENP Entry into the national phase

Ref country code: JP

Ref document number: 2000 610173

Kind code of ref document: A

Format of ref document f/p: F

WWE Wipo information: entry into national phase

Ref document number: 2000917094

Country of ref document: EP

WWP Wipo information: published in national office

Ref document number: 2000917094

Country of ref document: EP

REG Reference to national code

Ref country code: DE

Ref legal event code: 8642

WWE Wipo information: entry into national phase

Ref document number: 09937577

Country of ref document: US

DPE2 Request for preliminary examination filed before expiration of 19th month from priority date (pct application filed from 20040101)