WO1999004491A1 - Thermal drift compensation system - Google Patents
Thermal drift compensation system Download PDFInfo
- Publication number
- WO1999004491A1 WO1999004491A1 PCT/US1998/013466 US9813466W WO9904491A1 WO 1999004491 A1 WO1999004491 A1 WO 1999004491A1 US 9813466 W US9813466 W US 9813466W WO 9904491 A1 WO9904491 A1 WO 9904491A1
- Authority
- WO
- WIPO (PCT)
- Prior art keywords
- signal
- count
- output signal
- periods
- value
- Prior art date
Links
- 230000001419 dependent effect Effects 0.000 claims abstract description 21
- 230000004044 response Effects 0.000 claims abstract description 21
- 238000000034 method Methods 0.000 claims description 12
- 230000003111 delayed effect Effects 0.000 claims description 8
- 230000000737 periodic effect Effects 0.000 claims description 5
- 238000012544 monitoring process Methods 0.000 claims 2
- 230000001934 delay Effects 0.000 abstract description 4
- 230000007423 decrease Effects 0.000 description 15
- 230000003247 decreasing effect Effects 0.000 description 4
- 230000008859 change Effects 0.000 description 2
- 238000010586 diagram Methods 0.000 description 2
- 238000012986 modification Methods 0.000 description 2
- 230000004048 modification Effects 0.000 description 2
- 230000010355 oscillation Effects 0.000 description 2
- 230000003278 mimic effect Effects 0.000 description 1
- 230000008520 organization Effects 0.000 description 1
- 230000008569 process Effects 0.000 description 1
- 230000000087 stabilizing effect Effects 0.000 description 1
- 238000010792 warming Methods 0.000 description 1
Classifications
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03L—AUTOMATIC CONTROL, STARTING, SYNCHRONISATION OR STABILISATION OF GENERATORS OF ELECTRONIC OSCILLATIONS OR PULSES
- H03L7/00—Automatic control of frequency or phase; Synchronisation
- H03L7/06—Automatic control of frequency or phase; Synchronisation using a reference signal applied to a frequency- or phase-locked loop
- H03L7/08—Details of the phase-locked loop
- H03L7/0805—Details of the phase-locked loop the loop being adapted to provide an additional control signal for use outside the loop
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03K—PULSE TECHNIQUE
- H03K5/00—Manipulating of pulses not covered by one of the other main groups of this subclass
- H03K5/13—Arrangements having a single output and transforming input signals into pulses delivered at desired time intervals
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03K—PULSE TECHNIQUE
- H03K5/00—Manipulating of pulses not covered by one of the other main groups of this subclass
- H03K5/13—Arrangements having a single output and transforming input signals into pulses delivered at desired time intervals
- H03K5/131—Digitally controlled
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03L—AUTOMATIC CONTROL, STARTING, SYNCHRONISATION OR STABILISATION OF GENERATORS OF ELECTRONIC OSCILLATIONS OR PULSES
- H03L7/00—Automatic control of frequency or phase; Synchronisation
- H03L7/06—Automatic control of frequency or phase; Synchronisation using a reference signal applied to a frequency- or phase-locked loop
- H03L7/08—Details of the phase-locked loop
- H03L7/099—Details of the phase-locked loop concerning mainly the controlled oscillator of the loop
- H03L7/0995—Details of the phase-locked loop concerning mainly the controlled oscillator of the loop the oscillator comprising a ring oscillator
- H03L7/0997—Controlling the number of delay elements connected in series in the ring oscillator
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03L—AUTOMATIC CONTROL, STARTING, SYNCHRONISATION OR STABILISATION OF GENERATORS OF ELECTRONIC OSCILLATIONS OR PULSES
- H03L7/00—Automatic control of frequency or phase; Synchronisation
- H03L7/06—Automatic control of frequency or phase; Synchronisation using a reference signal applied to a frequency- or phase-locked loop
- H03L7/16—Indirect frequency synthesis, i.e. generating a desired one of a number of predetermined frequencies using a frequency- or phase-locked loop
- H03L7/18—Indirect frequency synthesis, i.e. generating a desired one of a number of predetermined frequencies using a frequency- or phase-locked loop using a frequency divider or counter in the loop
- H03L7/181—Indirect frequency synthesis, i.e. generating a desired one of a number of predetermined frequencies using a frequency- or phase-locked loop using a frequency divider or counter in the loop a numerical count result being used for locking the loop, the counter counting during fixed time intervals
Definitions
- phase lock controller 28 monitors the period of the OSC_OUT signal and adjusts the delay of delay circuit 22 so that OSC_OUT has a substantially constant period despite temperature dependent changes in the delay of delay circuit 24. Phase lock controller 28 adjusts the delay of delay circuit 22 by adjusting the value of the three-bit
Landscapes
- Physics & Mathematics (AREA)
- Nonlinear Science (AREA)
- Pulse Circuits (AREA)
- Networks Using Active Elements (AREA)
Abstract
Description
Claims
Priority Applications (3)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
KR10-2000-7000341A KR100514334B1 (en) | 1997-07-17 | 1998-06-26 | Method and apparatus for compensating for thermal drift in a logic circuit |
JP2000503599A JP2003531504A (en) | 1997-07-17 | 1998-06-26 | Method and apparatus for compensating thermal drift in logic circuits |
EP98931699A EP0996998A4 (en) | 1997-07-17 | 1998-06-26 | Thermal drift compensation system |
Applications Claiming Priority (2)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US08/895,722 US6034558A (en) | 1997-07-17 | 1997-07-17 | Method and apparatus for compensating for thermal drift in a logic circuit |
US08/895,722 | 1997-07-17 |
Publications (1)
Publication Number | Publication Date |
---|---|
WO1999004491A1 true WO1999004491A1 (en) | 1999-01-28 |
Family
ID=25404958
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
PCT/US1998/013466 WO1999004491A1 (en) | 1997-07-17 | 1998-06-26 | Thermal drift compensation system |
Country Status (5)
Country | Link |
---|---|
US (1) | US6034558A (en) |
EP (1) | EP0996998A4 (en) |
JP (1) | JP2003531504A (en) |
KR (1) | KR100514334B1 (en) |
WO (1) | WO1999004491A1 (en) |
Families Citing this family (15)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
WO2001005034A1 (en) * | 1999-07-07 | 2001-01-18 | Advantest Corporation | Variable delay circuit |
US6563354B1 (en) * | 2000-03-22 | 2003-05-13 | Cypress Semiconductor Corp. | On-chip circuit to compensate output drive strength across process corners |
US7263646B2 (en) * | 2000-12-29 | 2007-08-28 | Intel Corporation | Method and apparatus for skew compensation |
US7167533B2 (en) * | 2001-06-30 | 2007-01-23 | Intel Corporation | Apparatus and method for communication link receiver having adaptive clock phase shifting |
US6980041B2 (en) * | 2002-10-04 | 2005-12-27 | Hewlett-Packard Development Company, L.P. | Non-iterative introduction of phase delay into signal without feedback |
US6826249B1 (en) * | 2002-10-10 | 2004-11-30 | Xilinx, Inc. | High-speed synchronous counters with reduced logic complexity |
TWI233107B (en) * | 2002-11-08 | 2005-05-21 | Mediatek Inc | Full digital fine-delay signal generator |
US6958658B2 (en) * | 2003-03-25 | 2005-10-25 | Intel Corporation | Circuit and method for generating a clock signal |
US6911872B2 (en) * | 2003-03-25 | 2005-06-28 | Intel Corporation | Circuit and method for generating a clock signal |
US6960950B2 (en) * | 2003-03-25 | 2005-11-01 | Intel Corporation | Circuit and method for generating a clock signal |
US7126404B1 (en) * | 2004-01-20 | 2006-10-24 | Marvell Semiconductor Israel Ltd. | High resolution digital delay circuit for PLL and DLL |
US7157948B2 (en) * | 2004-09-10 | 2007-01-02 | Lsi Logic Corporation | Method and apparatus for calibrating a delay line |
WO2008043861A1 (en) * | 2006-10-09 | 2008-04-17 | Incide, S.A. | Wireless temperature sensor |
US20080276133A1 (en) * | 2007-05-02 | 2008-11-06 | Andrew Hadley | Software-Controlled Dynamic DDR Calibration |
JPWO2011122365A1 (en) * | 2010-03-29 | 2013-07-08 | 日本電気株式会社 | Semiconductor integrated circuit aging deterioration diagnosis circuit and aging deterioration diagnosis method |
Citations (1)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US5087842A (en) * | 1988-01-06 | 1992-02-11 | Digital Equipment Corporation | Delay circuit having one of a plurality of delay lines which may be selected to provide an operation of a ring oscillator |
Family Cites Families (8)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US4494021A (en) * | 1982-08-30 | 1985-01-15 | Xerox Corporation | Self-calibrated clock and timing signal generator for MOS/VLSI circuitry |
US4637018A (en) * | 1984-08-29 | 1987-01-13 | Burroughs Corporation | Automatic signal delay adjustment method |
US4737670A (en) * | 1984-11-09 | 1988-04-12 | Lsi Logic Corporation | Delay control circuit |
US4847870A (en) * | 1987-11-25 | 1989-07-11 | Siemens Transmission Systems, Inc. | High resolution digital phase-lock loop circuit |
JP2547909B2 (en) * | 1990-10-11 | 1996-10-30 | インターナショナル・ビジネス・マシーンズ・コーポレイション | Variable self-correction digital delay circuit |
US5317219A (en) * | 1991-09-30 | 1994-05-31 | Data Delay Devices, Inc. | Compensated digital delay circuit |
US5281874A (en) * | 1992-02-14 | 1994-01-25 | Vlsi Technology, Inc. | Compensated digital delay semiconductor device with selectable output taps and method therefor |
JP2996328B2 (en) * | 1992-12-17 | 1999-12-27 | 三菱電機株式会社 | Semiconductor integrated circuit and semiconductor integrated circuit combination circuit using the same |
-
1997
- 1997-07-17 US US08/895,722 patent/US6034558A/en not_active Expired - Lifetime
-
1998
- 1998-06-26 WO PCT/US1998/013466 patent/WO1999004491A1/en not_active Application Discontinuation
- 1998-06-26 EP EP98931699A patent/EP0996998A4/en not_active Withdrawn
- 1998-06-26 KR KR10-2000-7000341A patent/KR100514334B1/en not_active IP Right Cessation
- 1998-06-26 JP JP2000503599A patent/JP2003531504A/en active Pending
Patent Citations (1)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US5087842A (en) * | 1988-01-06 | 1992-02-11 | Digital Equipment Corporation | Delay circuit having one of a plurality of delay lines which may be selected to provide an operation of a ring oscillator |
Non-Patent Citations (1)
Title |
---|
See also references of EP0996998A4 * |
Also Published As
Publication number | Publication date |
---|---|
US6034558A (en) | 2000-03-07 |
EP0996998A1 (en) | 2000-05-03 |
KR100514334B1 (en) | 2005-09-13 |
JP2003531504A (en) | 2003-10-21 |
EP0996998A4 (en) | 2005-07-20 |
KR20010021778A (en) | 2001-03-15 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US6034558A (en) | Method and apparatus for compensating for thermal drift in a logic circuit | |
US9484895B2 (en) | Self-adjusting duty cycle tuner | |
US5428309A (en) | Delay circuit | |
EP0181047B1 (en) | Delay control circuit and method for controlling delays in a semiconductor element | |
US5489864A (en) | Delay interpolation circuitry | |
US7233186B2 (en) | Clock generation circuit capable of setting or controlling duty ratio of clock signal and system including clock generation circuit | |
US7372310B2 (en) | Digital frequency-multiplying DLLs | |
JP3613819B2 (en) | Digital delay line | |
US5506878A (en) | Programmable clock having programmable delay and duty cycle based on a user-supplied reference clock | |
US6882196B2 (en) | Duty cycle corrector | |
US5252867A (en) | Self-compensating digital delay semiconductor device with selectable output delays and method therefor | |
JP3764785B2 (en) | PLL circuit, automatic adjustment circuit thereof, and semiconductor device | |
US4868430A (en) | Self-correcting digitally controlled timing circuit | |
US6509766B1 (en) | Adjustable clock multiplier and method | |
US7157953B1 (en) | Circuit for and method of employing a clock signal | |
US7046057B1 (en) | System and method for synchronizing devices | |
EP1404020B1 (en) | Phase-locked loop circuit reducing steady state phase error | |
US6819729B2 (en) | Digital PLL pulse generating apparatus | |
US7283917B2 (en) | System and method for calibrating an adjustable delay time for a delay module | |
WO2002071682A1 (en) | Method and apparatus for adjusting the clock delay in systems with multiple integrated circuits | |
EP1636904A1 (en) | High resolution pwm generator or digitally controlled oscillator | |
JP3183494B2 (en) | Timing signal generation circuit | |
JPH1093406A (en) | Timing generator | |
JPH05100763A (en) | Clock control circuit | |
JPH07106956A (en) | Clock phase selecting circuit |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
AK | Designated states |
Kind code of ref document: A1 Designated state(s): JP KR |
|
AL | Designated countries for regional patents |
Kind code of ref document: A1 Designated state(s): AT BE CH CY DE DK ES FI FR GB GR IE IT LU MC NL PT SE |
|
DFPE | Request for preliminary examination filed prior to expiration of 19th month from priority date (pct application filed before 20040101) | ||
121 | Ep: the epo has been informed by wipo that ep was designated in this application | ||
WWE | Wipo information: entry into national phase |
Ref document number: 1998931699 Country of ref document: EP |
|
WWE | Wipo information: entry into national phase |
Ref document number: 1020007000341 Country of ref document: KR |
|
WWP | Wipo information: published in national office |
Ref document number: 1998931699 Country of ref document: EP |
|
WWP | Wipo information: published in national office |
Ref document number: 1020007000341 Country of ref document: KR |
|
WWG | Wipo information: grant in national office |
Ref document number: 1020007000341 Country of ref document: KR |
|
WWW | Wipo information: withdrawn in national office |
Ref document number: 1998931699 Country of ref document: EP |