WO1998040892A1 - Pump control circuit - Google Patents
Pump control circuit Download PDFInfo
- Publication number
- WO1998040892A1 WO1998040892A1 PCT/US1998/005046 US9805046W WO9840892A1 WO 1998040892 A1 WO1998040892 A1 WO 1998040892A1 US 9805046 W US9805046 W US 9805046W WO 9840892 A1 WO9840892 A1 WO 9840892A1
- Authority
- WO
- WIPO (PCT)
- Prior art keywords
- pump
- voltage
- boost
- wordline
- multiplexer
- Prior art date
Links
Classifications
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C5/00—Details of stores covered by group G11C11/00
- G11C5/14—Power supply arrangements, e.g. power down, chip selection or deselection, layout of wirings or power grids, or multiple supply levels
- G11C5/145—Applications of charge pumps; Boosted voltage circuits; Clamp circuits therefor
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C11/00—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor
- G11C11/21—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements
- G11C11/34—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements using semiconductor devices
- G11C11/40—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements using semiconductor devices using transistors
- G11C11/401—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements using semiconductor devices using transistors forming cells needing refreshing or charge regeneration, i.e. dynamic cells
- G11C11/4063—Auxiliary circuits, e.g. for addressing, decoding, driving, writing, sensing or timing
- G11C11/407—Auxiliary circuits, e.g. for addressing, decoding, driving, writing, sensing or timing for memory cells of the field-effect type
- G11C11/4074—Power supply or voltage generation circuits, e.g. bias voltage generators, substrate voltage generators, back-up power, power control circuits
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C11/00—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor
- G11C11/21—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements
- G11C11/34—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements using semiconductor devices
- G11C11/40—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements using semiconductor devices using transistors
- G11C11/401—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements using semiconductor devices using transistors forming cells needing refreshing or charge regeneration, i.e. dynamic cells
- G11C11/4063—Auxiliary circuits, e.g. for addressing, decoding, driving, writing, sensing or timing
- G11C11/407—Auxiliary circuits, e.g. for addressing, decoding, driving, writing, sensing or timing for memory cells of the field-effect type
- G11C11/408—Address circuits
- G11C11/4085—Word line control circuits, e.g. word line drivers, - boosters, - pull-up, - pull-down, - precharge
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C8/00—Arrangements for selecting an address in a digital store
- G11C8/08—Word line control circuits, e.g. drivers, boosters, pull-up circuits, pull-down circuits, precharging circuits, for word lines
Definitions
- This invention relates to digital memory circuits, and in particular to dynamic random access memory (DRAM) circuits .
- the invention teaches a circuit and a method for extending the row activation time of one or multiple banks of DRAM, thereby increasing the number of bits per second that may be written or read from the DRAM.
- Fig. 1 shows a portion of a typical DRAM circuit with a row of memory cells llOa-n.
- a row may, for example, contain 1024 memory cells, and there may be many rows within an array (not shown) .
- Each cell typically has capacitor 102a for storing charge, and pass transistor 104a that passes the charge on capacitor 102a to data, or bit, line 106a.
- Sense amplifier 108a on bit line 106a detects and holds (latches) the logic state of the memory cell when the cell is activated.
- a row of memory cells are simultaneously activated by a wordline 120.
- the wordline turns on the gate of the pass transistor, and allows charge to flow to or from the storage capacitor. This allows the data stored in the cell to be read by the sense amplifier (i.e. latch the sense amplifier) , or new data, as latched into the sense amplifier, may be written to the cell. Selecting a new row with a wordline takes a relatively long time. First, the new row's address must be decoded by partial row decoder 160, before the wordline is activated by row activation circuit 130. Second, wordlines have capacitance and series resistance, which results in an RC time constant that increases the time it takes for the wordline to reach its full active voltage.
- charging all the cells on a wordline may result in voltage transients that are equal in magnitude to the signal output of the storage capacitor. These transients must settle before the memory cell contents may be reliably read. Therefore, the access time between selecting a wordline and fetching that data from the sense amplifiers is relatively long (about 30ns) .
- adjacent rows of memory cells typically share sense amplifiers, so one row may need to be deactivated, that is, have its wordline turned off, before another row is activated.
- Deactivation requires a restore and precharge cycle to set the memory cell to its desired logic state.
- the restore cycle removes the voltage on the currently active wordline.
- the precharge cycle engages the precharge circuit 105a so that the bitlines are equilibrated in preparation for the next row activation. These operations can take an additional 20 ns . Thus, it typically takes about 50 ns to precharge and close an active row, and then about 30 ns to open a new row and read its contents.
- Information from an active row may be read/written faster than from an inactive row because the sense amplifiers are already latched to the state they have read from the storage capacitors .
- Data may be read from the sense amplifiers in about 10 ns as long as that row is open. No precharging, restoring, or row access operations need to be performed.
- write operations to currently active rows can be done m a fraction of the time that it takes to perform a precharge operation and activate a new row. If a row can be held open longer, or if more rows could be held open, the performance of the DRAM would improve by allowing more bits/second to pass in and out of the memory.
- pass transistor 104a is NMOS
- its gate the wordline 120
- V DD source voltage
- V ⁇ threshold voltage
- the wordline 120 shown in Fig. 1 when activated, is generally boosted above V DD as disclosed by McAlexander, et al . in U. S. Patent No. 4,533,843, August 6, 1985.
- Such boosting is typically done by creating a boosted voltage in boot-strap generator (boost generator) 150.
- the boosted voltage is commonly referred to as phi_bs and is also commonly referred to as "boot-strapped.”
- Each boost operation transfers a finite amount of charge from the boost generator circuit to a boosted node, and the voltage at the boosted node decays over time as this charge leaks off the node. Because of this boosted voltage loss, DRAMs are typically specified with a maximum row activation time. That is, the time the wordline stays above V DD +V T after the wordline has been boosted.
- auxiliary pump circuits add incremental charge to phi_bs on a repeating pump cycle, keeping phi_bs at a relatively constant voltage.
- the first problem is that auxiliary pump circuits take up relatively large amounts of chip area. This increases the chip size for a given memory array site.
- the second problem is that for the wordline to reach full phi_bs, the gate voltage of wordline driver transistor 132 must be greater than phi_bs plus the threshold voltage this transistor. This requires that the gate node of the driver transistor (n2) 135 be double-boosted to a double- boosted voltage (not shown) . This double-boosted node loses charge, and hence drops in voltage, similarly to the wordline. Thus, the row activation time is also limited by the decay time of the gate voltage on driver transistor 132. Auxiliary pump circuits do not restore this node to a double-boosted voltage, and therefore these methods have limited row activation times.
- Maintaining all boosted nodes in the row and sense path at boosted and double-boosted voltage levels for an indefinite period of time promises a significant increase in the data bandwidth of memory chips. It is furthermore desirable that this be accomplished without additional pump circuitry, without interrupting read and write operations, and without complex, bandwidth-limiting control logic.
- the present invention offers an improved dynamic random access memory (DRAM) chip that maintains more memory cell rows active for longer periods of time than prior chips. This results in greater rates of data transmission.
- Average DRAM access time is improved by extending row activation time, and by extending the number of active rows that may be pumped with a single boot-strap generator in a given period of time.
- the present invention achieves this result by restoring a boosted voltage to a wordline and a double-boosted voltage to a wordline driver gate in a DRAM circuit before those voltages drop below a critical level. In one embodiment, this method is implemented without performing a row-select operation and without adding auxiliary pump circuits.
- the DRAM device typically has a plurality of arrays of rows of memory cells.
- a boost-voltage generator develops a boost- voltage according to an array-select signal and a global activate command.
- a single boost-voltage generator may serve more than one array.
- the boos -voltage generator contains a boot-strap circuit that produces the boost-voltage, and additional control circuitry for initiating a pump sequence.
- the global pump command is a signal generated by a clock that sets the pumping rate of the boost- voltage generator.
- the output of the boost -voltage generator is routed via a path decoder to activate the selected row.
- the boost - voltage generator has additional circuitry that produces a wordline transfer boost voltage.
- This wordline transfer boost voltage is coupled to the gate of an isolation transistor in a row activation circuit. Boosting the isolation transistor gate to this level allows the gate of the driver transistor in that row activation circuit to be precharged to the full voltage source level (V DD ) .
- the same boost -voltage generator generates a subsequent boost -voltage pump in response to a boost enable signal.
- the boost enable signal may be generated by control logic external to the DRAM, such as from timing and interrupt signals from an external controller, or an internal controller may generate a discrete boost enable signal.
- the boost enable signal may be generated by clocked or self-timed circuits on the DRAM chip .
- the boost enable signal is generated by a pump multiplexer that passes a pump bit, as a token, around a ring of pump multiplexers. Each pump multiplexer is associated with one or more memory arrays. If an associated array is active when the pump bit arrives at the multiplexer, the multiplexer will generate a boost enable signal on the next global pump command and boost that array, passing the pump bit to the next multiplexer in the ring.
- Each memory array may be further divided into sub- arrays. These sub-arrays may be arranged so that they share sense amplifiers. In such an arrangement, only one sub-array of a complimentary pair may be active at any time. In a further embodiment of the invention, sub-arrays that share sense amplifiers share boost voltage generator circuits.
- a boost voltage path decoder routes the boost voltage tc the active sub-array. When the complimentary sub-array is selected by the controller, de-activating the first sub-array, the path decoder automatically routes the boost voltage to this newly active sub-array.
- Fig. 1 shows part of a typical DRAM circuit, including a row of memory cells in an array, a wordline pass circuit, a boost-voltage generator, and a boost-voltage decoder .
- Fig. 2(a) shows part of an improved DRAM circuit, including a boost-enable line that allows boosting to occur independently of selecting an addressed row, in accordance with one embodiment of the present invention.
- Fig. 2(b) shows selected voltages versus time during a pump set and pump reset sequence.
- Fig. 3 shows part of an improved DRAM circuit, including a separate wordline transfer voltage boost.
- Fig. 4 is a block diagram of memory arrays and associated circuit blocks which generate pump enable signals.
- Fig. 5 is a circuit diagram of one embodiment of a pump multiplexer circuit of Fig. 4.
- Fig. 6 is a circuit diagram of one embodiment of the pump enabling circuit of Fig. 4.
- a dynamic random access memory (DRAM) chip typically has arrays of memory cells that are accessed by activating a wordline.
- a memory cell with an active wordline can be read or written to faster than a memory cell that must have its row selected and activated. Holding as many arrays of memory cells in an active state for as long as possible improves the average data transfer rate of a DRAM.
- Fig. 2(a) is a partial schematic diagram of the row and sense path of a DRAM showing one embodiment of the present invention.
- gate 137 of transistor 136 is driven by the supply voltage, V DD .
- Boost voltage generator 350 provides a voltage of about 1.5 V DD by standard charge-transfer methods.
- Boost voltage generator 350 pumps line 111 upon command of either an array activate signal 815 or, alternatively, a boost enable signal 301.
- Boost enable signal 301 performs a pump operation which restores line 111 to a boosted voltage level without an array activation operation.
- An array activation operation enables the partial row decoder 160.
- Logic gate 302 fully decodes the row address and sets n2 135 to V DD minus the threshold voltage (V ⁇ ) of wordline isolation transistor 136. Node nl 141 is set to V DD by the invertor 139. Boosted voltage output 111 from boost voltage generator 350 is routed to boosted voltage line 321 via boost voltage path decoder 340. When row line 120 is to be selected, the upward change in voltage on line 321 couples charge to n2 135 via parasitic capacitances C GD 133 and C ⁇ s
- n2 135 The voltage on n2 135 and wordline 120 decays due to charge leakage from these nodes, as is known to those skilled in the art. Eventually, the voltage will decay below V DD+ V T of driver transistor 132 and pass transistor 104, respectively, reducing the wordline voltage accordingly.
- a second pump operation restores the wordline to a boosted voltage, allowing its memory array to remain active.
- Fig. 2(b) illustrates the voltage at node n2 260, the wordline voltage 270, and the boosted voltage 280 versus time during a second pump operation.
- the second pump operation occurs in response to a boost enable signal (301 Fig. 2(a)) .
- a boost enable signal is a signal, other than an array activation signal, which causes .boost voltage generator 350 to produce a voltage pump operation.
- a pump reset signal 250 which may be a pulse, as described below in the Pump Multiplexer and Pump Enable sections that refer to Figs. 5 and 6, causes the boosted voltage line 321 (Fig. 2 (a) ) to be pulled to ground 281 by a circuit within the boost voltage generator 350.
- a pump set pulse 251 causes a voltage pump from the boost voltage generator to boost voltage line 321 to a boosted voltage 282, which also boosts the wordline to a boosted voltage 272 because node n2 is returned to its double-boosted state 263 (or 264 if the wordline transfer has been booted) .
- This enable signal may originate from a timing circuit coupled directly to the DRAM control logic, by discrete commands originating from a separate control block, or from an embedded frame buffer controller incorporated in the DRAM chip, for example.
- all boosted nodes are restored to the same high voltage level as when they were generated by the array activation operation.
- Subsequent boost enable signals can keep a wordline active indefinitely, or until it is deselected and de-activated.
- read and write operations can proceed uninterrupted in the array being pumped because all read data is being fetched from the latched bit line sense amplifiers, and all writes are being performed on the same bit line sense amplifiers.
- the pump operation is completely transparent to normal read and write operations. With sufficiently frequent pump operations, the wordline will be boosted when the array is deselected, assuring proper data restoring to the memory array.
- Fig. 3 shows another embodiment of the invention wherein a wordline-transfer boost-voltage pump (WLXFR) 337 is generated by boost voltage generator 350', in addition to the wordline boost voltage (phi_bs) 111.
- WLXFR 337 is boosted above V DD near the beginning of a row activation cycle.
- Boost voltage path decoder 340' routes WLXFR 337 to isolation transistor gate 337a.
- Inventor 139 of the selected row does not go HI until after WLXFR 337a has been boosted. Since WLXFR 337a is boosted above V DD +V T , node n2 135 reaches a full V DD level before phi_bs 111 is boosted. Just before phi_bs 111 is boosted, WLXFR 337 is clamped back to V DD .
- node n2 135 achieves a doubled boosted voltage which is higher than that described in the first embodiment by at least approximately V ⁇ . This increases the transconductance of driver transistor 132, which reduces the rise time of wordline 120 and speeds overall data access.
- the timing for the WLXFR pump is controlled similarly to the phi_bs boost voltage pump for either an array activate pump operation or a boost enable pump operation. This insures that the same double boosted level originally achieved during the array activation cycle is reestablished with subsequent pump cycles.
- Fig. 4 shows a portion of an embedded frame buffer that can generate an on-chip boost enable signal.
- Fig. 4 is a simplification of an actual frame buffer, which may have additional control lines or circuits. For example, only one wordline per array is shown for simplicity of illustration. Actual memory arrays would have several wordlines with associated decoder circuits that route the boosted voltage to the appropriate wordline. Since, only one wordline per array is booted at any given time and the illustration is representative .
- the pump control circuits associated with memory array 850a consist of pump address block 810a, pump multiplexer block 820a, pump enable block 830a, and boot-strap generator block 840a.
- the pump address 810a-n blocks are connected to a common address bus 811 and a common control bus 812.
- a common clock 813 is shown for a synchronous implementation.
- an asynchronous control could be used by means of address transition detection, or other suitable control signals.
- partitioning of the control into these four specific blocks is arbitrary, and that each block may be implemented by a variety of specific circuits.
- the pump address block 810a receives address and control signals which generate an activate signal 815a according to the selected address from a controller (not shown) on address bus 811 and a signal on control bus 812.
- Array activate signal 815a is passed to pump enable block 830a, where it initiates wordline boost voltage pump Ilia (It would also initiate boosting of WLXFR 337, Fig. 3, in an embodiment incorporating this aspect, as described above. The following discussion omits separate reference to WLXFR) .
- the pump address blocks also respond to a global pump signal (not shown) on control bus 812. If the global pump signal is HI at the proper time, pump address block 810a provides a local pump pulse on pump line 814a.
- This local pump pulse triggers a pump enable sequence if the associated array is active.
- the local pump pulse may originate from a controller external to the DRAM chip.
- the local pump pulse may originate from timing or logic circuits on the DRAM chip. Either embodiment may use methods such as a signal that is generated at regular intervals according to a timing signal (clock) and an interrupt signal. These controllers may generate the local pump pulse according to programmed, synchronously timed, or asynchronously timed logic.
- Pump multiplexer block 820a is one embodiment of an on-chip method of rebooting an active wordline without going through an address and select operation.
- pump multiplexer block 820a operates as one position of a serial shift register.
- the pump multiplexer stores a pump bit (not shown) and passes it to the next pump multiplexer block after receipt of a local pump pulse, 814a.
- the presence of the pump bit at a pump multiplexer block allows the pump multiplexer block to generate signals which reboot the wordline of the associated array.
- the wordline is booted if: (1) the array is currently addressed
- pump enable (phibs_en) signal 831a is HI
- pump bit is present at that array' s pump multiplexer block (i.e. pump-in 823a is HI)
- the multiplexer receives a local pump pulse 814a. Only one pump multiplexer block in the shift register chain has the pump bit at any time, so only one boost voltage generator in the chain will pump its associated wordline .
- Fig. 5 shows one possible embodiment of a pump multiplexer circuit.
- the pump multiplexer latches pump input 823 in response to a rising edge on local pump pulse 814.
- the pump input is LO if the pump bit is not present at the pump input of that pump multiplexer and HI if the pump bit is present. If a pump multiplexer stage has the pump bit, then the combined presence of the pump bit and a local pump pulse produces internal pump enable signal 510.
- Pump multiplexer block 820 passes the pump bit, if present, to the next pump multiplexer block (not shown in Fig. 5) on pump bit out 824 and sets flip-flop 505 to a HI level.
- HI and LO are relative terms and do not limit the operation of this circui .
- a pulse is provided on line
- the one pump multiplexer flip-flop that is not set LO has NAND gates replacing NOR gates 502 and 503.
- the NAND gates set the value of that flip-flop HI. This HI flip-flop may be considered that "first" flip-flop in the serial register chain.
- logical AND 506 produces internal pump enable pulse 510. If an array has been previously selected and boosted with an activate operation, its phibs_en signal 831 is HI as a result of either a activation pump or a pump enable signal pump. When internal pump enable 510 pulses HI, timing circuit 515 first produces a negative-going pulse on pump reset 821. This grounds phi_bs through pump enable block (not shown in
- Fig. 5 grounds the associated wordline to prepare it for the voltage boost operation, and sets phibs_en 831 LO.
- boost enable 831 goes LO
- pump reset 821 returns to HI.
- This implementation is self-timed utilizing inverter delay string 516.
- the negative pulse on pump reset 821 also sets' internal latch 518 HI.
- NAND gate 519 combines the HI value from internal latch 518 with the now LO internal pump enable 510 to produce a LO level at pump set 822. This causes the boost voltage generator to reboot the associated wordline (not shown in Fig. 5) .
- Inverter string 517 delays the LO pump set signal and resets internal latch 518 LO, thus the pump set signal is self-timed. Although this operation could be achieved by other means, such as synchronous or asynchronous logic for example, the above implementation removes the need for a separate address bus.
- the pump multiplexer blocks are connected as a circular shift register through which the pump bit is shifted in response to a global pump signal on the control bus. If the pump bit is available to (present at) a pump multiplexer block, and if the associated array has an active wordline (i.e. a booted wordline), the pump multiplexer block will generate the proper timing to reboot the wordline and other nodes .
- active wordline i.e. a booted wordline
- Fig. 6 shows one embodiment of a pump enabling block 830.
- This block insures that active arrays are booted while inactive arrays are not.
- the output of this block is a phibs_en signal that either grounds the associated boost voltage generator and wordline in preparation for a voltage pump, or initiates a voltage pump.
- the second way is to receive the pump set and pump reset signals from a pump multiplexer.
- a pulse on the pump reset grounds the wordline and prepares the boost generator for a voltage pump.
- a pulse on pump set 822 sends phibs_en 831 HI and initiates a voltage pump.
- the timing of these signals is achieved on-chip.
- a latch captures and holds the state of array activate 815, pump set 822, and pump reset 821, so that the inputs need be only pulses .
- each memory array is assumed to be independent of its neighbor.
- neighboring arrays typically share sense amplifiers. Since neighboring arrays share sense amplifiers, they cannot both be active, i.e. they cannot both have booted wordlines, at the same time. It is therefore possible to also share boost generator circuits between these same neighboring arrays. This saves area on the chip otherwise required for the capacitively-connected transistors in each boost generator circuit.
- the shared wordline boost circuit is the subject of a commonly-assigned, related pending United States Patent Application Number 08/656,165, filed on May 31, 1996 and entitled Shared Bootstrap Circuit, by Robert J. Proebsting, which is hereby incorporated in its entirety for all purposes.
- a pump multiplexer block may be shared between a pair of arrays.
Landscapes
- Engineering & Computer Science (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Computer Hardware Design (AREA)
- Power Engineering (AREA)
- Dram (AREA)
- Cookers (AREA)
- Read Only Memory (AREA)
Abstract
Description
Claims
Priority Applications (4)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
JP53988298A JP4576004B2 (en) | 1997-03-14 | 1998-03-13 | Pump control circuit |
DE69809399T DE69809399T2 (en) | 1997-03-14 | 1998-03-13 | PUMP CONTROL CIRCUIT |
EP98911654A EP0966742B1 (en) | 1997-03-14 | 1998-03-13 | Pump control circuit |
AT98911654T ATE227879T1 (en) | 1997-03-14 | 1998-03-13 | PUMP CONTROL CIRCUIT |
Applications Claiming Priority (4)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US08/818,802 US6160749A (en) | 1997-03-14 | 1997-03-14 | Pump control circuit |
US08/847,885 US5914908A (en) | 1997-03-14 | 1997-04-28 | Method of operating a boosted wordline |
US08/847,885 | 1997-04-28 | ||
US08/818,802 | 1997-04-28 |
Publications (2)
Publication Number | Publication Date |
---|---|
WO1998040892A1 true WO1998040892A1 (en) | 1998-09-17 |
WO1998040892B1 WO1998040892B1 (en) | 1998-10-22 |
Family
ID=27124305
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
PCT/US1998/005046 WO1998040892A1 (en) | 1997-03-14 | 1998-03-13 | Pump control circuit |
Country Status (6)
Country | Link |
---|---|
US (1) | US5914908A (en) |
EP (1) | EP0966742B1 (en) |
JP (1) | JP4576004B2 (en) |
AT (1) | ATE227879T1 (en) |
DE (1) | DE69809399T2 (en) |
WO (1) | WO1998040892A1 (en) |
Families Citing this family (6)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US6731151B1 (en) * | 1999-09-30 | 2004-05-04 | Interuniversitar Micro-Elektronica Centrum (Imec Vzw) | Method and apparatus for level shifting |
US6240026B1 (en) * | 2000-03-07 | 2001-05-29 | Stmicroelectronics, Inc. | Bit line sense circuit and method for dynamic random access memories |
KR100506059B1 (en) * | 2002-12-09 | 2005-08-05 | 주식회사 하이닉스반도체 | Nonviolation ferroelectric memory device |
JP5326185B2 (en) | 2005-09-28 | 2013-10-30 | 日産自動車株式会社 | Gas diffusion electrode material and manufacturing method thereof |
US9245602B2 (en) * | 2013-12-10 | 2016-01-26 | Broadcom Corporation | Techniques to boost word-line voltage using parasitic capacitances |
US10217507B2 (en) * | 2016-11-08 | 2019-02-26 | Globalfoundries Inc. | Bending circuit for static random access memory (SRAM) self-timer |
Citations (2)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US5282171A (en) * | 1992-03-27 | 1994-01-25 | Mitsubishi Denki Kabushiki Kaisha | Semiconductor memory device having a word driver |
US5313429A (en) * | 1992-02-14 | 1994-05-17 | Catalyst Semiconductor, Inc. | Memory circuit with pumped voltage for erase and program operations |
Family Cites Families (13)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US4533843A (en) * | 1978-09-07 | 1985-08-06 | Texas Instruments Incorporated | High performance dynamic sense amplifier with voltage boost for row address lines |
US4748349A (en) * | 1978-09-22 | 1988-05-31 | Texas Instruments Incorporated | High performance dynamic sense amplifier with voltage boost for row address lines |
US4543500A (en) * | 1978-09-22 | 1985-09-24 | Texas Instruments Incorporated | High performance dynamic sense amplifier voltage boost for row address lines |
JPS6079594A (en) * | 1983-10-07 | 1985-05-07 | Hitachi Ltd | Semiconductor storage device |
US4649523A (en) * | 1985-02-08 | 1987-03-10 | At&T Bell Laboratories | Semiconductor memory with boosted word line |
JP2911918B2 (en) * | 1989-08-30 | 1999-06-28 | 富士通株式会社 | Semiconductor storage device |
JPH0812754B2 (en) * | 1990-08-20 | 1996-02-07 | 富士通株式会社 | Boost circuit |
JPH04129089A (en) * | 1990-09-19 | 1992-04-30 | Mitsubishi Electric Corp | Dynamic semiconductor memory |
JPH05258565A (en) * | 1992-03-12 | 1993-10-08 | Mitsubishi Electric Corp | Semiconductor storage device |
JP3128425B2 (en) * | 1994-04-08 | 2001-01-29 | 株式会社東芝 | Semiconductor storage device |
US5582171A (en) * | 1994-07-08 | 1996-12-10 | Insight Medical Systems, Inc. | Apparatus for doppler interferometric imaging and imaging guidewire |
JP3561012B2 (en) * | 1994-11-07 | 2004-09-02 | 株式会社ルネサステクノロジ | Semiconductor integrated circuit device |
KR0172333B1 (en) * | 1995-01-16 | 1999-03-30 | 김광호 | Voltage boost circuit of semiconductor memory apparatus |
-
1997
- 1997-04-28 US US08/847,885 patent/US5914908A/en not_active Expired - Lifetime
-
1998
- 1998-03-13 DE DE69809399T patent/DE69809399T2/en not_active Expired - Lifetime
- 1998-03-13 EP EP98911654A patent/EP0966742B1/en not_active Expired - Lifetime
- 1998-03-13 AT AT98911654T patent/ATE227879T1/en not_active IP Right Cessation
- 1998-03-13 WO PCT/US1998/005046 patent/WO1998040892A1/en active IP Right Grant
- 1998-03-13 JP JP53988298A patent/JP4576004B2/en not_active Expired - Fee Related
Patent Citations (2)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US5313429A (en) * | 1992-02-14 | 1994-05-17 | Catalyst Semiconductor, Inc. | Memory circuit with pumped voltage for erase and program operations |
US5282171A (en) * | 1992-03-27 | 1994-01-25 | Mitsubishi Denki Kabushiki Kaisha | Semiconductor memory device having a word driver |
Also Published As
Publication number | Publication date |
---|---|
ATE227879T1 (en) | 2002-11-15 |
EP0966742A2 (en) | 1999-12-29 |
EP0966742B1 (en) | 2002-11-13 |
EP0966742A4 (en) | 2001-03-14 |
US5914908A (en) | 1999-06-22 |
JP2001514783A (en) | 2001-09-11 |
DE69809399T2 (en) | 2003-08-21 |
JP4576004B2 (en) | 2010-11-04 |
DE69809399D1 (en) | 2002-12-19 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
JP3140461B2 (en) | Random access memory | |
US5317212A (en) | Dynamic control of configurable logic | |
US7408813B2 (en) | Block erase for volatile memory | |
US6504783B2 (en) | Semiconductor device having early operation high voltage generator and high voltage supplying method therefor | |
US4570242A (en) | Dynamic random-access memory | |
JPH05266669A (en) | Semiconductor memory having sequence-type and latch-type row line repeater | |
JPH05266668A (en) | Semiconductor memory having improved latch-type repeater for selecting memory row line | |
KR890004473B1 (en) | Semiconductor device | |
JPH05334876A (en) | Semiconductor memory having memory row line selecting latch type repeater | |
US5185719A (en) | High speed dynamic, random access memory with extended reset/precharge time | |
KR20000032290A (en) | Semiconductor memory device having multi-bank structure | |
US4281401A (en) | Semiconductor read/write memory array having high speed serial shift register access | |
JP3751740B2 (en) | Isolation gate control method and circuit for semiconductor memory device | |
JP3072698B2 (en) | Semiconductor memory system | |
US5719818A (en) | Row decoder having triple transistor word line drivers | |
JPH07287981A (en) | Semiconductor memory | |
US5914908A (en) | Method of operating a boosted wordline | |
WO1995033265A1 (en) | Pseudo static four-transistor memory cell | |
US6160749A (en) | Pump control circuit | |
US5563831A (en) | Timing reference circuit for bitline precharge in memory arrays | |
KR0157289B1 (en) | Column selecting signal control circuit | |
US3964030A (en) | Semiconductor memory array | |
US3858185A (en) | An mos dynamic memory array & refreshing system | |
KR20080107435A (en) | Memory with clocked sense amplifier | |
US6160751A (en) | Semiconductor memory device allowing efficient column selection |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
AK | Designated states |
Kind code of ref document: A1 Designated state(s): DE GB JP |
|
AL | Designated countries for regional patents |
Kind code of ref document: A1 Designated state(s): AT BE CH DE DK ES FI FR GB GR IE IT LU MC NL PT SE |
|
DFPE | Request for preliminary examination filed prior to expiration of 19th month from priority date (pct application filed before 20040101) | ||
121 | Ep: the epo has been informed by wipo that ep was designated in this application | ||
ENP | Entry into the national phase |
Ref country code: JP Ref document number: 1998 539882 Kind code of ref document: A Format of ref document f/p: F |
|
WWE | Wipo information: entry into national phase |
Ref document number: 1998911654 Country of ref document: EP |
|
WWP | Wipo information: published in national office |
Ref document number: 1998911654 Country of ref document: EP |
|
REG | Reference to national code |
Ref country code: DE Ref legal event code: 8642 |
|
WWG | Wipo information: grant in national office |
Ref document number: 1998911654 Country of ref document: EP |