WO1998001953A1 - Pulse-width-modulated digital-to-analog converter with high gain and low gain modes - Google Patents
Pulse-width-modulated digital-to-analog converter with high gain and low gain modes Download PDFInfo
- Publication number
- WO1998001953A1 WO1998001953A1 PCT/US1997/011839 US9711839W WO9801953A1 WO 1998001953 A1 WO1998001953 A1 WO 1998001953A1 US 9711839 W US9711839 W US 9711839W WO 9801953 A1 WO9801953 A1 WO 9801953A1
- Authority
- WO
- WIPO (PCT)
- Prior art keywords
- output
- gain mode
- width
- pulse
- analog converter
- Prior art date
Links
Classifications
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03M—CODING; DECODING; CODE CONVERSION IN GENERAL
- H03M1/00—Analogue/digital conversion; Digital/analogue conversion
- H03M1/66—Digital/analogue converters
- H03M1/82—Digital/analogue converters with intermediate conversion to time interval
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03M—CODING; DECODING; CODE CONVERSION IN GENERAL
- H03M1/00—Analogue/digital conversion; Digital/analogue conversion
- H03M1/66—Digital/analogue converters
- H03M1/82—Digital/analogue converters with intermediate conversion to time interval
- H03M1/822—Digital/analogue converters with intermediate conversion to time interval using pulse width modulation
- H03M1/825—Digital/analogue converters with intermediate conversion to time interval using pulse width modulation by comparing the input signal with a digital ramp signal
Definitions
- the invention relates generally to a pulse-width- modulated digital-to-analog (PWM D/A) converter having a switching feature for switching between a high gain mode and a low gain mode while maintaining a constant output impedance.
- PWM D/A pulse-width- modulated digital-to-analog
- a typical PWM D/A converter which is responsive to a digital control value, comprises a cyclic counter for counting, based on a reference clocking signal, to (or from) a predetermined value before resetting. Each incremental count cycle of the counter is compared to the digital control value by a comparator.
- the comparator generates a two-level digital output signal, which is asserted when the counter value exceeds (or s below) the digital control value.
- the duty cycle of the comparator output may be controlled by adjusting the digital control value, which is held in a register.
- the two-level digital output signal may be subsequently low pass filtered and results in an analog waveform having an amplitude that is a function of the duty cycle of the comparator.
- One conventional method of achieving a pulse-width- modulated, digital-to-analog signal conversion having an output with both a high gam mode and a low gain mode is to increase the resolution of the of the PWM D/A by increasing the bit width of the counter and the comparator during a high gain mode. While during a low gam mode, the output of the PWM D/A may be realized by operating over a proportional range of the increased bit width.
- the increased resolution of the PWM D/A substantially increases the complexity of the digital circuitry required.
- the increased resolution decreases the frequency of the two- level digital output signal generated by the comparator, thus increasing the response time of the PWM D/A converter.
- a second conventional method of achieving a pulse- width-modulated, digital-to-analog signal conversion having an output with both a high gain mode and a low gain mode is to implement two independent PWM D/A channels, wherein the two channels may summed together at the input to the low pass filter.
- the summing components of the two independent channels are such that one channel implements a high ga mode component, and the other channel implements a low gain mode component.
- the high gain mode channel is put into a high impedance state, thus removing the high ga n mode component from being summed.
- very small leakage currents emitted from the high gam mode channel may nevertheless introduce errors into the sum.
- One general object of the present invention is to provide a pulse-width-modulated digital-to-analog converter which provides multiple gain modes without change m output impedance in a manner overcoming limitations and drawbacks of the prior art.
- a pulse-width-modulated digital-to-analog converter is responsive to a digital control value for switching between a high gain mode and a low gain mode.
- the converter includes a free-running rollover counter, a reference register and a comparator. Pulses from a comparator are split into two paths, with each path driving an input of a conventional two-level voltage-output driver.
- One path includes e.g. an exclusive-OR (XOR) gate between the comparator output and the driver input for conditionally inverting the comparator output signal level for that path. Both paths are fed into a plurality of resistive elements connected connected together at a common output node.
- XOR exclusive-OR
- the network's output value will follow its input or be a fraction thereof, without change of duty cycle or output impedance.
- the output node may be connected to a capacitive element to form a low pass filter for generating an analog waveform.
- One advantage of the present invention is realized when the pulse-width-modulated, digital-to-analog converter is in its low gam mode, where a minimal peak to peak voltage may be delivered to a low pass RC filter formed at the output node, thereby minimizing high frequency ripple at the output of the converter.
- Another advantage of the present invention is realized by providing a gain switch functionality for a pulse-width- modulated, digital-to-analog circuit configuration which requires a minimum of additional switching hardware elements, since in preferred form the switch may comprise a single XOR gate element.
- the resistive network in either high gain mode or low gain mode, may be further connected to one or more capacitive elements to form a low pass filter at the output node for generating an analog waveform having an amplitude proportional to the input voltage.
- Fig. 1 is a schematic of the PWM D/A converter with a switching function for switching between a high gain mode and a low gain mode.
- Fig. 2 is an truth table for the Fig. 1 schematic.
- Fig. 3 (a) is a partial illustration of the Fig. 1 schematic in high gain mode.
- Fig. 3 (b) is an equivalent source driving an equivalent resistance of the Fig. 3 (a) schematic in high gain mode.
- Fig. 4 (a) is a partial illustration of the Fig. 1 schematic in low gain mode.
- Fig. 4 (b) is an equivalent source driving an equivalent resistance of the Fig. 4 (a) schematic in low gain mode.
- Fig 5 is a diagrammatic top plan view of a disk drive. Detailed Description of a Preferred Embodiment
- Fig. 1 illustrates a preferred embodiment of a PWM D/A converter 10 incorporating principles of the present invention.
- the PWM D/A converter 10 s responsive to a digital control value 15 held in a register 55.
- the converter 10 includes a switching circuit 20 which enables switching between a high gam mode and a low gam mode in accordance with a logical value B on a path 30.
- the switching circuit 20 comprises an XOR gate that receives a first input signal A from a path 25 leading from a comparator 60 and the second input B on the path 30 which extends from an independent control signal source 35, such as a system microprocessor or other control logic.
- the states of the switch 20 are consistent with the truth table 40 as shown in Fig. 2.
- the Fig. 1 PWM D/A converter 10 further comprises a cyclic counter 45 responsive to a clocking signal 50 for counting to a predetermined value before resetting. (although an up-counter is presently preferred for the counter 45, a down-counter may also be used as a suitable cyclic counter) .
- the digital control value on the path 15 may be generated by a system microprocessor (not shown) , and is stored in a register 55.
- a comparator 60 compares the digital control value held in the register 55 with the count value of the cyclic counter 45 and generates a two level digital output signal 65. More precisely in the Fig. 1 example, if the count value of the counter 45 exceeds the digital control value 15, the comparator 60 generates e.g. a logical true or "high" level 70, graphed in Figs. 3A and 4A. Conversely, if the count value of the counter 45 does not exceed the digital control value 15, the comparator 60 generates e.g. a logical false or "low” level 75. Therefore, the digital control value 15 essentially defines a duty cycle of the comparator 60 output.
- the output from the comparator 60 provides the logical condition A over path 25 to one input of the XOR switch 20 and also to a voltage driver 62.
- the driver 62 selectively switches an output between a voltage supply bus Vref and ground in accordance with the incoming logical condition on path 25.
- the voltage switching characteristics of the voltage driver 62 are selected to be the same as output driver characteristics of the exclusive- OR gate 20.
- a plurality of resistive elements RIA and RIB are connected to form a parallel output resistance network 81.
- the network 81 has a first path 85 leading from an output of the active driver 62 through a resistor RIA to a common node 91.
- the network 81 has a second path 90 leading from an output of the exclusive-OR gate switch 20 through a resistor R2A to the common node 91.
- the common node 91 provides an output path leading to a capacitor CI to ground and to an amplifier 130.
- the resistor elements RIA and R2A are given different resistance values (the difference controlling a low gain operating mode) ; and, the resistances RIA and R2A act in combination with the capacitor CI to provide a low pass filter function 120 upon the signal appearing on the output path 91.
- the input level B on the path 30 to the XOR switch 20 provides a switch control for switching between high gain mode (B input is low) and low gain mode (B input is high) .
- the switch output condition PWM A2 on path 90 is the same as the logic condition A on path 25.
- the switch output condition PWM A2 on path 90 is a logical complement of the logic condition A on path 25 (and the logic condition PWM Al on path 85) .
- the operation of the converter 10 is further illustrated and explained in connection with Figs. 3a and 3b for high gain mode, and Figs. 4a and 4b for low gain mode.
- the XOR gate 20 is shown by the Fig. 2 truth table to have output states which follow the logical output levels A of comparator 60 on path 25.
- both the path 85 and the path 90 of the of the resistive network 81 are driven in parallel by the two level digital output voltage 65 generated by the comparator 65, one path being through the current source 62, and the other path being through the switch 20.
- the comparator output level drives the path 85 and the path 90 in unison. With an open-circuit load condition, this results in minimal to no current flow within the resistive network 81, whereby the output level of the network 81 virtually follows the comparator 60 output value, subject to charge/discharge delay of capacitor CI (if present) .
- the single resistive element 80b may be calculated as the equivalent resistance of the parallel combination of the resistive elements RIA and RIB of resistive network 81.
- the XOR gain switch 20 in the low gain mode is in a state such that its output level is complimentary to the output level of comparator 60.
- the logic levels delivered to the paths 85 and 90 will have like periods with equal and complimentary amplitudes. Since the path 85 and path 90 of the network 81 are no longer driven with like signals, current will flow through resistors RIA and R2A of the network 81, even in the case of an open-circuit load. Thus, the output level of the network 81 will be proportional to the comparator 60 level based on a voltage division at common node 91 of a series network comprising resistive elements RIA and R2A.
- the resistance values of resistive elements RIA and R2A are chosen to give a low gain of (RIA - R2A) / (RIA + R2A) wherein the resistance ratio is greater than zero and less than unity, relative to the high gain mode which is at unity.
- the low gain mode in contrast to the high gain mode, the low gain mode will have the same network 81 equivalent resistance as the high gain mode, however, the equivalent driving voltage 65b will be referenced to the voltage level supplied by the output drivers.
- the signal impedance of the supply bus Vref is considered the same as the ground return path.
- the voltage at node 91 of the resistive network 81 may be segmented into a plurality of voltages with upper and lower boundaries.
- the upper and lower boundaries are defined by the peak values of the comparator output voltage during high gain mode.
- the boundaries are defined by the peak values of the voltage at the resistive network output node 91.
- the number of voltage pulses realized within the boundaries is directly proportional to the bit width of the counter 45 and comparator 60. More precisely, the number of voltage pulses is equivalent to ?*" where n is the bit width of the counter
- the bit width of the counter 45 and the comparator 60 remains constant, the number of voltage pulses in either high gain or low gain modes will also remain constant. However, the upper and lower boundaries of the voltage pulses will substantially differ between high gain mode and low gain mode. Since the low gain mode boundary voltages as shown in Fig. 4b are defined by the peak values of the voltage divider 65b, the low gain range comprises a narrower voltage range having 2 ⁇ " voltage pulses, where n equals the bits width of the counter 45 and comparator 60 values .
- the boundary voltages are referenced to the voltage level supplied by the output drivers and will thus have a wider dynamic voltage range than the low gain mode, which is a benefit thereof.
- either mode will comprise an equivalent number of voltage pulses.
- the resistive network 81 in either high gain mode or low gain mode, may be further connected to the capacitive element CI to form a low pass filter 120 (shown in dashed outline in Fig. 1) for generating an analog waveform having an amplitude proportional to the input voltage.
- a low pass filter 120 shown in dashed outline in Fig. 1
- the PWM D/A converter 10 as shown in Fig. 1 may have many different applications because of its ability to switch between the high gain mode and the low gain mode, such that the high gain mode provides a coarse range of voltage amplitude pulses and the low gain mode provides a fine range of voltage amplitude pulses, wherein the number of pulses does not vary from high gain to low gain, and vice versa.
- one preferred application of the present invention is to deliver an analog control waveform from the filter's output to a servo amplifier 130 driving a voice coil actuator motor 140 of a disk drive 160.
- the voice coil motor 140 is for positioning a transducer 170 carried by an actuator assembly 180 over concentric data tracks 190 of a rotating magnetic disk 200.
- the high gain mode of the circuit 10 is employed to provide an analog coarse positioning signal for rapidly moving the actuator 180 to the vicinity of a target track 190.
- the low gain mode is selected in order to put out a fine positioning signal in order to precisely position the transducer 170 at a target data track 190.
Landscapes
- Engineering & Computer Science (AREA)
- Theoretical Computer Science (AREA)
- Analogue/Digital Conversion (AREA)
- Amplifiers (AREA)
Abstract
Description
Claims
Priority Applications (4)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
AU35164/97A AU3516497A (en) | 1996-07-09 | 1997-07-08 | Pulse-width-modulated digital-to-analog converter with high gain and low gain modes |
EP97931570A EP0852850A4 (en) | 1996-07-09 | 1997-07-08 | Pulse-width-modulated digital-to-analog converter with high gain and low gain modes |
CA002230446A CA2230446A1 (en) | 1996-07-09 | 1997-07-08 | Pulse-width-modulated digital-to-analog converter with high gain and low gain modes |
JP10505320A JPH11513223A (en) | 1996-07-09 | 1997-07-08 | Pulse width modulated digital-to-analog converter with high and low gain modes |
Applications Claiming Priority (2)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US08/677,147 US5712636A (en) | 1996-07-09 | 1996-07-09 | Pulse-width-modulated digital-to-analog converter with high gain and low gain modes |
US08/677,147 | 1996-07-09 |
Publications (1)
Publication Number | Publication Date |
---|---|
WO1998001953A1 true WO1998001953A1 (en) | 1998-01-15 |
Family
ID=24717522
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
PCT/US1997/011839 WO1998001953A1 (en) | 1996-07-09 | 1997-07-08 | Pulse-width-modulated digital-to-analog converter with high gain and low gain modes |
Country Status (8)
Country | Link |
---|---|
US (1) | US5712636A (en) |
EP (1) | EP0852850A4 (en) |
JP (1) | JPH11513223A (en) |
KR (1) | KR19990044515A (en) |
CN (1) | CN1197556A (en) |
AU (1) | AU3516497A (en) |
CA (1) | CA2230446A1 (en) |
WO (1) | WO1998001953A1 (en) |
Families Citing this family (18)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US5936565A (en) * | 1997-12-10 | 1999-08-10 | Nortel Networks Corporation | Digitally controlled duty cycle integration |
JPH11284514A (en) * | 1998-01-27 | 1999-10-15 | Matsushita Electric Ind Co Ltd | Digital-to-analog converter and its method |
DE19857525C2 (en) * | 1998-12-14 | 2003-03-06 | Siemens Ag | power amplifier |
US6459398B1 (en) | 1999-07-20 | 2002-10-01 | D.S.P.C. Technologies Ltd. | Pulse modulated digital to analog converter (DAC) |
US6809851B1 (en) | 2001-10-24 | 2004-10-26 | Decicon, Inc. | MEMS driver |
US6593864B1 (en) | 2002-04-15 | 2003-07-15 | Optical Solutions, Inc. | Digital-to-analog converter with temperature compensation |
US20040189502A1 (en) * | 2003-03-04 | 2004-09-30 | Lee Ying Lau | Multi-level pulse width modulation in digital system |
WO2005048456A2 (en) * | 2003-11-12 | 2005-05-26 | Ying Lau Lee | Multi-level pulse width modulation in digital system |
TWI253636B (en) * | 2003-11-19 | 2006-04-21 | Mediatek Inc | Apparatus with switching servo gain and offset for optical disk device and method thereof |
US7376182B2 (en) * | 2004-08-23 | 2008-05-20 | Microchip Technology Incorporated | Digital processor with pulse width modulation module having dynamically adjustable phase offset capability, high speed operation and simultaneous update of multiple pulse width modulation duty cycle registers |
US20060062291A1 (en) * | 2004-09-20 | 2006-03-23 | Honeywell International Inc. | Digital pulse width modulated controller |
US20090196133A1 (en) * | 2008-02-04 | 2009-08-06 | Chia-Wei Liang | Signal processing apparatus for optical disc and method thereof |
AT508191B1 (en) * | 2009-04-24 | 2012-04-15 | Univ Wien Tech | actuator system |
US7969340B2 (en) * | 2009-07-22 | 2011-06-28 | Mediatek Inc. | Noise-shaped segmented digital-to-analog converter |
GB2531552B (en) * | 2014-10-21 | 2017-12-27 | Polatis Ltd | Crosstalk reduction technique for multi-channel driver circuits |
US20180136355A1 (en) * | 2015-08-03 | 2018-05-17 | Halliburton Energy Services, Inc. | Digital excitation signal generator for downhole logging tools |
JP6626362B2 (en) * | 2016-02-19 | 2019-12-25 | アズビル株式会社 | Filter time constant changing circuit and D / A conversion circuit |
CN106873473A (en) * | 2017-04-06 | 2017-06-20 | 深圳市柯雷科技开发有限公司 | A kind of whole intelligent zeroing circuit of continuously adjustabe |
Citations (5)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US4595910A (en) * | 1983-07-28 | 1986-06-17 | Rca Corporation | Digital-to-analog converter useful in a television receiver |
US4742329A (en) * | 1985-01-28 | 1988-05-03 | Sanyo Electric Co., Ltd. | Digital/analog converter |
US4931751A (en) * | 1989-06-02 | 1990-06-05 | Epyx, Inc. | Apparatus and method for producing pulse width modulated signals from digital information |
US5021788A (en) * | 1989-02-14 | 1991-06-04 | Sony Corporation | Digital analog converter |
US5148168A (en) * | 1990-05-16 | 1992-09-15 | Sony Corporation | Digital-to-analog converter using pulse-width modulation |
Family Cites Families (3)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US5255136A (en) * | 1990-08-17 | 1993-10-19 | Quantum Corporation | High capacity submicro-winchester fixed disk drive |
JP3092237B2 (en) * | 1991-09-13 | 2000-09-25 | ソニー株式会社 | Digital gain variable device |
JPH08223009A (en) * | 1995-02-20 | 1996-08-30 | Hitachi Ltd | Pwm signal modem circuit |
-
1996
- 1996-07-09 US US08/677,147 patent/US5712636A/en not_active Expired - Lifetime
-
1997
- 1997-07-08 WO PCT/US1997/011839 patent/WO1998001953A1/en not_active Application Discontinuation
- 1997-07-08 EP EP97931570A patent/EP0852850A4/en not_active Withdrawn
- 1997-07-08 JP JP10505320A patent/JPH11513223A/en active Pending
- 1997-07-08 AU AU35164/97A patent/AU3516497A/en not_active Abandoned
- 1997-07-08 KR KR1019980701763A patent/KR19990044515A/en not_active Application Discontinuation
- 1997-07-08 CN CN97190870A patent/CN1197556A/en active Pending
- 1997-07-08 CA CA002230446A patent/CA2230446A1/en not_active Abandoned
Patent Citations (5)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US4595910A (en) * | 1983-07-28 | 1986-06-17 | Rca Corporation | Digital-to-analog converter useful in a television receiver |
US4742329A (en) * | 1985-01-28 | 1988-05-03 | Sanyo Electric Co., Ltd. | Digital/analog converter |
US5021788A (en) * | 1989-02-14 | 1991-06-04 | Sony Corporation | Digital analog converter |
US4931751A (en) * | 1989-06-02 | 1990-06-05 | Epyx, Inc. | Apparatus and method for producing pulse width modulated signals from digital information |
US5148168A (en) * | 1990-05-16 | 1992-09-15 | Sony Corporation | Digital-to-analog converter using pulse-width modulation |
Non-Patent Citations (1)
Title |
---|
See also references of EP0852850A4 * |
Also Published As
Publication number | Publication date |
---|---|
CN1197556A (en) | 1998-10-28 |
KR19990044515A (en) | 1999-06-25 |
CA2230446A1 (en) | 1998-01-15 |
AU3516497A (en) | 1998-02-02 |
JPH11513223A (en) | 1999-11-09 |
EP0852850A4 (en) | 2001-12-05 |
US5712636A (en) | 1998-01-27 |
EP0852850A1 (en) | 1998-07-15 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US5712636A (en) | Pulse-width-modulated digital-to-analog converter with high gain and low gain modes | |
US7126781B1 (en) | Disk drive employing a multi-stage pulse width modulated voice coil motor driver | |
US4814674A (en) | Control circuit for a brushless DC motor | |
US6850384B1 (en) | Disk drive comprising oscillators and counters for sensing current in a voice coil motor | |
US6052076A (en) | Digital-to-analog converter having high resolution and high bandwidth | |
EP0580923B1 (en) | Device comprising an error amplifier, a control portion and a circuit for detecting voltage variations in relation to a set value | |
US4879641A (en) | Analog multiplex for sensing the magnitude and sense of the current through a h-bridge stage utilizing a single sensing resistance | |
US6337647B1 (en) | Digital-analog current converter | |
US4823056A (en) | Pulse-width modulation drive circuit | |
US5764165A (en) | Rotated counter bit pulse width modulated digital to analog converter | |
GB2308464A (en) | Drive system for a voice control motor | |
JPH0723589A (en) | Control circuit for h-type bridge circuit | |
EP0613237B1 (en) | Bidirectional chopper transconductance amplifier | |
US4721895A (en) | Multi-speed analog servo | |
EP0259936A2 (en) | Code converter with complementary output voltages | |
EP0460775B1 (en) | A circuit for providing a pulsed output signal from three binary input signals | |
JPS626522A (en) | Triangle wave generating circuit | |
US20240313687A1 (en) | Motor driver circuit, positioning device using it, and hard disk device | |
JP2577425B2 (en) | Drive circuit | |
US20030086488A1 (en) | Method and apparatus for generating pulse width modulated waveforms | |
JPS626521A (en) | Pwm driving circuit | |
JPH0783967A (en) | Peak hold circuit | |
JPS626525A (en) | Pwm drive circuit | |
JPH0511800U (en) | Constant current drive circuit for step motor | |
JPS6119041A (en) | Electron beam deflector |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
WWE | Wipo information: entry into national phase |
Ref document number: 97190870.2 Country of ref document: CN |
|
AK | Designated states |
Kind code of ref document: A1 Designated state(s): AU CA CN JP KR SG |
|
AL | Designated countries for regional patents |
Kind code of ref document: A1 Designated state(s): AT BE CH DE DK ES FI FR GB GR IE IT LU MC NL PT SE |
|
ENP | Entry into the national phase |
Ref document number: 2230446 Country of ref document: CA Ref document number: 2230446 Country of ref document: CA Kind code of ref document: A |
|
WWE | Wipo information: entry into national phase |
Ref document number: 1997931570 Country of ref document: EP |
|
ENP | Entry into the national phase |
Ref document number: 1998 505320 Country of ref document: JP Kind code of ref document: A |
|
WWE | Wipo information: entry into national phase |
Ref document number: 1019980701763 Country of ref document: KR |
|
121 | Ep: the epo has been informed by wipo that ep was designated in this application | ||
WWP | Wipo information: published in national office |
Ref document number: 1997931570 Country of ref document: EP |
|
WWP | Wipo information: published in national office |
Ref document number: 1019980701763 Country of ref document: KR |
|
WWW | Wipo information: withdrawn in national office |
Ref document number: 1997931570 Country of ref document: EP |
|
WWW | Wipo information: withdrawn in national office |
Ref document number: 1019980701763 Country of ref document: KR |