WO1998001953A1 - Pulse-width-modulated digital-to-analog converter with high gain and low gain modes - Google Patents

Pulse-width-modulated digital-to-analog converter with high gain and low gain modes Download PDF

Info

Publication number
WO1998001953A1
WO1998001953A1 PCT/US1997/011839 US9711839W WO9801953A1 WO 1998001953 A1 WO1998001953 A1 WO 1998001953A1 US 9711839 W US9711839 W US 9711839W WO 9801953 A1 WO9801953 A1 WO 9801953A1
Authority
WO
WIPO (PCT)
Prior art keywords
output
gain mode
width
pulse
analog converter
Prior art date
Application number
PCT/US1997/011839
Other languages
French (fr)
Inventor
Bruce D. Buch
Original Assignee
Quantum Corporation
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Quantum Corporation filed Critical Quantum Corporation
Priority to AU35164/97A priority Critical patent/AU3516497A/en
Priority to EP97931570A priority patent/EP0852850A4/en
Priority to CA002230446A priority patent/CA2230446A1/en
Priority to JP10505320A priority patent/JPH11513223A/en
Publication of WO1998001953A1 publication Critical patent/WO1998001953A1/en

Links

Classifications

    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03MCODING; DECODING; CODE CONVERSION IN GENERAL
    • H03M1/00Analogue/digital conversion; Digital/analogue conversion
    • H03M1/66Digital/analogue converters
    • H03M1/82Digital/analogue converters with intermediate conversion to time interval
    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03MCODING; DECODING; CODE CONVERSION IN GENERAL
    • H03M1/00Analogue/digital conversion; Digital/analogue conversion
    • H03M1/66Digital/analogue converters
    • H03M1/82Digital/analogue converters with intermediate conversion to time interval
    • H03M1/822Digital/analogue converters with intermediate conversion to time interval using pulse width modulation
    • H03M1/825Digital/analogue converters with intermediate conversion to time interval using pulse width modulation by comparing the input signal with a digital ramp signal

Definitions

  • the invention relates generally to a pulse-width- modulated digital-to-analog (PWM D/A) converter having a switching feature for switching between a high gain mode and a low gain mode while maintaining a constant output impedance.
  • PWM D/A pulse-width- modulated digital-to-analog
  • a typical PWM D/A converter which is responsive to a digital control value, comprises a cyclic counter for counting, based on a reference clocking signal, to (or from) a predetermined value before resetting. Each incremental count cycle of the counter is compared to the digital control value by a comparator.
  • the comparator generates a two-level digital output signal, which is asserted when the counter value exceeds (or s below) the digital control value.
  • the duty cycle of the comparator output may be controlled by adjusting the digital control value, which is held in a register.
  • the two-level digital output signal may be subsequently low pass filtered and results in an analog waveform having an amplitude that is a function of the duty cycle of the comparator.
  • One conventional method of achieving a pulse-width- modulated, digital-to-analog signal conversion having an output with both a high gam mode and a low gain mode is to increase the resolution of the of the PWM D/A by increasing the bit width of the counter and the comparator during a high gain mode. While during a low gam mode, the output of the PWM D/A may be realized by operating over a proportional range of the increased bit width.
  • the increased resolution of the PWM D/A substantially increases the complexity of the digital circuitry required.
  • the increased resolution decreases the frequency of the two- level digital output signal generated by the comparator, thus increasing the response time of the PWM D/A converter.
  • a second conventional method of achieving a pulse- width-modulated, digital-to-analog signal conversion having an output with both a high gain mode and a low gain mode is to implement two independent PWM D/A channels, wherein the two channels may summed together at the input to the low pass filter.
  • the summing components of the two independent channels are such that one channel implements a high ga mode component, and the other channel implements a low gain mode component.
  • the high gain mode channel is put into a high impedance state, thus removing the high ga n mode component from being summed.
  • very small leakage currents emitted from the high gam mode channel may nevertheless introduce errors into the sum.
  • One general object of the present invention is to provide a pulse-width-modulated digital-to-analog converter which provides multiple gain modes without change m output impedance in a manner overcoming limitations and drawbacks of the prior art.
  • a pulse-width-modulated digital-to-analog converter is responsive to a digital control value for switching between a high gain mode and a low gain mode.
  • the converter includes a free-running rollover counter, a reference register and a comparator. Pulses from a comparator are split into two paths, with each path driving an input of a conventional two-level voltage-output driver.
  • One path includes e.g. an exclusive-OR (XOR) gate between the comparator output and the driver input for conditionally inverting the comparator output signal level for that path. Both paths are fed into a plurality of resistive elements connected connected together at a common output node.
  • XOR exclusive-OR
  • the network's output value will follow its input or be a fraction thereof, without change of duty cycle or output impedance.
  • the output node may be connected to a capacitive element to form a low pass filter for generating an analog waveform.
  • One advantage of the present invention is realized when the pulse-width-modulated, digital-to-analog converter is in its low gam mode, where a minimal peak to peak voltage may be delivered to a low pass RC filter formed at the output node, thereby minimizing high frequency ripple at the output of the converter.
  • Another advantage of the present invention is realized by providing a gain switch functionality for a pulse-width- modulated, digital-to-analog circuit configuration which requires a minimum of additional switching hardware elements, since in preferred form the switch may comprise a single XOR gate element.
  • the resistive network in either high gain mode or low gain mode, may be further connected to one or more capacitive elements to form a low pass filter at the output node for generating an analog waveform having an amplitude proportional to the input voltage.
  • Fig. 1 is a schematic of the PWM D/A converter with a switching function for switching between a high gain mode and a low gain mode.
  • Fig. 2 is an truth table for the Fig. 1 schematic.
  • Fig. 3 (a) is a partial illustration of the Fig. 1 schematic in high gain mode.
  • Fig. 3 (b) is an equivalent source driving an equivalent resistance of the Fig. 3 (a) schematic in high gain mode.
  • Fig. 4 (a) is a partial illustration of the Fig. 1 schematic in low gain mode.
  • Fig. 4 (b) is an equivalent source driving an equivalent resistance of the Fig. 4 (a) schematic in low gain mode.
  • Fig 5 is a diagrammatic top plan view of a disk drive. Detailed Description of a Preferred Embodiment
  • Fig. 1 illustrates a preferred embodiment of a PWM D/A converter 10 incorporating principles of the present invention.
  • the PWM D/A converter 10 s responsive to a digital control value 15 held in a register 55.
  • the converter 10 includes a switching circuit 20 which enables switching between a high gam mode and a low gam mode in accordance with a logical value B on a path 30.
  • the switching circuit 20 comprises an XOR gate that receives a first input signal A from a path 25 leading from a comparator 60 and the second input B on the path 30 which extends from an independent control signal source 35, such as a system microprocessor or other control logic.
  • the states of the switch 20 are consistent with the truth table 40 as shown in Fig. 2.
  • the Fig. 1 PWM D/A converter 10 further comprises a cyclic counter 45 responsive to a clocking signal 50 for counting to a predetermined value before resetting. (although an up-counter is presently preferred for the counter 45, a down-counter may also be used as a suitable cyclic counter) .
  • the digital control value on the path 15 may be generated by a system microprocessor (not shown) , and is stored in a register 55.
  • a comparator 60 compares the digital control value held in the register 55 with the count value of the cyclic counter 45 and generates a two level digital output signal 65. More precisely in the Fig. 1 example, if the count value of the counter 45 exceeds the digital control value 15, the comparator 60 generates e.g. a logical true or "high" level 70, graphed in Figs. 3A and 4A. Conversely, if the count value of the counter 45 does not exceed the digital control value 15, the comparator 60 generates e.g. a logical false or "low” level 75. Therefore, the digital control value 15 essentially defines a duty cycle of the comparator 60 output.
  • the output from the comparator 60 provides the logical condition A over path 25 to one input of the XOR switch 20 and also to a voltage driver 62.
  • the driver 62 selectively switches an output between a voltage supply bus Vref and ground in accordance with the incoming logical condition on path 25.
  • the voltage switching characteristics of the voltage driver 62 are selected to be the same as output driver characteristics of the exclusive- OR gate 20.
  • a plurality of resistive elements RIA and RIB are connected to form a parallel output resistance network 81.
  • the network 81 has a first path 85 leading from an output of the active driver 62 through a resistor RIA to a common node 91.
  • the network 81 has a second path 90 leading from an output of the exclusive-OR gate switch 20 through a resistor R2A to the common node 91.
  • the common node 91 provides an output path leading to a capacitor CI to ground and to an amplifier 130.
  • the resistor elements RIA and R2A are given different resistance values (the difference controlling a low gain operating mode) ; and, the resistances RIA and R2A act in combination with the capacitor CI to provide a low pass filter function 120 upon the signal appearing on the output path 91.
  • the input level B on the path 30 to the XOR switch 20 provides a switch control for switching between high gain mode (B input is low) and low gain mode (B input is high) .
  • the switch output condition PWM A2 on path 90 is the same as the logic condition A on path 25.
  • the switch output condition PWM A2 on path 90 is a logical complement of the logic condition A on path 25 (and the logic condition PWM Al on path 85) .
  • the operation of the converter 10 is further illustrated and explained in connection with Figs. 3a and 3b for high gain mode, and Figs. 4a and 4b for low gain mode.
  • the XOR gate 20 is shown by the Fig. 2 truth table to have output states which follow the logical output levels A of comparator 60 on path 25.
  • both the path 85 and the path 90 of the of the resistive network 81 are driven in parallel by the two level digital output voltage 65 generated by the comparator 65, one path being through the current source 62, and the other path being through the switch 20.
  • the comparator output level drives the path 85 and the path 90 in unison. With an open-circuit load condition, this results in minimal to no current flow within the resistive network 81, whereby the output level of the network 81 virtually follows the comparator 60 output value, subject to charge/discharge delay of capacitor CI (if present) .
  • the single resistive element 80b may be calculated as the equivalent resistance of the parallel combination of the resistive elements RIA and RIB of resistive network 81.
  • the XOR gain switch 20 in the low gain mode is in a state such that its output level is complimentary to the output level of comparator 60.
  • the logic levels delivered to the paths 85 and 90 will have like periods with equal and complimentary amplitudes. Since the path 85 and path 90 of the network 81 are no longer driven with like signals, current will flow through resistors RIA and R2A of the network 81, even in the case of an open-circuit load. Thus, the output level of the network 81 will be proportional to the comparator 60 level based on a voltage division at common node 91 of a series network comprising resistive elements RIA and R2A.
  • the resistance values of resistive elements RIA and R2A are chosen to give a low gain of (RIA - R2A) / (RIA + R2A) wherein the resistance ratio is greater than zero and less than unity, relative to the high gain mode which is at unity.
  • the low gain mode in contrast to the high gain mode, the low gain mode will have the same network 81 equivalent resistance as the high gain mode, however, the equivalent driving voltage 65b will be referenced to the voltage level supplied by the output drivers.
  • the signal impedance of the supply bus Vref is considered the same as the ground return path.
  • the voltage at node 91 of the resistive network 81 may be segmented into a plurality of voltages with upper and lower boundaries.
  • the upper and lower boundaries are defined by the peak values of the comparator output voltage during high gain mode.
  • the boundaries are defined by the peak values of the voltage at the resistive network output node 91.
  • the number of voltage pulses realized within the boundaries is directly proportional to the bit width of the counter 45 and comparator 60. More precisely, the number of voltage pulses is equivalent to ?*" where n is the bit width of the counter
  • the bit width of the counter 45 and the comparator 60 remains constant, the number of voltage pulses in either high gain or low gain modes will also remain constant. However, the upper and lower boundaries of the voltage pulses will substantially differ between high gain mode and low gain mode. Since the low gain mode boundary voltages as shown in Fig. 4b are defined by the peak values of the voltage divider 65b, the low gain range comprises a narrower voltage range having 2 ⁇ " voltage pulses, where n equals the bits width of the counter 45 and comparator 60 values .
  • the boundary voltages are referenced to the voltage level supplied by the output drivers and will thus have a wider dynamic voltage range than the low gain mode, which is a benefit thereof.
  • either mode will comprise an equivalent number of voltage pulses.
  • the resistive network 81 in either high gain mode or low gain mode, may be further connected to the capacitive element CI to form a low pass filter 120 (shown in dashed outline in Fig. 1) for generating an analog waveform having an amplitude proportional to the input voltage.
  • a low pass filter 120 shown in dashed outline in Fig. 1
  • the PWM D/A converter 10 as shown in Fig. 1 may have many different applications because of its ability to switch between the high gain mode and the low gain mode, such that the high gain mode provides a coarse range of voltage amplitude pulses and the low gain mode provides a fine range of voltage amplitude pulses, wherein the number of pulses does not vary from high gain to low gain, and vice versa.
  • one preferred application of the present invention is to deliver an analog control waveform from the filter's output to a servo amplifier 130 driving a voice coil actuator motor 140 of a disk drive 160.
  • the voice coil motor 140 is for positioning a transducer 170 carried by an actuator assembly 180 over concentric data tracks 190 of a rotating magnetic disk 200.
  • the high gain mode of the circuit 10 is employed to provide an analog coarse positioning signal for rapidly moving the actuator 180 to the vicinity of a target track 190.
  • the low gain mode is selected in order to put out a fine positioning signal in order to precisely position the transducer 170 at a target data track 190.

Landscapes

  • Engineering & Computer Science (AREA)
  • Theoretical Computer Science (AREA)
  • Analogue/Digital Conversion (AREA)
  • Amplifiers (AREA)

Abstract

A pulse-width-modulated digital-to-analog converter (10) is responsive to a digital control value (35) for switching between a high gain mode and a low gain mode. The converter includes a free-running rollover counter (45), a reference register (55) and a comparator (60). Pulses from a comparator are split into two paths, one path including a switch (20), and fed into a plurality of resistive elements connected to a common output node (91). Depending on the state of the switch, the network's output value will either follow its input or be a fraction thereof, without change of duty cycle or output impedance. The output node may be connected to a capacitive element (C1) to form a low pass filter for generating an analog waveform.

Description

Pulse-Width-Modulated Digital-To-Analog Converter With High Gain And Low Gain Modes
Cross-Reference to Related Patent
This invention is related to the disclosure of the present inventor's commonly assigned U.S. Patent Application Serial No. 08/642,754, filed on May 3, 1996 and entitled: "Rotated-Bit Pulse Width Modulated Digital-To-Analog
Converter", the disclosure being incorporated herein by reference thereto.
Field of the Invention
The invention relates generally to a pulse-width- modulated digital-to-analog (PWM D/A) converter having a switching feature for switching between a high gain mode and a low gain mode while maintaining a constant output impedance.
Background of the Invention
The function of a PWM D/A is to convert digital values into an analog waveform. A typical PWM D/A converter, which is responsive to a digital control value, comprises a cyclic counter for counting, based on a reference clocking signal, to (or from) a predetermined value before resetting. Each incremental count cycle of the counter is compared to the digital control value by a comparator. The comparator generates a two-level digital output signal, which is asserted when the counter value exceeds (or s below) the digital control value. Generally, the duty cycle of the comparator output may be controlled by adjusting the digital control value, which is held in a register. The two-level digital output signal may be subsequently low pass filtered and results in an analog waveform having an amplitude that is a function of the duty cycle of the comparator. One conventional method of achieving a pulse-width- modulated, digital-to-analog signal conversion having an output with both a high gam mode and a low gain mode is to increase the resolution of the of the PWM D/A by increasing the bit width of the counter and the comparator during a high gain mode. While during a low gam mode, the output of the PWM D/A may be realized by operating over a proportional range of the increased bit width. However, the increased resolution of the PWM D/A substantially increases the complexity of the digital circuitry required. Moreover, the increased resolution decreases the frequency of the two- level digital output signal generated by the comparator, thus increasing the response time of the PWM D/A converter.
A second conventional method of achieving a pulse- width-modulated, digital-to-analog signal conversion having an output with both a high gain mode and a low gain mode is to implement two independent PWM D/A channels, wherein the two channels may summed together at the input to the low pass filter. The summing components of the two independent channels are such that one channel implements a high ga mode component, and the other channel implements a low gain mode component. During low ga mode, the high gain mode channel is put into a high impedance state, thus removing the high ga n mode component from being summed. Although the high gain mode channel is disabled during low ga mode operation, very small leakage currents emitted from the high gam mode channel may nevertheless introduce errors into the sum. Furthermore, it is difficult to maintain a constant output impedance, as realized by the low pass filter, by employing the two independent channels as described.
Thus, a hitherto unsolved need has remained for a method of achieving a pulse-width-modulated, digital-to- analog signal conversion having an output with both a high gain mode and a low gain mode and with substantially constant output impedance. Summary of the Invention
One general object of the present invention is to provide a pulse-width-modulated digital-to-analog converter which provides multiple gain modes without change m output impedance in a manner overcoming limitations and drawbacks of the prior art.
In accordance with principles of the invention, a pulse-width-modulated digital-to-analog converter is responsive to a digital control value for switching between a high gain mode and a low gain mode. The converter includes a free-running rollover counter, a reference register and a comparator. Pulses from a comparator are split into two paths, with each path driving an input of a conventional two-level voltage-output driver. One path includes e.g. an exclusive-OR (XOR) gate between the comparator output and the driver input for conditionally inverting the comparator output signal level for that path. Both paths are fed into a plurality of resistive elements connected connected together at a common output node. Depending on the state of the switch, the network's output value will follow its input or be a fraction thereof, without change of duty cycle or output impedance. The output node may be connected to a capacitive element to form a low pass filter for generating an analog waveform.
One advantage of the present invention is realized when the pulse-width-modulated, digital-to-analog converter is in its low gam mode, where a minimal peak to peak voltage may be delivered to a low pass RC filter formed at the output node, thereby minimizing high frequency ripple at the output of the converter.
Another advantage of the present invention is realized by providing a gain switch functionality for a pulse-width- modulated, digital-to-analog circuit configuration which requires a minimum of additional switching hardware elements, since in preferred form the switch may comprise a single XOR gate element.
The resistive network, in either high gain mode or low gain mode, may be further connected to one or more capacitive elements to form a low pass filter at the output node for generating an analog waveform having an amplitude proportional to the input voltage. Moreover, in either modes, the output impedance of the filter remains substantially constant. Therefore, the filter's time constant will also remains constant, where the time constant, τ , is defined as r=RC, with R defining the filter's equivalent resistance and C defining the filter's equivalent capacitance.
Brief Description of the Drawings
In the drawings:
Fig. 1 is a schematic of the PWM D/A converter with a switching function for switching between a high gain mode and a low gain mode. Fig. 2 is an truth table for the Fig. 1 schematic. Fig. 3 (a) is a partial illustration of the Fig. 1 schematic in high gain mode.
Fig. 3 (b) is an equivalent source driving an equivalent resistance of the Fig. 3 (a) schematic in high gain mode. Fig. 4 (a) is a partial illustration of the Fig. 1 schematic in low gain mode.
Fig. 4 (b) is an equivalent source driving an equivalent resistance of the Fig. 4 (a) schematic in low gain mode. Fig 5 is a diagrammatic top plan view of a disk drive. Detailed Description of a Preferred Embodiment
Fig. 1 illustrates a preferred embodiment of a PWM D/A converter 10 incorporating principles of the present invention. The PWM D/A converter 10 s responsive to a digital control value 15 held in a register 55. The converter 10 includes a switching circuit 20 which enables switching between a high gam mode and a low gam mode in accordance with a logical value B on a path 30. In th s example the switching circuit 20 comprises an XOR gate that receives a first input signal A from a path 25 leading from a comparator 60 and the second input B on the path 30 which extends from an independent control signal source 35, such as a system microprocessor or other control logic. Furthermore, the states of the switch 20 are consistent with the truth table 40 as shown in Fig. 2.
The Fig. 1 PWM D/A converter 10 further comprises a cyclic counter 45 responsive to a clocking signal 50 for counting to a predetermined value before resetting. (While an up-counter is presently preferred for the counter 45, a down-counter may also be used as a suitable cyclic counter) . The digital control value on the path 15 may be generated by a system microprocessor (not shown) , and is stored in a register 55.
During each operational cycle, a comparator 60 compares the digital control value held in the register 55 with the count value of the cyclic counter 45 and generates a two level digital output signal 65. More precisely in the Fig. 1 example, if the count value of the counter 45 exceeds the digital control value 15, the comparator 60 generates e.g. a logical true or "high" level 70, graphed in Figs. 3A and 4A. Conversely, if the count value of the counter 45 does not exceed the digital control value 15, the comparator 60 generates e.g. a logical false or "low" level 75. Therefore, the digital control value 15 essentially defines a duty cycle of the comparator 60 output. The output from the comparator 60 provides the logical condition A over path 25 to one input of the XOR switch 20 and also to a voltage driver 62. The driver 62 selectively switches an output between a voltage supply bus Vref and ground in accordance with the incoming logical condition on path 25. In the present example the voltage switching characteristics of the voltage driver 62 are selected to be the same as output driver characteristics of the exclusive- OR gate 20.
A plurality of resistive elements RIA and RIB are connected to form a parallel output resistance network 81. The network 81 has a first path 85 leading from an output of the active driver 62 through a resistor RIA to a common node 91. The network 81 has a second path 90 leading from an output of the exclusive-OR gate switch 20 through a resistor R2A to the common node 91. And, the common node 91 provides an output path leading to a capacitor CI to ground and to an amplifier 130. The resistor elements RIA and R2A are given different resistance values (the difference controlling a low gain operating mode) ; and, the resistances RIA and R2A act in combination with the capacitor CI to provide a low pass filter function 120 upon the signal appearing on the output path 91.
Operation of the switch 20 is in accordance with the Fig. 2 truth table. The input level B on the path 30 to the XOR switch 20 provides a switch control for switching between high gain mode (B input is low) and low gain mode (B input is high) . During high gain mode, the switch output condition PWM A2 on path 90 is the same as the logic condition A on path 25. During low gain mode, the switch output condition PWM A2 on path 90 is a logical complement of the logic condition A on path 25 (and the logic condition PWM Al on path 85) .
The operation of the converter 10 is further illustrated and explained in connection with Figs. 3a and 3b for high gain mode, and Figs. 4a and 4b for low gain mode. In the Figs. 3a and 3b high gain mode, the XOR gate 20 is shown by the Fig. 2 truth table to have output states which follow the logical output levels A of comparator 60 on path 25. Thus, both the path 85 and the path 90 of the of the resistive network 81 are driven in parallel by the two level digital output voltage 65 generated by the comparator 65, one path being through the current source 62, and the other path being through the switch 20. Further, the comparator output level drives the path 85 and the path 90 in unison. With an open-circuit load condition, this results in minimal to no current flow within the resistive network 81, whereby the output level of the network 81 virtually follows the comparator 60 output value, subject to charge/discharge delay of capacitor CI (if present) .
Since two like signals are driving the path 85 and the path 90 of the resistive network 81 during high gain mode, the components thereof may be theoretically reduced to a single logic source 65, which has like characteristics to the comparator values, driving a single resistive element 80b as shown in Fig. 3b. The single resistive element 80b may be calculated as the equivalent resistance of the parallel combination of the resistive elements RIA and RIB of resistive network 81.
As shown in Figs. 4a and 4b, in the low gain mode the XOR gain switch 20 is in a state such that its output level is complimentary to the output level of comparator 60.
Thus, the logic levels delivered to the paths 85 and 90 will have like periods with equal and complimentary amplitudes. Since the path 85 and path 90 of the network 81 are no longer driven with like signals, current will flow through resistors RIA and R2A of the network 81, even in the case of an open-circuit load. Thus, the output level of the network 81 will be proportional to the comparator 60 level based on a voltage division at common node 91 of a series network comprising resistive elements RIA and R2A. The resistance values of resistive elements RIA and R2A are chosen to give a low gain of (RIA - R2A) / (RIA + R2A) wherein the resistance ratio is greater than zero and less than unity, relative to the high gain mode which is at unity.
Referring to Fig. 4b, in contrast to the high gain mode, the low gain mode will have the same network 81 equivalent resistance as the high gain mode, however, the equivalent driving voltage 65b will be referenced to the voltage level supplied by the output drivers. In this regard, it is important to note that the signal impedance of the supply bus Vref is considered the same as the ground return path.
Depending on the comparator output duty cycle, the voltage at node 91 of the resistive network 81 may be segmented into a plurality of voltages with upper and lower boundaries. The upper and lower boundaries are defined by the peak values of the comparator output voltage during high gain mode. However, during the Fig. 4a and 4b low gain mode, the boundaries are defined by the peak values of the voltage at the resistive network output node 91. The number of voltage pulses realized within the boundaries is directly proportional to the bit width of the counter 45 and comparator 60. More precisely, the number of voltage pulses is equivalent to ?*" where n is the bit width of the counter
45 and the comparator 60.
Since the bit width of the counter 45 and the comparator 60 remains constant, the number of voltage pulses in either high gain or low gain modes will also remain constant. However, the upper and lower boundaries of the voltage pulses will substantially differ between high gain mode and low gain mode. Since the low gain mode boundary voltages as shown in Fig. 4b are defined by the peak values of the voltage divider 65b, the low gain range comprises a narrower voltage range having 2 ^" voltage pulses, where n equals the bits width of the counter 45 and comparator 60 values .
While the circuit 10 operates in the Fig. 3a and 3b high gain mode, the boundary voltages are referenced to the voltage level supplied by the output drivers and will thus have a wider dynamic voltage range than the low gain mode, which is a benefit thereof. However, either mode will comprise an equivalent number of voltage pulses.
The resistive network 81, in either high gain mode or low gain mode, may be further connected to the capacitive element CI to form a low pass filter 120 (shown in dashed outline in Fig. 1) for generating an analog waveform having an amplitude proportional to the input voltage. Moreover, in either mode the impedance of the filter 120 remains constant. Therefore, the filter's time constant will also remains constant, where the time constant, r, is defined as '=RC, with R defining the filter's equivalent resistance and C defining the filter's equivalent capacitance.
The PWM D/A converter 10 as shown in Fig. 1 may have many different applications because of its ability to switch between the high gain mode and the low gain mode, such that the high gain mode provides a coarse range of voltage amplitude pulses and the low gain mode provides a fine range of voltage amplitude pulses, wherein the number of pulses does not vary from high gain to low gain, and vice versa.
Referring to Figs. 1 and 5, one preferred application of the present invention is to deliver an analog control waveform from the filter's output to a servo amplifier 130 driving a voice coil actuator motor 140 of a disk drive 160. The voice coil motor 140 is for positioning a transducer 170 carried by an actuator assembly 180 over concentric data tracks 190 of a rotating magnetic disk 200. During actuator seeking operations (accelerating/decelerating) , the high gain mode of the circuit 10 is employed to provide an analog coarse positioning signal for rapidly moving the actuator 180 to the vicinity of a target track 190. Once the actuator 180 is within range of a target track 190, the low gain mode is selected in order to put out a fine positioning signal in order to precisely position the transducer 170 at a target data track 190.
Having thus described an embodiment of the invention, it will now be appreciated that the objects of the invention have been fully achieved, and it will be understood by those skilled in the art that many changes in construction and widely differing embodiments and applications of the invention will suggest themselves without departing from the spirit and scope of the invention. The disclosure and the description herein are purely illustrative and are not intended to be in any sense limiting.

Claims

What is claimed is:
1. A pulse-width-modulated digital-to-analog converter responsive to a digital control value having a switching means between a high gain mode and a low gain mode in response to a gain mode control signal, comprising:
a roll-over counter responsive to a clocking signal for repetitively counting relative to a predetermined value and resetting;
a comparator connected to compare the digital control value and the counter value and for generating a two-level digital output signal responsive thereto;
a voltage output driver receiving the two-level digital output signal,
the switching means controlled by the gain mode control signal and receiving the two-level digital output signal for switching between the high gain mode and the low gain mode, and
first and second resistive elements connected to a common output node, the first resistive element connected to an output of the voltage driver, the second resistive element connected to an output of the switching means, the output node providing an output for the pulse width modulated digital-to-analog converter.
2. The pulse-width-modulated digital-to-analog converter set forth in claim 1 wherein the switching means comprises an exclusive-OR gate having a first input receiving the two-level digital output signal and having a second input receiving the gain mode control signal.
3. The pulse-width-modulated digital-to-analog converter set forth in claim 2 wherein the network further comprises at least one capacitive element connected to the output node thereby forming a low pass filter having a constant output impedance in both high gain mode and low gain mode.
4. The pulse-width-modulated digital-to-analog converter set forth in claim 1 wherein the first and second resistive elements receive signals having the same amplitude and period during the high gain mode.
5. The pulse-width-modulated digital-to-analog converter set forth in claim 1 wherein the first and second resistive elements (RIA and R2A) receive signals having the same period and complimentary amplitudes during the low gain mode in accordance with a resistance ratio comprising (RIA - R2A)/(R1A + R2A) greater than zero and less than unity, relative to a high gain mode referenced at unity.
6. The pulse-width-modulated digital-to-analog converter set forth in claim 3 wherein the output of the network is segmented into a plurality of voltage pulses having upper and lower boundaries, the boundaries being defined by peak output values of output drivers during the high gain mode, and the boundaries being defined by the peak values at the output node of the network during low gain mode.
7. The pulse-width-modulated digital-to-analog converter set forth in claim 6 wherein the number of voltage pulses realized between the upper and lower boundaries is defined by the expression, * l*n , where n equals a bit width of the counter and the comparator.
8. The pulse-width-modulated digital-to-analog converter set forth in claim 6 wherein the high gain mode defines a coarse range of voltage pulses at the common output node .
9. The pulse-width-modulated digital-to-analog converter set forth in claim 6 wherein the low gain mode defines a fine range of voltage pulses at the common output node .
10. The pulse-width-modulated digital-to-analog converter set forth in claim 3 wherein the filter may be further connected to a voice coil motor of a disk drive via an amplifier for positioning a transducer carrying actuator assembly over concentric data tracks of a rotating magnetic disk.
11. A dual gain mode pulse-width-modulated digital-to- analog converter having an output node and comprising: a roll-over counter for repeatedly counting clock pulses received from a clock source relative to a predetermined roll-over value, a register for holding a pulse-width value, a comparator connected to compare counts reached by the roll-over counter with the pulse-width value, and having a comparator output for putting out a two-level logical signal comprising pulse-width-modulation, a voltage output driver for receiving and buffering the comparator output, a switch for receiving and selectively passing the comparator output in accordance with a gain mode switch signal, a resistive network comprising a first resistive element connected to the voltage output driver, a second resistive element connected to the switch, the first and second resistive elements being connected to a common node forming the output node.
12. The dual gain mode pulse-width-modulated digital- to-analog converter set forth in claim 11 wherein the first and second resistive elements (RIA and R2A) establish a low gain output mode in accordance with a low gain resistance ratio (RIA - R2A) /RIA + R2A) is greater than zero and less than unity and wherein a high gain output mode is referenced to unity.
13. The dual gain mode pulse-width-modulated digital- to-analog converter set forth in claim 11 further comprising a capacitive element connnected in parallel across the output node, thereby forming an output low pass filter with the resistive elements.
14. The dual gain mode pulse-width-modulated digital- to-analog converter set forth in claim 13 further comprising an actuator amplifier and a voice coil actuator, the register holding a pulse-width value for controlling current passing through the voice coil actuator.
15. The dual gain mode pulse-width-modulated digital- to-analog converter set forth in claim 14 wherein the converter, actuator amplifier and voice coil actuator are components of a disk drive, and wherein a controller of the disk drive provides the pulse-width value to the register and provides the mode switch signal to the switch to cause the converter to operate in a high gain mode during a track seeking operation, and to cause the converter to operate in a low gain mode during track settling and following operation, of the disk drive.
PCT/US1997/011839 1996-07-09 1997-07-08 Pulse-width-modulated digital-to-analog converter with high gain and low gain modes WO1998001953A1 (en)

Priority Applications (4)

Application Number Priority Date Filing Date Title
AU35164/97A AU3516497A (en) 1996-07-09 1997-07-08 Pulse-width-modulated digital-to-analog converter with high gain and low gain modes
EP97931570A EP0852850A4 (en) 1996-07-09 1997-07-08 Pulse-width-modulated digital-to-analog converter with high gain and low gain modes
CA002230446A CA2230446A1 (en) 1996-07-09 1997-07-08 Pulse-width-modulated digital-to-analog converter with high gain and low gain modes
JP10505320A JPH11513223A (en) 1996-07-09 1997-07-08 Pulse width modulated digital-to-analog converter with high and low gain modes

Applications Claiming Priority (2)

Application Number Priority Date Filing Date Title
US08/677,147 US5712636A (en) 1996-07-09 1996-07-09 Pulse-width-modulated digital-to-analog converter with high gain and low gain modes
US08/677,147 1996-07-09

Publications (1)

Publication Number Publication Date
WO1998001953A1 true WO1998001953A1 (en) 1998-01-15

Family

ID=24717522

Family Applications (1)

Application Number Title Priority Date Filing Date
PCT/US1997/011839 WO1998001953A1 (en) 1996-07-09 1997-07-08 Pulse-width-modulated digital-to-analog converter with high gain and low gain modes

Country Status (8)

Country Link
US (1) US5712636A (en)
EP (1) EP0852850A4 (en)
JP (1) JPH11513223A (en)
KR (1) KR19990044515A (en)
CN (1) CN1197556A (en)
AU (1) AU3516497A (en)
CA (1) CA2230446A1 (en)
WO (1) WO1998001953A1 (en)

Families Citing this family (18)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5936565A (en) * 1997-12-10 1999-08-10 Nortel Networks Corporation Digitally controlled duty cycle integration
JPH11284514A (en) * 1998-01-27 1999-10-15 Matsushita Electric Ind Co Ltd Digital-to-analog converter and its method
DE19857525C2 (en) * 1998-12-14 2003-03-06 Siemens Ag power amplifier
US6459398B1 (en) 1999-07-20 2002-10-01 D.S.P.C. Technologies Ltd. Pulse modulated digital to analog converter (DAC)
US6809851B1 (en) 2001-10-24 2004-10-26 Decicon, Inc. MEMS driver
US6593864B1 (en) 2002-04-15 2003-07-15 Optical Solutions, Inc. Digital-to-analog converter with temperature compensation
US20040189502A1 (en) * 2003-03-04 2004-09-30 Lee Ying Lau Multi-level pulse width modulation in digital system
WO2005048456A2 (en) * 2003-11-12 2005-05-26 Ying Lau Lee Multi-level pulse width modulation in digital system
TWI253636B (en) * 2003-11-19 2006-04-21 Mediatek Inc Apparatus with switching servo gain and offset for optical disk device and method thereof
US7376182B2 (en) * 2004-08-23 2008-05-20 Microchip Technology Incorporated Digital processor with pulse width modulation module having dynamically adjustable phase offset capability, high speed operation and simultaneous update of multiple pulse width modulation duty cycle registers
US20060062291A1 (en) * 2004-09-20 2006-03-23 Honeywell International Inc. Digital pulse width modulated controller
US20090196133A1 (en) * 2008-02-04 2009-08-06 Chia-Wei Liang Signal processing apparatus for optical disc and method thereof
AT508191B1 (en) * 2009-04-24 2012-04-15 Univ Wien Tech actuator system
US7969340B2 (en) * 2009-07-22 2011-06-28 Mediatek Inc. Noise-shaped segmented digital-to-analog converter
GB2531552B (en) * 2014-10-21 2017-12-27 Polatis Ltd Crosstalk reduction technique for multi-channel driver circuits
US20180136355A1 (en) * 2015-08-03 2018-05-17 Halliburton Energy Services, Inc. Digital excitation signal generator for downhole logging tools
JP6626362B2 (en) * 2016-02-19 2019-12-25 アズビル株式会社 Filter time constant changing circuit and D / A conversion circuit
CN106873473A (en) * 2017-04-06 2017-06-20 深圳市柯雷科技开发有限公司 A kind of whole intelligent zeroing circuit of continuously adjustabe

Citations (5)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4595910A (en) * 1983-07-28 1986-06-17 Rca Corporation Digital-to-analog converter useful in a television receiver
US4742329A (en) * 1985-01-28 1988-05-03 Sanyo Electric Co., Ltd. Digital/analog converter
US4931751A (en) * 1989-06-02 1990-06-05 Epyx, Inc. Apparatus and method for producing pulse width modulated signals from digital information
US5021788A (en) * 1989-02-14 1991-06-04 Sony Corporation Digital analog converter
US5148168A (en) * 1990-05-16 1992-09-15 Sony Corporation Digital-to-analog converter using pulse-width modulation

Family Cites Families (3)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5255136A (en) * 1990-08-17 1993-10-19 Quantum Corporation High capacity submicro-winchester fixed disk drive
JP3092237B2 (en) * 1991-09-13 2000-09-25 ソニー株式会社 Digital gain variable device
JPH08223009A (en) * 1995-02-20 1996-08-30 Hitachi Ltd Pwm signal modem circuit

Patent Citations (5)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4595910A (en) * 1983-07-28 1986-06-17 Rca Corporation Digital-to-analog converter useful in a television receiver
US4742329A (en) * 1985-01-28 1988-05-03 Sanyo Electric Co., Ltd. Digital/analog converter
US5021788A (en) * 1989-02-14 1991-06-04 Sony Corporation Digital analog converter
US4931751A (en) * 1989-06-02 1990-06-05 Epyx, Inc. Apparatus and method for producing pulse width modulated signals from digital information
US5148168A (en) * 1990-05-16 1992-09-15 Sony Corporation Digital-to-analog converter using pulse-width modulation

Non-Patent Citations (1)

* Cited by examiner, † Cited by third party
Title
See also references of EP0852850A4 *

Also Published As

Publication number Publication date
CN1197556A (en) 1998-10-28
KR19990044515A (en) 1999-06-25
CA2230446A1 (en) 1998-01-15
AU3516497A (en) 1998-02-02
JPH11513223A (en) 1999-11-09
EP0852850A4 (en) 2001-12-05
US5712636A (en) 1998-01-27
EP0852850A1 (en) 1998-07-15

Similar Documents

Publication Publication Date Title
US5712636A (en) Pulse-width-modulated digital-to-analog converter with high gain and low gain modes
US7126781B1 (en) Disk drive employing a multi-stage pulse width modulated voice coil motor driver
US4814674A (en) Control circuit for a brushless DC motor
US6850384B1 (en) Disk drive comprising oscillators and counters for sensing current in a voice coil motor
US6052076A (en) Digital-to-analog converter having high resolution and high bandwidth
EP0580923B1 (en) Device comprising an error amplifier, a control portion and a circuit for detecting voltage variations in relation to a set value
US4879641A (en) Analog multiplex for sensing the magnitude and sense of the current through a h-bridge stage utilizing a single sensing resistance
US6337647B1 (en) Digital-analog current converter
US4823056A (en) Pulse-width modulation drive circuit
US5764165A (en) Rotated counter bit pulse width modulated digital to analog converter
GB2308464A (en) Drive system for a voice control motor
JPH0723589A (en) Control circuit for h-type bridge circuit
EP0613237B1 (en) Bidirectional chopper transconductance amplifier
US4721895A (en) Multi-speed analog servo
EP0259936A2 (en) Code converter with complementary output voltages
EP0460775B1 (en) A circuit for providing a pulsed output signal from three binary input signals
JPS626522A (en) Triangle wave generating circuit
US20240313687A1 (en) Motor driver circuit, positioning device using it, and hard disk device
JP2577425B2 (en) Drive circuit
US20030086488A1 (en) Method and apparatus for generating pulse width modulated waveforms
JPS626521A (en) Pwm driving circuit
JPH0783967A (en) Peak hold circuit
JPS626525A (en) Pwm drive circuit
JPH0511800U (en) Constant current drive circuit for step motor
JPS6119041A (en) Electron beam deflector

Legal Events

Date Code Title Description
WWE Wipo information: entry into national phase

Ref document number: 97190870.2

Country of ref document: CN

AK Designated states

Kind code of ref document: A1

Designated state(s): AU CA CN JP KR SG

AL Designated countries for regional patents

Kind code of ref document: A1

Designated state(s): AT BE CH DE DK ES FI FR GB GR IE IT LU MC NL PT SE

ENP Entry into the national phase

Ref document number: 2230446

Country of ref document: CA

Ref document number: 2230446

Country of ref document: CA

Kind code of ref document: A

WWE Wipo information: entry into national phase

Ref document number: 1997931570

Country of ref document: EP

ENP Entry into the national phase

Ref document number: 1998 505320

Country of ref document: JP

Kind code of ref document: A

WWE Wipo information: entry into national phase

Ref document number: 1019980701763

Country of ref document: KR

121 Ep: the epo has been informed by wipo that ep was designated in this application
WWP Wipo information: published in national office

Ref document number: 1997931570

Country of ref document: EP

WWP Wipo information: published in national office

Ref document number: 1019980701763

Country of ref document: KR

WWW Wipo information: withdrawn in national office

Ref document number: 1997931570

Country of ref document: EP

WWW Wipo information: withdrawn in national office

Ref document number: 1019980701763

Country of ref document: KR