WO1994027224A1 - Apparatus and method for automatic recognition and configuration of a peripheral device - Google Patents
Apparatus and method for automatic recognition and configuration of a peripheral device Download PDFInfo
- Publication number
- WO1994027224A1 WO1994027224A1 PCT/US1994/004982 US9404982W WO9427224A1 WO 1994027224 A1 WO1994027224 A1 WO 1994027224A1 US 9404982 W US9404982 W US 9404982W WO 9427224 A1 WO9427224 A1 WO 9427224A1
- Authority
- WO
- WIPO (PCT)
- Prior art keywords
- peripheral
- connector
- interface
- peripheral device
- signal
- Prior art date
Links
Classifications
-
- G—PHYSICS
- G06—COMPUTING; CALCULATING OR COUNTING
- G06F—ELECTRIC DIGITAL DATA PROCESSING
- G06F9/00—Arrangements for program control, e.g. control units
- G06F9/06—Arrangements for program control, e.g. control units using stored programs, i.e. using an internal store of processing equipment to receive or retain programs
- G06F9/44—Arrangements for executing specific programs
- G06F9/4401—Bootstrapping
- G06F9/4411—Configuring for operating with peripheral devices; Loading of device drivers
-
- G—PHYSICS
- G06—COMPUTING; CALCULATING OR COUNTING
- G06F—ELECTRIC DIGITAL DATA PROCESSING
- G06F13/00—Interconnection of, or transfer of information or other signals between, memories, input/output devices or central processing units
- G06F13/38—Information transfer, e.g. on bus
- G06F13/40—Bus structure
- G06F13/4063—Device-to-bus coupling
- G06F13/4068—Electrical coupling
-
- G—PHYSICS
- G06—COMPUTING; CALCULATING OR COUNTING
- G06F—ELECTRIC DIGITAL DATA PROCESSING
- G06F15/00—Digital computers in general; Data processing equipment in general
- G06F15/16—Combinations of two or more digital computers each having at least an arithmetic unit, a program unit and a register, e.g. for a simultaneous processing of several programs
- G06F15/177—Initialisation or configuration control
-
- G—PHYSICS
- G06—COMPUTING; CALCULATING OR COUNTING
- G06F—ELECTRIC DIGITAL DATA PROCESSING
- G06F2213/00—Indexing scheme relating to interconnection of, or transfer of information or other signals between, memories, input/output devices or central processing units
- G06F2213/0004—Parallel ports, e.g. centronics
Definitions
- This invention relates generally to the connection between a computer and a peripheral device. This invention more particularly relates to an apparatus and method for recognizing a peripheral device from a cable connection and for automatically configuring the recognized peripheral device.
- Some computers include a single peripheral port used for connection to an external peripheral device.
- the peripheral port is generally in the form of a female connector positioned on the backplane of the computer.
- the computer is interconnected with a peripheral device through a cable that includes a male connector including a number of connector pins.
- the female connector includes a corresponding number of pin receptacles.
- peripheral ports have had dedicated functions.
- many early computers included a peripheral port that was dedicated for parallel (a parallel port) connection to another device, such as a printer.
- a dual-function peripheral port that affords the capability to use a single port for two different peripheral devices.
- recent computers have used a dual-function peripheral port to serve as an external floppy disk drive port and as a parallel port.
- the necessity for dual function peripheral ports is largely driven by the expanding portable computer market.
- the small size of portable computers reduces the amount of space for peripheral ports. Therefore, disparate peripheral devices should be attachable to a single port with minimal user intervention.
- Dual-function peripheral ports used in the past rely upon an external peripheral selection switch to designate whether the port is being used as a parallel port or as an external floppy disk drive port.
- the setting of the switch is sensed and then used by the central processing unit (CPU) of the computer to load the appropriate peripheral device driver program.
- the external peripheral selection switch used in the aforementioned prior art devices is inconvenient to use: the computer operator must remember to set the switch, the switch may be jostled from its original position, and the computer must be re-booted each time the switch setting- is changed.
- the switch also presents design constraints as the switch should be positioned in a location that is convenient for the user.
- external peripheral selection switches are relatively expensive to install.
- peripheral devices could conceivably be used at a single peripheral port if the peripheral device was identifiable.
- a multi-way external switch could be used to identify the connected peripheral device.
- One possible technique for eliminating the external configuration switch is to use cable pins to identify the peripheral device.
- two or more cable pins could be dedicated to conveying peripheral identification signals generated by a peripheral device.
- the host device would sense the peripheral identification signals and then would load the appropriate peripheral device driver program.
- a decoding mechanism must be provided to identify the pin signals for the peripheral devices.
- the decoding mechanism must accommodate the phenomenon that the pin signals from the peripheral devices will initially arrive at different times due to the mechanics of connecting a cable.
- the apparatus includes a connector that receives two or more peripheral identification signals, which are generated by the peripheral device's connector or by the peripheral device attached to the connector. Peripheral device data signals, which are also received at the connector, are routed by a connector interface. A number of interface circuits are provided to control the different types of peripheral devices that may be attached to the connector. The interface circuits are coupled to configuration registers that provide operational information for the interface circuits. A transition detector identifies any change in the peripheral identification signals.
- any change in the peripheral identification signals corresponds to a change in the peripheral device attached to the connector.
- the peripheral identification signals will indicate that no device is connected to the connector interface. Then, when another peripheral device is connected to the connector interface, a corresponding set of peripheral identification signals will be received.
- an apparatus 20A for automatic recognition and configuration of a cable-connected peripheral device is disclosed.
- the apparatus 20A ir J-udes a peripheral controller 22A which, for the sake of illustration, is depicted as being connected to a separate host computer 24A.
- the peripheral controller 22A would typically be in the form of a card positioned within the host computer 24A.
- the peripheral controller 22A may form a portion of the input/output section of the host computer 24A.
- Configuration registers 36 are provided to store configuration information that is accessed by the interface circuits 30. As known by those skilled in the art, configuration registers 36 store information concerning a predefined set of system functions, such as pin functionality, power down information, and the I/O addresses of functions. Prior to the operation of a given peripheral device, the corresponding peripheral device interface circuit 30 accesses the configuration registers 36 to obtain the appropriate- information regarding the system and peripheral functions.
- Configuration registers 36 are commonly loaded through a buffer 38 that may be used in accordance with the invention.
- the buffer 38 is connected to a controller interface 40 that provides a link to the system bus 42 of the host computer 24A.
- Connector 25 is coupled to two data lines 66, 68.
- a controller 39 is positioned between the connector 25 and the controller interface 40.
- the controller 39 includes logic constituting a transition detector 50, an interface disable generator 52, and a signal delay compensater 54.
- the controller 39 calls its "IDG” program, the interface disable generator 52.
- the interface disable generator 52 generates an appropriate command that temporarily disables connector interface 29.
- a control signal is generated so that the enable pin “E” of the connector interface receives a "low” signal that prevents the connector interface from transmitting data to or from the connector 25.
- a signal delay compensator 54 may also be provide to augment the action of the interface disable generator 52. That is, the signal delay compensater 54 continues to provide a "low" signal to the enable pin "E" of the connector interface, so as to disable the receipt of new connector data until stable (and thus valid) peripheral identification signals are received.
- the signal delay compensater 54 is required because the positioning of a male connector in connector 25 will result in some pins from the male connector entering the connector 25 before other pins. Thus, the pins corresponding to conductors 66 and 68 may enter the connector at different times.
- the signal delay compensater 54 accounts for this phenomenon by disabling the connector interface 29.
- the signal delay compensator 54 also preferably provides a disabling signal to connector interface 29 for a period of time sufficient to decode the peripheral device, to download the relevant configuration data, and to load the corresponding driver software for use by the host computer, as will be discussed below. In most cases, .5 to 2 seconds of additional delay will be appropriate for this purpose.
- the logic of the transition detector 50 may be implemented in a low cost microcontroller or state machine.
- the interface disable generator 52 merely requires the generation of an appropriate signal to be applied to the connector interface 29.
- peripheral Parallel_Port (13)
- Line 12 tests for the condition for a parallel port, as defined in Table I. If the condition is satisfied, then line 13 assigns the "peripheral" variable to "parallel_port". The remaining code tests for the other peripheral options. Note that line 18 identifies a condition in which no peripheral is attached to connector 25. In this case, the connector interface is preferably disabled, as previously described.
- the identity of the peripheral is used by the interface controller 58 to send appropriate control signals to connector interface 29. After a peripheral is identified, the operation of an interface controller 58 is known in the art.
- FIG. 2 provides a flow-chart representation of the methodology of the invention as described in relation to Figure 1.
- the first step depicted in the figure is a "reset” step (block 70) .
- This step is equivalent to turning the host computer "ON”.
- the reset step (block 70) is followed by a disable connector interface step (block 72) .
- This step activates the interface disable generator 52.
- a delay step (block 73) is then provided. As discussed above, the purpose of the delay is to allow the peripheral identification signals to settle.
- the peripheral identification signals are then decoded by signal decoder 56 (block 74) .
- the appropriate configuration data (say, SCSI configuration data 61) is loaded through the host bus 42, through the controller interface 40, through buffer 38, and into configuration registers 36 (block 76) .
- the host computer 24 unloads the previous software driver program and loads the new driver program corresponding to the newly attached peripheral (step 77) .
- the next step associated with the method of Figure 2 is to enable the connector interface (block 78) .
- this enabling feature may be initiated by the deactivation of the signal delay compensator 54.
- the appropriate configuration data may be accessed in the configuration registers 36 by the appropriate interface circuit. This will result in standard operation of the peripheral device (block 80) .
- the transition detector 50 will be active to identify whether there has been a transition on connector 25. If no transition is identified, then standard operation continues (block 80) , otherwise, the interface connector is disabled (block 72) , and the processing of Figure 2 is repeated.
- the signal transition detection, interface disabling, signal delay compensation, and signal decode are all executed on the peripheral controller 22B.
- the peripheral identification signals are decoded at a controller 94.
- the controller 94 may be a low cost commercially available microcontroller, or state machine.
- the controller 94 generates an appropriate interface disable signal, which is applied to port "E" of the connector interface 29.
- the controller 94 also controls the connection interface 29 peripheral signal selection through port "S".
- signal delay compensation is handled through hardware elements.
- a standard low pass filter 90 is provided to filter high frequency "glitches" that may be produced when a new connection is made at connector 25.
- the peripheral identification signals are conveyed from the low pass filter 90 to a delay element 92, which may be a standard RC circuit with a time constant of approximately 50 milliseconds.
- the detained output from the delay element 92 is then applied to the controller 94. While the controller 94 is used to decode the peripheral identification signals in this embodiment, this decoded data must be transferred to the host CPU 44 so that the appropriate configuration data may be loaded from memory module 46.
- the controller 94 provides an appropriate disable signal to the connector interface 29 for a sufficient time to allow the appropriate configuration data to be loaded into the configuration registers.
Landscapes
- Engineering & Computer Science (AREA)
- Theoretical Computer Science (AREA)
- Software Systems (AREA)
- General Engineering & Computer Science (AREA)
- Physics & Mathematics (AREA)
- General Physics & Mathematics (AREA)
- Computer Hardware Design (AREA)
- Computer Security & Cryptography (AREA)
- Debugging And Monitoring (AREA)
- Information Transfer Systems (AREA)
- Bus Control (AREA)
- Stored Programmes (AREA)
Abstract
A computer system includes a peripheral device connector interface that automatically identifies the type of peripheral device, if any, coupled to the interface and configures itself for handling data flows to and from peripheral devices of the identified type. The system includes a connector that receives a number of peripheral identification signals that are generated by a peripheral device attached to the connector. Peripheral device data signals, which are also received at the connector, are routed by a connector interface. A number of interface circuits are provided to control the different types of peripheral devices that may be attached to the connector. The interface circuits are coupled to configuration registers that provide operational information for the interface circuits. A transition detector identifies any change in the peripheral identification signals. Any change in the peripheral identification signals corresponds to a change in the peripheral device attached to the connector. In response to a change peripheral device, an interface disable generator applies a disable signal to the connector interface. A signal decoder is then used to decode the peripheral identification signals so as to identify the peripheral attached to the connector. After the peripheral is identified, configuration data for the peripheral is loaded into the configuration registers.
Description
APPARATUS AND METHOD FOR AUTOMATIC RECOGNITION AND CONFIGURATION OF A PERIPHERAL DEVICE
Brief Description of the Invention
This invention relates generally to the connection between a computer and a peripheral device. This invention more particularly relates to an apparatus and method for recognizing a peripheral device from a cable connection and for automatically configuring the recognized peripheral device.
Background of the Invention Some computers include a single peripheral port used for connection to an external peripheral device. The peripheral port is generally in the form of a female connector positioned on the backplane of the computer. The computer is interconnected with a peripheral device through a cable that includes a male connector including a number of connector pins. The female connector includes a corresponding number of pin receptacles.
Traditionally, peripheral ports have had dedicated functions. For example, many early computers included a peripheral port that was dedicated for parallel (a parallel port) connection to another device, such as a printer. Recently, computer makers have provided a dual-function peripheral port that affords the capability to use a single port for two different peripheral devices. For example, recent computers have used a dual-function peripheral port to serve as an external floppy disk drive port and as a parallel port. The necessity for dual function peripheral ports is largely driven by the expanding portable computer market. The small size of portable computers reduces the amount of space for peripheral ports. Therefore, disparate peripheral devices should be attachable to a single port
with minimal user intervention.
Dual-function peripheral ports used in the past rely upon an external peripheral selection switch to designate whether the port is being used as a parallel port or as an external floppy disk drive port. When the computer is turned on or reset, the setting of the switch is sensed and then used by the central processing unit (CPU) of the computer to load the appropriate peripheral device driver program. The external peripheral selection switch used in the aforementioned prior art devices is inconvenient to use: the computer operator must remember to set the switch, the switch may be jostled from its original position, and the computer must be re-booted each time the switch setting- is changed. The switch also presents design constraints as the switch should be positioned in a location that is convenient for the user. Finally, external peripheral selection switches are relatively expensive to install.
For the foregoing reasons, it would be advantageous to eliminate the requirement of an external peripheral selection switch. It would also be advantageous to expand the utility of a dual-function peripheral port to a multi¬ functional peripheral port.
Multiple peripheral devices could conceivably be used at a single peripheral port if the peripheral device was identifiable. Of course, a multi-way external switch could be used to identify the connected peripheral device. However, the problems with such an external switch were described above. One possible technique for eliminating the external configuration switch is to use cable pins to identify the peripheral device. In other words, two or more cable pins could be dedicated to conveying peripheral identification signals generated by a peripheral device. The host device would sense the peripheral identification signals and then would load the appropriate peripheral device driver program.
There are several problems associated with this approach. First, a decoding mechanism must be provided to identify the pin signals for the peripheral devices. Next, the decoding mechanism must accommodate the phenomenon that the pin signals from the peripheral devices will initially arrive at different times due to the mechanics of connecting a cable. Specifically, when a cable is physically connected to a port, some pins of the cable are likely to be inserted into the connector before others. This time difference, small by human standards, may be very large in a computer environment. Thus, a mechanism must be provided to account for connection delays, to insure that the proper peripheral identification signal is read.
Objects and Summary of the Invention
It is a general object of the invention to provide a method and apparatus for automatically recognizing and configuring a cable-connected peripheral device.
It is another object of the invention to provide a multi-function peripheral port.
It is a related object of the invention to provide a multi-function peripheral port that eliminates the need for an external peripheral selection switch.
It is another object of the invention to provide a multi-function peripheral port that will recognize a connection to a new peripheral device without the need for rebooting the host computer.
These and other objects are achieved by an apparatus and method for automatically recognizing and configuring a peripheral device. The apparatus includes a connector that receives two or more peripheral identification signals, which are generated by the peripheral device's connector or by the peripheral device attached to the connector. Peripheral device data signals, which are also received at the connector, are routed by a connector interface. A number of interface circuits are provided to control the different types of peripheral devices that may be attached
to the connector. The interface circuits are coupled to configuration registers that provide operational information for the interface circuits. A transition detector identifies any change in the peripheral identification signals.
Any change in the peripheral identification signals corresponds to a change in the peripheral device attached to the connector. Typically, after one peripheral device is disconnected, the peripheral identification signals will indicate that no device is connected to the connector interface. Then, when another peripheral device is connected to the connector interface, a corresponding set of peripheral identification signals will be received.
In response to a change in the peripheral identification signals, an interface disable generator disables the connector interface. A signal decoder is then used to decode the peripheral identification signals so as to identify the peripheral attached to the connector. After the peripheral is identified, configuration data for the host and peripheral interface is loaded into the configuration registers and corresponding driver software is loaded by the host computer. Thereafter, normal operation between the host computer and the peripheral device can commence. With the present invention, a powered peripheral may be attached to a powered host computer.
Brief Description of the Drawings
For a better understanding of the nature and objects of the invention, reference should be made to the following detailed description taken in conjunction with the accompanying drawings, in which:
FIGURE 1 is an apparatus for automatic configuration of a cable-connected peripheral device.
FIGURE 2 depicts a method for automatic configuration of a cable-connected peripheral device.
FIGURE 3 is an alternate embodiment of an apparatus for automatic configuration of a cable-connected peripheral
device.
Like reference numerals refer to corresponding parts throughout the several views of the drawings.
Detailed Description of the Invention
Referring to Figure 1, an apparatus 20A for automatic recognition and configuration of a cable-connected peripheral device is disclosed. The apparatus 20A ir J-udes a peripheral controller 22A which, for the sake of illustration, is depicted as being connected to a separate host computer 24A. In actuality, the peripheral controller 22A would typically be in the form of a card positioned within the host computer 24A. In the alternative, the peripheral controller 22A may form a portion of the input/output section of the host computer 24A.
The peripheral controller 22A includes a connector 25 that receives a cable 26, 27 coupled to an external peripheral device 28. The connector 25 would typically be a female connector positioned on the backplane of the host computer 24A.
The connector 25 is coupled to a connector interface 29, which may be a multiplexer. The connector interface 29 is coupled to a number of interface circuits 30 that support the different types of peripherals that may be attached to the connector 25. By way of example, Figure 1 depicts parallel port circuitry 30A, Small Computer System Interface (SCSI) circuitry 3OB, and a floppy disk drive controller 30C. Other configurations for the interface circuits 30 are possible. For instance, parallel port circuitry 30A and the SCSI circuitry 30B may be combined into a single port or another type of peripheral port may be provided, if desired.
Configuration registers 36 are provided to store configuration information that is accessed by the interface circuits 30. As known by those skilled in the art, configuration registers 36 store information concerning a predefined set of system functions, such as pin
functionality, power down information, and the I/O addresses of functions. Prior to the operation of a given peripheral device, the corresponding peripheral device interface circuit 30 accesses the configuration registers 36 to obtain the appropriate- information regarding the system and peripheral functions.
Configuration registers 36 are commonly loaded through a buffer 38 that may be used in accordance with the invention. The buffer 38 is connected to a controller interface 40 that provides a link to the system bus 42 of the host computer 24A. Connector 25 is coupled to two data lines 66, 68. A controller 39 is positioned between the connector 25 and the controller interface 40. As will be more fully described below, the controller 39 includes logic constituting a transition detector 50, an interface disable generator 52, and a signal delay compensater 54.
A host CPU 44 coordinates the operation of the host computer 24A. The host CPU 44 is coupled to a memory module 46 that may be any combination of RAM, ROM, or disk memory. The memory module 46 stores a number of programs that coordinate the automatic recognition and configuration of a cable-connected peripheral device. These programs include: a signal decoder 56, and an interface controller 58. Also stored in the memory module 46 is parallel port configuration data 60, SCSI configuration data 61, and floppy controller configuration data 62, as well as a parallel port driver program 63, a SCSI driver program 64 and a floppy disk driver program 65.
Having provided a description of the elements comprising the automatic configuration apparatus of the invention, attention presently turns to the operation of those elements. In the described embodiment of the invention, connector 25 includes two pins for peripheral identification. These pins are coupled to conductors 66 and 68. The conductors 66 and 68 respectively convey first and second digital peripheral identification signals from the connector 25 to the controller 39.
As implied by the name, the peripheral identification signals identify the type of peripheral connected to connector 25. By way of example, the following decoding scheme may be used:
Table I
First Peripheral Second Peripheral Peripheral
Identification Identification
Signal Signal
0 0 Parallel Port 0 1 Floppy
1 0 SCSI 1 1 No Device
Thus, for instance, if the first peripheral identification signal (sometimes referred to herein as PIS_1) is low ("0") and the second peripheral identification signal (sometimes referred to herein as PIS_2) is high ("1"), then the connector 25 is coupled to a floppy disk drive. In the alternative, if both the first peripheral identification signal and the second peripheral identification signal are high, then no device is coupled to the connector 25. In this case, the connector interface 29 should be disabled, in which case all the connector pins of the connector interface other than the device identifying pins are set to "tristate" (put into a high impedance state) .
The transition detector 50 is initially utilized to determine whether there has been a transition in the status of the peripheral identification signals. The following pseudocode may be used to implement the logic of the transition detector:
While ON do ( 1) begin ( 2)
Transition = False ( 3)
If PIS_1 ≠ Prior_l ( 4) then Transition = True ( 5)
Else if PIS_2 ≠ Prior_2 ( 6) then Transition = True ( 7)
Prior_l = PIS_1 ( 8)
Prior_2 = PIS_2 ( 9)
If Transition then CALL IDG (10) end (11)
Lines (1), (2), and (11) of the pseudocode establish a loop which is active as long as the host computer 24A is "ON". Line (3) is for the initialization of the boolean variable "transition". Lines (4) through (7) test for a transition in signal values by comparing the present signal values to the preceding signal values. Specifically, the first peripheral interface signal (PIS_1) is compared to a preceding first peripheral interface signal (Prior_l) . If the values are not equivalent, then a transition in the signal has occurred and the "transition" variable is set to true.
Lines (8) and (9) copy the present peripheral interface signals (PIS_1, PIS_2) into variable (Prior_l, Prior_2) representing the prior peripheral identification signal values, which will be compared to new peripheral interface signals on the next iteration of the loop.
If the boolean variable "transition" is set to "true", then the controller 39 calls its "IDG" program, the interface disable generator 52. The interface disable generator 52 generates an appropriate command that temporarily disables connector interface 29. In particular, a control signal is generated so that the enable pin "E" of the connector interface receives a "low" signal that prevents the connector interface from transmitting data to or from the connector 25. This prevents data received from over the connector interface 29 from being erroneously processed by an interface circuit 30 with the wrong configuration data and drivers. For example, corrupted data would result if the SCSI configuration and driver were still loaded and in use immediately after a floppy disk drive was coupled to the connector 25. In that case, the floppy disk drive data
would be treated as if it were SCSI data. The immediate disabling of the controller interface 29 is also important because it insures that inappropriate power levels are not applied to the newly connected peripheral. A signal delay compensator 54 may also be provide to augment the action of the interface disable generator 52. That is, the signal delay compensater 54 continues to provide a "low" signal to the enable pin "E" of the connector interface, so as to disable the receipt of new connector data until stable (and thus valid) peripheral identification signals are received. The signal delay compensater 54 is required because the positioning of a male connector in connector 25 will result in some pins from the male connector entering the connector 25 before other pins. Thus, the pins corresponding to conductors 66 and 68 may enter the connector at different times. The signal delay compensater 54 accounts for this phenomenon by disabling the connector interface 29. The signal delay compensator 54 also preferably provides a disabling signal to connector interface 29 for a period of time sufficient to decode the peripheral device, to download the relevant configuration data, and to load the corresponding driver software for use by the host computer, as will be discussed below. In most cases, .5 to 2 seconds of additional delay will be appropriate for this purpose.
The logic of the transition detector 50 may be implemented in a low cost microcontroller or state machine. The interface disable generator 52 merely requires the generation of an appropriate signal to be applied to the connector interface 29.
The remaining processing steps of the invention may be executed by the host computer 24A. In particular, by using controller interface 40, host bus 42, memory 46 and host CPU 44, a number of remaining functions can be performed on the host computer 24A which will generate control signals for execution by the peripheral controller 22A. For example, after the peripheral interface signals have had an
opportunity to settle, they are decoded by signal decoder 56, running on the host computer 24A. Based upon Table I defined above, the signal decoder 56 may be executed in pseudocode as follows:
If (PIS_1 = 0) and (PIS_2 = 0) (12) then peripheral = Parallel_Port (13)
If (PIS_l = 0) and (PIS_2 = 1) (14) then peripheral = Floppy_Controiler (15) If (PIS_1 = 1). and (PIS_2 = 0) (16) then peripheral - SCSI (17)
If (PIS_1 = 1) and (PIS_2 = 1) (18) then peripheral = No Device (19)
Line 12 tests for the condition for a parallel port, as defined in Table I. If the condition is satisfied, then line 13 assigns the "peripheral" variable to "parallel_port". The remaining code tests for the other peripheral options. Note that line 18 identifies a condition in which no peripheral is attached to connector 25. In this case, the connector interface is preferably disabled, as previously described.
The identity of the peripheral is used by the interface controller 58 to send appropriate control signals to connector interface 29. After a peripheral is identified, the operation of an interface controller 58 is known in the art.
The identity of the peripheral is also used to download the appropriate configuration data. Namely, parallel port configuration data 60, SCSI configuration data 61, and floppy configuration data 62 are stored in memory module 46. Once the appropriate peripheral is identified, the corresponding configuration data is downloaded through buffer 38 into the configuration registers 36. From the configuration registers 36, the configuration data may be accessed by the appropriate interface circuit 30.
Figure 2 provides a flow-chart representation of the methodology of the invention as described in relation to
Figure 1. The first step depicted in the figure is a "reset" step (block 70) . This step is equivalent to turning the host computer "ON". The reset step (block 70) is followed by a disable connector interface step (block 72) . This step activates the interface disable generator 52. When restarting the host computer 24A, it is preferable to immediately disable the connector interface 29 for a predetermined period of time (approximately 200 milliseconds) . This allows peripheral identification signals to be generated by a peripheral and to be applied through connector 25.
A delay step (block 73) is then provided. As discussed above, the purpose of the delay is to allow the peripheral identification signals to settle. The peripheral identification signals are then decoded by signal decoder 56 (block 74) . In response to the identification of the peripheral during the decoding step (block 74) , the appropriate configuration data (say, SCSI configuration data 61) is loaded through the host bus 42, through the controller interface 40, through buffer 38, and into configuration registers 36 (block 76) . After the configuration data is loaded, the host computer 24 unloads the previous software driver program and loads the new driver program corresponding to the newly attached peripheral (step 77) .
The next step associated with the method of Figure 2 is to enable the connector interface (block 78) . As previously discussed, this enabling feature may be initiated by the deactivation of the signal delay compensator 54.
At this juncture, the appropriate configuration data may be accessed in the configuration registers 36 by the appropriate interface circuit. This will result in standard operation of the peripheral device (block 80) . During the "ON" state of the host computer 24A, the transition detector 50 will be active to identify whether there has been a transition on connector 25. If no
transition is identified, then standard operation continues (block 80) , otherwise, the interface connector is disabled (block 72) , and the processing of Figure 2 is repeated.
Turning now to Figure 3, an alternate embodiment of an apparatus 20B for automatically recognizing and configuring a peripheral is disclosed. In this embodiment, the signal transition detection, interface disabling, signal delay compensation, and signal decode are all executed on the peripheral controller 22B. In particular, the peripheral identification signals are decoded at a controller 94. The controller 94 may be a low cost commercially available microcontroller, or state machine. The controller 94 generates an appropriate interface disable signal, which is applied to port "E" of the connector interface 29. The controller 94 also controls the connection interface 29 peripheral signal selection through port "S".
In this embodiment, signal delay compensation is handled through hardware elements. In particular, a standard low pass filter 90 is provided to filter high frequency "glitches" that may be produced when a new connection is made at connector 25. The peripheral identification signals are conveyed from the low pass filter 90 to a delay element 92, which may be a standard RC circuit with a time constant of approximately 50 milliseconds. The detained output from the delay element 92 is then applied to the controller 94. While the controller 94 is used to decode the peripheral identification signals in this embodiment, this decoded data must be transferred to the host CPU 44 so that the appropriate configuration data may be loaded from memory module 46. The controller 94 provides an appropriate disable signal to the connector interface 29 for a sufficient time to allow the appropriate configuration data to be loaded into the configuration registers. The host CPU 44 may command the controller 94 to enable the connector interface 29 after the configuration data is loaded.
The apparatus of Figure 3 includes a data register 96 and an index register 98, which are used to read and write to the configuration registers 36. The index register 98 can point to each configuration register. The data at the location indicated by the index register is transferred to the configuration registers 36 through the data register 96. Thus, a method and apparatus for automatically recognizing and configuring a cable-connected peripheral device has been described. The method and apparatus of the invention allows for a multi-function peripheral port that does not rely upon an external peripheral selection switch. The apparatus accommodates for signal delays associated with the connection of a peripheral device, and then automatically recognizes a newly attached peripheral. The newly attached peripheral is configured on-line, without the need for rebooting the host computer. The invention allows a powered peripheral to be attached to a powered host computer.
The foregoing descriptions of specific embodiments of the present invention are presented for purposes of illustration and description. They are not intended to be exhaustive or to limit the invention to the precise forms disclosed, obviously many modifications and variations are possible in view of the above teachings. The embodiments were chosen and described in order to best explain the principles of the invention and its practical applications, to thereby enable others skilled in the art to best utilize the invention and various embodiments with various modifications as are suited to the particular use con- templated. It is intended that the scope of the invention be defined by the following Claims and their equivalents.
Claims
1. Apparatus for automatically recognizing and operating cooperatively with a plurality of predefined different types of peripheral devices, said apparatus comprising: a connector interface for transmitting and receiving peripheral device data signals to and from a peripheral device coupled thereto, and for receiving a plurality of peripheral identification signals from said peripheral device; interface control circuits coupled to said connector interface; a plurality of configuration registers coupled to said plurality of interface circuits, said configuration registers storing values that govern operation of said interface control circuits; a transition detector, coupled to said connector interface, for identifying a change in signal value in said plurality of peripheral identification signals, said change in signal value indicating connection or disconnection of a peripheral device to said connector interface; an interface disable generator, activated by said transition detector, for temporarily applying a disable signal to said connector interface, said disable signal preventing said connector interface from transmitting and sending said peripheral device data signals; a signal decoder, coupled to said connector interface, for identifying the type of peripheral device, if any, connected to said connector interface, based upon said plurality of peripheral identification signals; and means, coupled to said configuration registers and said transition detector, for loading configuration data into said configuration registers, in accordance with said identified peripheral device type.
2. The apparatus of claim 1, said interface disable generator further generating a time signal a predefined amount of time after said transition detector last detects a change in said signal value; said configuration data loading means coupled to receive said time signal from said interface disable generator so as to load said configuration data in response to said time signal.
3. An apparatus for automatically recognizing and configuring a peripheral device, said apparatus comprising: a connector for receiving a first peripheral identification signal and a second peripheral identification signal, said first peripheral identification signal and said second peripheral identification signal being generated by a peripheral device coupled to said connector; a connector interface coupled to said connector, said connector interface controlling the routing of peripheral device data signals generated by said peripheral device and received at said connector; a plurality of interface circuits coupled to said connector interface; a plurality of configuration registers coupled to said plurality of interface circuits; a transition detector, coupled to said connector, for identifying a change in signal value in said first peripheral identification signal or said second peripheral identification signal, said change in signal value indicating a changed cable connection at said connector; an interface disable generator, activated by said transition detector, for applying a disable signal to said connector interface for a predetermined period of time, said disable signal preventing said connector interface from routing said peripheral device data signals, said interface disable generator being coupled to said transition detector; and a signal decoder for identifying said peripheral device based upon said first peripheral identification signal and said second peripheral identification signal, said signal decoder being coupled to said connector interface and said transition detector.
4. The apparatus of claim 3 further comprising: means for loading configuration data into said configuration registers after said peripheral device is identified.
5. The apparatus of claim 3 wherein said connector interface is a multiplexer.
6. The apparatus of claim 3 wherein said plurality of interface circuits includes a parallel port circuit.
7. The apparatus of claim 3 wherein said plurality of interface circuits includes a SCSI circuit.
8. The apparatus of claim 3 wherein said plurality of interface circuits includes a floppy controller.
9. The apparatus of claim 3 further comprising a low pass filter positioned between said connector and said transition detector, said low pass filter providing a filter for high frequency signals produced when a connection is made at said connector.
10. A method for recognizing and configuring a cable-connected peripheral device, said method comprising the steps of: receiving a plurality of peripheral identification signals from a peripheral device to be identified; identifying a change in signal value in said plurality of peripheral identification signals; temporarily disabling receipt of peripheral data generated by said peripheral device after said change in signal value is identified; and identifying said peripheral device based upon said changed value of said plurality of peripheral identification signals.
11. The method of claim 10 further comprising the step of: enabling the receipt of peripheral data after said identifying step has identified said peripheral device.
12. The method of claim 10 further comprising the step of: loading configuration data into said configuration registers after said peripheral device is identified.
13. The method of claim 10 further comprising the step of: unloading a former driver program after said peripheral device is identified; and re-loading a new driver program after said peripheral device is identified.
Priority Applications (4)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
EP94916022A EP0698240B1 (en) | 1993-05-07 | 1994-04-28 | Apparatus and method for automatic recognition and configuration of a peripheral device |
DE69414105T DE69414105T2 (en) | 1993-05-07 | 1994-04-28 | DEVICE AND METHOD FOR AUTOMATICALLY DETECTING AND CONFIGURING A PERIPHERAL DEVICE |
KR1019950704926A KR100302888B1 (en) | 1993-05-07 | 1994-04-28 | Devices and methods for automatic recognition and configuration of peripherals |
JP6524688A JPH08511887A (en) | 1993-05-07 | 1994-04-28 | Device and method for automatic recognition and configuration of peripheral devices |
Applications Claiming Priority (2)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US08/058,397 | 1993-05-07 | ||
US08/058,397 US5548782A (en) | 1993-05-07 | 1993-05-07 | Apparatus for preventing transferring of data with peripheral device for period of time in response to connection or disconnection of the device with the apparatus |
Publications (1)
Publication Number | Publication Date |
---|---|
WO1994027224A1 true WO1994027224A1 (en) | 1994-11-24 |
Family
ID=22016570
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
PCT/US1994/004982 WO1994027224A1 (en) | 1993-05-07 | 1994-04-28 | Apparatus and method for automatic recognition and configuration of a peripheral device |
Country Status (6)
Country | Link |
---|---|
US (1) | US5548782A (en) |
EP (1) | EP0698240B1 (en) |
JP (1) | JPH08511887A (en) |
KR (1) | KR100302888B1 (en) |
DE (1) | DE69414105T2 (en) |
WO (1) | WO1994027224A1 (en) |
Cited By (16)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
EP0661637A1 (en) * | 1993-12-30 | 1995-07-05 | International Business Machines Corporation | Configuration and RAM/ROM control of daughter card residing on adapter card |
EP0723232A1 (en) * | 1995-01-19 | 1996-07-24 | United Microelectronics Corporation | Controlling method and apparatus for supporting hard disk and/or CD-ROM drives through the PCMCIA interface |
EP0882304A1 (en) * | 1996-02-20 | 1998-12-09 | Iomega Corporation | Multiple interface input/output port for a peripheral device |
EP0905608A1 (en) * | 1997-09-29 | 1999-03-31 | Canon Kabushiki Kaisha | Multi-function peripheral apparatus, network system, control method and storage medium |
WO2000041074A2 (en) * | 1999-01-05 | 2000-07-13 | Lucent Technologies, Inc. | Apparatus and method for dynamically reconfiguring an io device |
WO2000043855A1 (en) * | 1999-01-07 | 2000-07-27 | Remedan Aps. | A control device for a computer, use of a control device, a computer comprising a control device, and a method of connecting and disconnecting units in a computer |
WO2001038997A1 (en) * | 1999-11-25 | 2001-05-31 | Nmi Electronics Limited | Computer module and motherboard |
KR20030064040A (en) * | 2002-01-25 | 2003-07-31 | 삼성전자주식회사 | Apparatus for setting unit and managing database |
SG109417A1 (en) * | 2000-03-07 | 2005-03-30 | Duggal Gurpinder | Apparatus for device configuration |
SG118066A1 (en) * | 2000-08-25 | 2006-01-27 | Serial System Ltd | A reconfigurable communication interface and method therefor |
US7071972B2 (en) | 1997-08-26 | 2006-07-04 | Canon Kabushiki Kaisha | Detecting device information including information about a device |
EP2226730A1 (en) * | 2009-03-03 | 2010-09-08 | HTC Corporation | Electronic device, electronic system and method therefore for automatically detecting and identifying peripheral device |
WO2014081658A1 (en) * | 2012-11-20 | 2014-05-30 | Intel Corporation | Configuring signals based on device conditions |
US9015370B2 (en) | 2010-03-18 | 2015-04-21 | Panasonic Intellectual Property Management Co., Ltd. | Information processing system |
GB2520725A (en) * | 2013-11-29 | 2015-06-03 | St Microelectronics Res & Dev | Circuitry for configuring entities |
GB2581665B (en) * | 2017-10-31 | 2022-05-25 | Mitsubishi Heavy Ind Mach Systems Ltd | Information processing system, information processing method and program |
Families Citing this family (60)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JPH06337838A (en) * | 1993-05-28 | 1994-12-06 | Fujitsu Ltd | Unit mounting/non-mounting detection |
US5818182A (en) * | 1993-08-13 | 1998-10-06 | Apple Computer, Inc. | Removable media ejection system |
US5781798A (en) * | 1993-12-30 | 1998-07-14 | International Business Machines Corporation | Method and apparatus for providing hot swapping capability in a computer system with static peripheral driver software |
US5701515A (en) * | 1994-06-16 | 1997-12-23 | Apple Computer, Inc. | Interface for switching plurality of pin contacts to transmit data line and plurality of pin contacts to receive data line to interface with serial controller |
US5794014A (en) * | 1994-06-27 | 1998-08-11 | Cirrus Logic, Inc. | Method and apparatus for interfacing between peripherals of multiple formats and a single system bus |
US5909560A (en) * | 1995-06-06 | 1999-06-01 | National Semiconductor Corporation | Target peripheral device detection in a multi-bus system |
WO1997002519A1 (en) * | 1995-06-30 | 1997-01-23 | Siemens Energy & Automation, Inc. | Voltage regulator controller having means for automatic configuration of accessory devices |
US5781744A (en) * | 1995-08-25 | 1998-07-14 | Apple Computer, Inc. | Method and apparatus for ensuring safe peripheral connection |
US5940586A (en) * | 1995-10-16 | 1999-08-17 | International Business Machines Corporation | Method and apparatus for detecting the presence of and disabling defective bus expansion devices or Industry Standard Architecture (ISA) adapters |
US5828899A (en) * | 1996-01-04 | 1998-10-27 | Compaq Computer Corporation | System for peripheral devices recursively generating unique addresses based on the number of devices connected dependent upon the relative position to the port |
JPH09237141A (en) * | 1996-02-29 | 1997-09-09 | Toshiba Corp | Computer system and extension unit to be applied to the same |
US5787019A (en) * | 1996-05-10 | 1998-07-28 | Apple Computer, Inc. | System and method for handling dynamic changes in device states |
US5964852A (en) * | 1996-11-08 | 1999-10-12 | Rockwell International Corporation | Programmable data port interface adapter |
US5867728A (en) * | 1996-12-17 | 1999-02-02 | Compaq Computer Corp. | Preventing corruption in a multiple processor computer system during a peripheral device configuration cycle |
US5878276A (en) * | 1997-01-09 | 1999-03-02 | International Business Machines Corporation | Handheld computer which establishes an input device as master over the CPU when it is coupled to the system |
US5949979A (en) * | 1997-02-12 | 1999-09-07 | Apple Computer, Inc. | Method and apparatus for dynamic addition of buses to a computer system |
DE19708755A1 (en) * | 1997-03-04 | 1998-09-17 | Michael Tasler | Flexible interface |
US6012103A (en) * | 1997-07-02 | 2000-01-04 | Cypress Semiconductor Corp. | Bus interface system and method |
JP3980131B2 (en) * | 1997-09-25 | 2007-09-26 | 松下電器産業株式会社 | Control device, initially settable communication system, and control method for initially settable communication system |
US5978861A (en) | 1997-09-30 | 1999-11-02 | Iomega Corporation | Device and method for continuously polling for communication bus type and termination |
JP3851435B2 (en) * | 1997-12-11 | 2006-11-29 | ペンタックス株式会社 | Image reading system |
US6363137B1 (en) | 1998-04-01 | 2002-03-26 | Sharp Kabushiki Kaisha | Information terminal apparatus |
US6035355A (en) * | 1998-04-27 | 2000-03-07 | International Business Machines Corporation | PCI system and adapter requirements following reset |
US6121967A (en) * | 1998-05-04 | 2000-09-19 | Apple Computer, Inc. | Method and apparatus for controlling media bays in a computer system |
US6442734B1 (en) * | 1998-07-08 | 2002-08-27 | Microsoft Corporation | Method and apparatus for detecting the type of interface to which a peripheral device is connected |
US6625790B1 (en) | 1998-07-08 | 2003-09-23 | Microsoft Corporation | Method and apparatus for detecting the type of interface to which a peripheral device is connected |
US6460094B1 (en) * | 1998-07-08 | 2002-10-01 | Microsoft Corporation | Peripheral device configured to detect the type of interface to which it is connected and configuring itself accordingly |
US6202095B1 (en) | 1998-10-07 | 2001-03-13 | International Business Machines Corporation | Defining characteristics between processing systems |
US6330622B1 (en) | 1998-10-23 | 2001-12-11 | Intel Corporation | Direct processor access via an external multi-purpose interface |
US6263381B1 (en) * | 1998-11-13 | 2001-07-17 | Tommyca Freadman | Preconditioning system for facilitating switching between electronic devices using automatic peripheral connection button to download predetermined software/parameters and automatically activating microphone and plurality of speakers |
US6935946B2 (en) * | 1999-09-24 | 2005-08-30 | Igt | Video gaming apparatus for wagering with universal computerized controller and I/O interface for unique architecture |
US6934774B1 (en) * | 1999-12-20 | 2005-08-23 | Fujitsu Limited | Method and system for reliable device configuration in a computer system |
US7043641B1 (en) | 2000-03-08 | 2006-05-09 | Igt | Encryption in a secure computerized gaming system |
CA2402389A1 (en) | 2000-03-08 | 2002-09-19 | Shuffle Master, Inc. | Computerized gaming system, method and apparatus |
US7988559B2 (en) | 2001-03-08 | 2011-08-02 | Igt | Computerized gaming system, method and apparatus |
KR100744497B1 (en) * | 2000-12-30 | 2007-08-01 | 엘지전자 주식회사 | Apparatus for recording of digital TV |
US7203841B2 (en) * | 2001-03-08 | 2007-04-10 | Igt | Encryption in a secure computerized gaming system |
US7248597B2 (en) | 2001-05-02 | 2007-07-24 | Nvidia Corporation | General purpose input/output controller |
EP1433078A4 (en) | 2001-09-10 | 2006-11-15 | Igt Reno Nev | Method for developing gaming programs compatible with a computerized gaming operating system and apparatus |
US6902481B2 (en) | 2001-09-28 | 2005-06-07 | Igt | Decoupling of the graphical presentation of a game from the presentation logic |
US7931533B2 (en) | 2001-09-28 | 2011-04-26 | Igt | Game development architecture that decouples the game logic from the graphics logics |
US8708828B2 (en) | 2001-09-28 | 2014-04-29 | Igt | Pluggable modular gaming modifiers and configuration templates for gaming environments |
TWI235322B (en) * | 2001-10-19 | 2005-07-01 | Lite On It Corp | Method for automatically switching control over mass storage device interface and architecture thereof |
WO2003085988A1 (en) * | 2002-04-04 | 2003-10-16 | Grass Valley (U.S.) Inc. | Modular broadcast television products |
US6607139B1 (en) * | 2002-04-19 | 2003-08-19 | Aboxom Systems, Inc. | Multi-function network card |
US7325203B2 (en) * | 2003-08-11 | 2008-01-29 | Ricoh Company, Ltd. | Configuring a graphical user interface on a multifunction peripheral |
US7275213B2 (en) * | 2003-08-11 | 2007-09-25 | Ricoh Company, Ltd. | Configuring a graphical user interface on a multifunction peripheral |
TWI292533B (en) * | 2003-11-20 | 2008-01-11 | Sunplus Technology Co Ltd | System for accessing a plurality of devices by using single bus and control apparatus therein |
US20050190398A1 (en) * | 2004-03-01 | 2005-09-01 | Jayasimha Nuggehalli | Multifunction peripheral for data collection and distribution |
SE0401531D0 (en) * | 2004-06-15 | 2004-06-15 | Hms Ind Networks Ab | Communications module interface |
US7409469B2 (en) * | 2004-06-17 | 2008-08-05 | International Business Machines Corporation | Multi-chip digital system having a plurality of controllers with input and output pins wherein self-identification signal are received and transmitted |
CA2577412A1 (en) * | 2004-09-02 | 2006-03-16 | Thomas Licensing S.A. | Method for dynamic configuration of an electronic system with variable input and output signals |
US7908406B2 (en) * | 2006-06-21 | 2011-03-15 | Finisar Corporation | Interface architecture for facilitating communication regardless of protocol |
CN101466009B (en) * | 2007-12-17 | 2010-10-06 | 佛山普立华科技有限公司 | Electronic equipment and method for sharing same transmission interface for audio and video signal |
US20110231527A1 (en) * | 2008-12-26 | 2011-09-22 | Gregory Herlein | Method and apparatus for configurating devices |
JP5328511B2 (en) * | 2009-06-24 | 2013-10-30 | キヤノン株式会社 | Information processing apparatus, information processing apparatus control method, and program |
US20110208885A1 (en) * | 2010-02-25 | 2011-08-25 | Panasonic Corporation | Data bus control method and apparatus |
US9052758B2 (en) * | 2010-12-31 | 2015-06-09 | Blackberry Limited | System and method for detecting accidental peripheral device disconnection |
GB2523516B (en) | 2013-01-28 | 2021-05-19 | Hewlett Packard Development Co | Detecting device installation and removal on a port |
US9946681B1 (en) * | 2015-06-29 | 2018-04-17 | Western Digital Technologies, Inc. | Host configured multi serial interface device |
Citations (3)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
EP0351961A2 (en) * | 1988-07-22 | 1990-01-24 | International Business Machines Corporation | Automatic reconfiguring apparatus |
EP0490373A1 (en) * | 1990-12-12 | 1992-06-17 | Canon Kabushiki Kaisha | Electronic apparatus having connection means |
EP0552873A1 (en) * | 1992-01-20 | 1993-07-28 | International Business Machines Corporation | Modifying system configuration in a computer system |
Family Cites Families (9)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US4972470A (en) * | 1987-08-06 | 1990-11-20 | Steven Farago | Programmable connector |
US4964124A (en) * | 1988-12-27 | 1990-10-16 | World Computer Corporation | Computer peripheral tester |
US5210855A (en) * | 1989-06-09 | 1993-05-11 | International Business Machines Corporation | System for computer peripheral bus for allowing hot extraction on insertion without disrupting adjacent devices |
US5287531A (en) * | 1990-10-31 | 1994-02-15 | Compaq Computer Corp. | Daisy-chained serial shift register for determining configuration of removable circuit boards in a computer system |
US5317693A (en) * | 1991-04-04 | 1994-05-31 | Digital Equipment Corporation | Computer peripheral device network with peripheral address resetting capabilities |
GB9108599D0 (en) * | 1991-04-22 | 1991-06-05 | Pilkington Micro Electronics | Peripheral controller |
US5335329A (en) * | 1991-07-18 | 1994-08-02 | Texas Microsystems, Inc. | Apparatus for providing DMA functionality to devices located in a bus expansion chassis |
US5428748A (en) * | 1992-09-24 | 1995-06-27 | National Semiconductor Corporation | Method and apparatus for automatically configuring a computer peripheral |
KR960003066A (en) * | 1994-06-30 | 1996-01-26 | 배순훈 | Frequency multiplier with improved operating characteristics |
-
1993
- 1993-05-07 US US08/058,397 patent/US5548782A/en not_active Expired - Lifetime
-
1994
- 1994-04-28 DE DE69414105T patent/DE69414105T2/en not_active Expired - Lifetime
- 1994-04-28 JP JP6524688A patent/JPH08511887A/en not_active Ceased
- 1994-04-28 KR KR1019950704926A patent/KR100302888B1/en not_active IP Right Cessation
- 1994-04-28 WO PCT/US1994/004982 patent/WO1994027224A1/en active IP Right Grant
- 1994-04-28 EP EP94916022A patent/EP0698240B1/en not_active Expired - Lifetime
Patent Citations (3)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
EP0351961A2 (en) * | 1988-07-22 | 1990-01-24 | International Business Machines Corporation | Automatic reconfiguring apparatus |
EP0490373A1 (en) * | 1990-12-12 | 1992-06-17 | Canon Kabushiki Kaisha | Electronic apparatus having connection means |
EP0552873A1 (en) * | 1992-01-20 | 1993-07-28 | International Business Machines Corporation | Modifying system configuration in a computer system |
Non-Patent Citations (2)
Title |
---|
"circuits to allow cartridge hot-plugging", IBM TECHNICAL DISCLOSURE BULLETIN, vol. 29, no. 7, December 1986 (1986-12-01), NEW YORK US, pages 2877 - 2878 * |
"control circuit for hot plugging a ROS cartridge", IBM TECHNICAL DISCLOSURE BULLETIN, vol. 29, no. 3, August 1986 (1986-08-01), NEW YORK US, pages 1060 - 1062 * |
Cited By (28)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
EP0661637A1 (en) * | 1993-12-30 | 1995-07-05 | International Business Machines Corporation | Configuration and RAM/ROM control of daughter card residing on adapter card |
EP0723232A1 (en) * | 1995-01-19 | 1996-07-24 | United Microelectronics Corporation | Controlling method and apparatus for supporting hard disk and/or CD-ROM drives through the PCMCIA interface |
US5596562A (en) * | 1995-01-19 | 1997-01-21 | United Microelectronics Corp. | Controlling method and apparatus for supporting hard disk and/or CD-ROM drives through the PCMCIA interface |
EP0882304A1 (en) * | 1996-02-20 | 1998-12-09 | Iomega Corporation | Multiple interface input/output port for a peripheral device |
EP0882304A4 (en) * | 1996-02-20 | 1999-06-23 | Iomega Corp | Multiple interface input/output port for a peripheral device |
US7071972B2 (en) | 1997-08-26 | 2006-07-04 | Canon Kabushiki Kaisha | Detecting device information including information about a device |
US7213067B2 (en) | 1997-09-29 | 2007-05-01 | Canon Kabushiki Kaisha | System, apparatus and control method for monitoring system changes within a network configuration |
EP0905608A1 (en) * | 1997-09-29 | 1999-03-31 | Canon Kabushiki Kaisha | Multi-function peripheral apparatus, network system, control method and storage medium |
US6557033B2 (en) * | 1997-09-29 | 2003-04-29 | Canon Kabushiki Kaisha | System, apparatus and control method for monitoring system changes within a network configuration |
WO2000041074A2 (en) * | 1999-01-05 | 2000-07-13 | Lucent Technologies, Inc. | Apparatus and method for dynamically reconfiguring an io device |
WO2000041074A3 (en) * | 1999-01-05 | 2000-11-02 | Lucent Technologies Inc | Apparatus and method for dynamically reconfiguring an io device |
GB2359911B (en) * | 1999-01-05 | 2003-09-24 | Lucent Technologies Inc | Apparatus and method for dynamically reconfiguring an IO device |
GB2359911A (en) * | 1999-01-05 | 2001-09-05 | Lucent Technologies Inc | Apparatus and method for dynamically reconfiguring an IO device |
WO2000043855A1 (en) * | 1999-01-07 | 2000-07-27 | Remedan Aps. | A control device for a computer, use of a control device, a computer comprising a control device, and a method of connecting and disconnecting units in a computer |
JP2002535767A (en) * | 1999-01-07 | 2002-10-22 | レメダン エイピーエス | Control device for computer, method of using control device, computer having control device, and method of connecting and disconnecting units in computer |
US7322048B2 (en) | 1999-01-07 | 2008-01-22 | Remedan Aps | Control device for a computer and a computer comprising such a control device |
WO2001038997A1 (en) * | 1999-11-25 | 2001-05-31 | Nmi Electronics Limited | Computer module and motherboard |
SG109417A1 (en) * | 2000-03-07 | 2005-03-30 | Duggal Gurpinder | Apparatus for device configuration |
SG118066A1 (en) * | 2000-08-25 | 2006-01-27 | Serial System Ltd | A reconfigurable communication interface and method therefor |
KR20030064040A (en) * | 2002-01-25 | 2003-07-31 | 삼성전자주식회사 | Apparatus for setting unit and managing database |
EP2226730A1 (en) * | 2009-03-03 | 2010-09-08 | HTC Corporation | Electronic device, electronic system and method therefore for automatically detecting and identifying peripheral device |
US8719460B2 (en) | 2009-03-03 | 2014-05-06 | Htc Corporation | Electronic device, electronic system and method therefor for automatically detecting and identifying peripheral device |
US9015370B2 (en) | 2010-03-18 | 2015-04-21 | Panasonic Intellectual Property Management Co., Ltd. | Information processing system |
WO2014081658A1 (en) * | 2012-11-20 | 2014-05-30 | Intel Corporation | Configuring signals based on device conditions |
GB2520725A (en) * | 2013-11-29 | 2015-06-03 | St Microelectronics Res & Dev | Circuitry for configuring entities |
US9645830B2 (en) | 2013-11-29 | 2017-05-09 | Stmicroelectronics (Research & Development) Limited | On-chip circuitry for configuring peripherals of a system on a chip |
US10180847B2 (en) | 2013-11-29 | 2019-01-15 | Stmicroelectronics (Research & Development) Limited | Circuitry for configuring entities |
GB2581665B (en) * | 2017-10-31 | 2022-05-25 | Mitsubishi Heavy Ind Mach Systems Ltd | Information processing system, information processing method and program |
Also Published As
Publication number | Publication date |
---|---|
DE69414105T2 (en) | 1999-06-02 |
EP0698240B1 (en) | 1998-10-21 |
JPH08511887A (en) | 1996-12-10 |
KR960702641A (en) | 1996-04-27 |
KR100302888B1 (en) | 2001-11-22 |
DE69414105D1 (en) | 1998-11-26 |
US5548782A (en) | 1996-08-20 |
EP0698240A1 (en) | 1996-02-28 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US5548782A (en) | Apparatus for preventing transferring of data with peripheral device for period of time in response to connection or disconnection of the device with the apparatus | |
EP0827609B1 (en) | Add-in board with enable/disable expansion rom for pci bus computers and corrresponding interface | |
US6012103A (en) | Bus interface system and method | |
US5835784A (en) | System for booting processor from remote memory by preventing host processor from configuring an environment of processor while configuring an interface unit between processor and remote memory | |
US5537654A (en) | System for PCMCIA peripheral to execute instructions from shared memory where the system reset signal causes switching between modes of operation by alerting the starting address | |
US6795949B2 (en) | Method and apparatus for detecting the type of interface to which a peripheral device is connected | |
US6925510B2 (en) | Peripheral or memory device having a combined ISA bus and LPC bus | |
US7634649B2 (en) | Device initiated mode switching | |
WO1986002183A1 (en) | Automatic restart apparatus for a processing system | |
JPH0775014B2 (en) | Device and method for loading BIOS on computer | |
US5577201A (en) | Diagnostic protocol and display system | |
CA2084133C (en) | Computer system with automatic adapter card setup | |
US6076160A (en) | Hardware-based system for enabling data transfers between a CPU and chip set logic of a computer system on both edges of bus clock signal | |
US10678739B1 (en) | Electronic system, host device and control method | |
US6397327B1 (en) | Method and apparatus for configuring a computer system | |
US6892263B1 (en) | System and method for hot swapping daughtercards in high availability computer systems | |
CN111026421A (en) | Upgrading device | |
EP0213306B1 (en) | Isolating idle loop for cartridge insertion/removal | |
US6574680B1 (en) | Device and method to enable interrupt handling and control for mass storage devices interfacing to different controllers | |
US5303352A (en) | Dual connector port for bus master card | |
KR950022612A (en) | Error detection device and processing method on redundancy board of redundancy device | |
WO2000062162A2 (en) | Method and system for updating user memory in emulator systems | |
JPH10198524A (en) | Hard disk controller | |
JP3588139B2 (en) | Interface control device | |
JP3222540B2 (en) | Storage medium and electronic device for attaching and detaching the storage medium |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
AK | Designated states |
Kind code of ref document: A1 Designated state(s): JP KR |
|
AL | Designated countries for regional patents |
Kind code of ref document: A1 Designated state(s): AT BE CH DE DK ES FR GB GR IE IT LU MC NL PT SE |
|
DFPE | Request for preliminary examination filed prior to expiration of 19th month from priority date (pct application filed before 20040101) | ||
121 | Ep: the epo has been informed by wipo that ep was designated in this application | ||
WWE | Wipo information: entry into national phase |
Ref document number: 1994916022 Country of ref document: EP |
|
WWP | Wipo information: published in national office |
Ref document number: 1994916022 Country of ref document: EP |
|
WWG | Wipo information: grant in national office |
Ref document number: 1994916022 Country of ref document: EP |