WO1992013414A1 - Packet transmission system and method utilizing both a data bus and dedicated control lines - Google Patents
Packet transmission system and method utilizing both a data bus and dedicated control lines Download PDFInfo
- Publication number
- WO1992013414A1 WO1992013414A1 PCT/US1992/000646 US9200646W WO9213414A1 WO 1992013414 A1 WO1992013414 A1 WO 1992013414A1 US 9200646 W US9200646 W US 9200646W WO 9213414 A1 WO9213414 A1 WO 9213414A1
- Authority
- WO
- WIPO (PCT)
- Prior art keywords
- packet
- state
- bus
- control line
- data
- Prior art date
Links
Classifications
-
- H—ELECTRICITY
- H04—ELECTRIC COMMUNICATION TECHNIQUE
- H04W—WIRELESS COMMUNICATION NETWORKS
- H04W88/00—Devices specially adapted for wireless communication networks, e.g. terminals, base stations or access point devices
- H04W88/02—Terminal devices
-
- H—ELECTRICITY
- H04—ELECTRIC COMMUNICATION TECHNIQUE
- H04L—TRANSMISSION OF DIGITAL INFORMATION, e.g. TELEGRAPHIC COMMUNICATION
- H04L12/00—Data switching networks
- H04L12/28—Data switching networks characterised by path configuration, e.g. LAN [Local Area Networks] or WAN [Wide Area Networks]
- H04L12/40—Bus networks
- H04L12/40006—Architecture of a communication node
- H04L12/40013—Details regarding a bus controller
-
- G—PHYSICS
- G06—COMPUTING; CALCULATING OR COUNTING
- G06F—ELECTRIC DIGITAL DATA PROCESSING
- G06F13/00—Interconnection of, or transfer of information or other signals between, memories, input/output devices or central processing units
- G06F13/38—Information transfer, e.g. on bus
- G06F13/42—Bus transfer protocol, e.g. handshake; Synchronisation
- G06F13/4204—Bus transfer protocol, e.g. handshake; Synchronisation on a parallel bus
- G06F13/4221—Bus transfer protocol, e.g. handshake; Synchronisation on a parallel bus being an input/output bus, e.g. ISA bus, EISA bus, PCI bus, SCSI bus
- G06F13/423—Bus transfer protocol, e.g. handshake; Synchronisation on a parallel bus being an input/output bus, e.g. ISA bus, EISA bus, PCI bus, SCSI bus with synchronous protocol
-
- H—ELECTRICITY
- H04—ELECTRIC COMMUNICATION TECHNIQUE
- H04B—TRANSMISSION
- H04B1/00—Details of transmission systems, not covered by a single one of groups H04B3/00 - H04B13/00; Details of transmission systems not characterised by the medium used for transmission
- H04B1/06—Receivers
- H04B1/16—Circuits
- H04B1/1607—Supply circuits
- H04B1/1615—Switching on; Switching off, e.g. remotely
-
- H—ELECTRICITY
- H04—ELECTRIC COMMUNICATION TECHNIQUE
- H04B—TRANSMISSION
- H04B1/00—Details of transmission systems, not covered by a single one of groups H04B3/00 - H04B13/00; Details of transmission systems not characterised by the medium used for transmission
- H04B1/38—Transceivers, i.e. devices in which transmitter and receiver form a structural unit and in which at least one part is used for functions of transmitting and receiving
-
- H—ELECTRICITY
- H04—ELECTRIC COMMUNICATION TECHNIQUE
- H04L—TRANSMISSION OF DIGITAL INFORMATION, e.g. TELEGRAPHIC COMMUNICATION
- H04L12/00—Data switching networks
- H04L12/28—Data switching networks characterised by path configuration, e.g. LAN [Local Area Networks] or WAN [Wide Area Networks]
- H04L12/40—Bus networks
- H04L12/40052—High-speed IEEE 1394 serial bus
- H04L12/40071—Packet processing; Packet format
-
- H—ELECTRICITY
- H04—ELECTRIC COMMUNICATION TECHNIQUE
- H04L—TRANSMISSION OF DIGITAL INFORMATION, e.g. TELEGRAPHIC COMMUNICATION
- H04L12/00—Data switching networks
- H04L12/28—Data switching networks characterised by path configuration, e.g. LAN [Local Area Networks] or WAN [Wide Area Networks]
- H04L12/40—Bus networks
- H04L12/4013—Management of data rate on the bus
-
- H—ELECTRICITY
- H04—ELECTRIC COMMUNICATION TECHNIQUE
- H04L—TRANSMISSION OF DIGITAL INFORMATION, e.g. TELEGRAPHIC COMMUNICATION
- H04L69/00—Network arrangements, protocols or services independent of the application payload and not provided for in the other groups of this subclass
- H04L69/22—Parsing or analysis of headers
-
- H—ELECTRICITY
- H04—ELECTRIC COMMUNICATION TECHNIQUE
- H04W—WIRELESS COMMUNICATION NETWORKS
- H04W52/00—Power management, e.g. TPC [Transmission Power Control], power saving or power classes
- H04W52/02—Power saving arrangements
- H04W52/0209—Power saving arrangements in terminal devices
- H04W52/0225—Power saving arrangements in terminal devices using monitoring of external events, e.g. the presence of a signal
- H04W52/0245—Power saving arrangements in terminal devices using monitoring of external events, e.g. the presence of a signal according to signal strength
-
- Y—GENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
- Y02—TECHNOLOGIES OR APPLICATIONS FOR MITIGATION OR ADAPTATION AGAINST CLIMATE CHANGE
- Y02D—CLIMATE CHANGE MITIGATION TECHNOLOGIES IN INFORMATION AND COMMUNICATION TECHNOLOGIES [ICT], I.E. INFORMATION AND COMMUNICATION TECHNOLOGIES AIMING AT THE REDUCTION OF THEIR OWN ENERGY USE
- Y02D10/00—Energy efficient computing, e.g. low power processors, power management or thermal management
-
- Y—GENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
- Y02—TECHNOLOGIES OR APPLICATIONS FOR MITIGATION OR ADAPTATION AGAINST CLIMATE CHANGE
- Y02D—CLIMATE CHANGE MITIGATION TECHNOLOGIES IN INFORMATION AND COMMUNICATION TECHNOLOGIES [ICT], I.E. INFORMATION AND COMMUNICATION TECHNOLOGIES AIMING AT THE REDUCTION OF THEIR OWN ENERGY USE
- Y02D30/00—Reducing energy consumption in communication networks
- Y02D30/70—Reducing energy consumption in communication networks in wireless communication networks
Definitions
- FIG. 4 is a flow diagram illustrating the transmission of data from a communication controller to a peripheral device as shown in FIG. 2.
- FIG. 3B illustrates a preferred embodiment of the NI bus packet format for Peripheral-to-Controller communication.
- the NI address field contains the address of the controller since all traffic in the preferred embodiment is routed through the controller. However, direct peripheral-to-peripheral communication is possible wherein the address field would contain the address of the destination peripheral, the NI data field contains the data requested by the controller, and the additional bytes field contains status information from the peripheral device. The additional bytes field is optional. Contrasting this format to that of FIG. 3A, the NI address constitutes the NI header and NI data, with or without the additional byte field, constitutes the NI information field.
- a flag (F) is set to zero. This flag generally relates to the ability of the controller to allow certain additional bytes or data to be transmitted after the end of the packet as marked by packet start. The operation of this flag is explained in detail below.
- step 69 a determination is made by the peripheral if it has been instructed by a command from the controller on the packet bus to transmit data. A NO determination by step 69 results in a return to
- step 70 determines if packet start is high. A NO decision results in the termination of the method at END 72 since packet start must be high in order for a peripheral to initiate data transmission.
- step 74 determines if NI source is high. A NO decision by step 74 results in the termination of the method at END 72 since NI source must be high to allow transmission by a peripheral device. A YES decision by step 74 indicates that the NI bus is available for data transmission by the peripheral.
- step 78 the peripheral drives packet start line from high to low thereby advising the controller to receive data.
- the peripheral then proceeds to write data on the packet bus in step 80.
- the peripheral then drives the packet clock line from high to low which provides a timing signal to the controller to read the data on the packet bus.
- step 84 a decision is made if packet end is low.
- the packet end line is controlled by the controller and can be utilized to ' terminate transmission by a peripheral at any time.
- a NO decision in step 84 leads to a determination in step 86 if flag F is high.
- a YES decision results in the peripheral initiating a stop sending data sequence 88 in which transmission of data is stopped.
- a NO determination by step 86 i.e.
Landscapes
- Engineering & Computer Science (AREA)
- Computer Networks & Wireless Communication (AREA)
- Signal Processing (AREA)
- Theoretical Computer Science (AREA)
- General Engineering & Computer Science (AREA)
- Physics & Mathematics (AREA)
- General Physics & Mathematics (AREA)
- Quality & Reliability (AREA)
- Multimedia (AREA)
- Computer Security & Cryptography (AREA)
- Communication Control (AREA)
- Small-Scale Networks (AREA)
- Superheterodyne Receivers (AREA)
- Mobile Radio Communication Systems (AREA)
Abstract
A common communication controller (17) is linked to a plurality of peripheral devices (28) by a network interface bus (26). Packets containing information is communicated between the controller and the peripherals over the bus which consists of a parallel packet bus and a plurality of control lines utilized to implement a communication protocol which increases the efficiencies of packet communications by the utilization of additional direct command lines between the communications controller (17) and peripherals (28).
Description
PACKET TRANSMISSION SYSTEM AND METHOD UTILIZING BOTH A DATA BUS AND DEDICATED CONTROL LINES
Background of the Invention
This invention is directed to a packet transmission system and is especially suited for a packet system which must accommodate a variety of different peripheral devices. In packet networks, digital information is segregated into packets each containing a packet header, digitized data corresponding to the information to be transmitted and error checking information so that a receiving node in the system can verify that the packet has been correctly received. These packets are transmitted from node to node in the network to the destination address contained in the packet. At the destination address device, the packets are disassembled and the information provided to the receiving device. Packet protocols become increasingly inefficient as the amount of data to be transmitted per packet decreases'" because of the required packet overhead required for each packet. Although short commands can be transmitted from one point to another using packets, a substantial delay exists before the receiving device can act upon the command due to the time requirements of packet transmission and packet disassembly before the command can be forwarded to the destination device.
In a conventional direct control systems each function to be controlled is assigned a separate wire or communication channel which carries a predetermined command from a controller to the device implementing the function. Such systems exist for a variety of applications and are efficient where a limited number of commands are to be transmitted to specific devices. These systems become increasingly complex as the number of commands and devices to be controlled increase. No addressing is required in these systems since each dedicated path has a preassigned single function to control.
There exists a need for a system and method which can carry information utilizing packets while minimizing the inefficiencies related to the transmission of commands to associated devices.
Summary of the Invention
In accordance with the present invention, an embodiment includes a device connected to a network interface bus including a packet bus and control lines capable of transmitting packets to a communication controller. The device can be requested to transmit upon receipt of a command from the controller. The device determines if the network interface bus is available' to accept data by determining if a first and second control line have a predetermined binary state. If the network interface bus is available, the device causes the first control line to change to the other binary state. Data is then written on the packet bus for communication to the controller. The device causes a third control line that functions as a packet clock to change binary states and thereby provides the controller
with a signal to read the written data. If additional data is to be transmitted from the device, it is written on the bus and the third control line toggled to cause it to be read by the controller. The device indicates the end of a packet by causing the first control line to change from the other state to the predetermined state.
Brief Description of the Drawings
FIG. 1 illustrates a wireless packet communication system suited for incorporating the present invention. FIG. 2 is a block diagram of a packet device in accordance with the present invention and suited for use in the system shown in FIG. 1. FIGS. 3A and 3B illustrate preferred packet formats utilized by the communication controller and a peripheral device, respectively, to communicate to the other.
FIG. 4 is a flow diagram illustrating the transmission of data from a communication controller to a peripheral device as shown in FIG. 2.
FIG. 5 is a timing diagram illustrating control signals utilized in accordance with the flow diagram of
FIG. 4. FIG. 6 is a flow diagram illustrating the transmission of data from a peripheral device to the communication controller shown in FIG. 2.
FIG. 7 is a timing diagram illustrating controls utilized to transmit information in accordance with the steps of FIG. 6.
Description of a Preferred Embodiment
FIG. 1 illustrates a wireless packet communication system in which a control module 10 utilizes RF communications to communicate with user modules 12 that are each coupled to one or more user devices 14 consisting of a terminal, personal computer, telephone, or other information input/output device. In the illustrative system, the control module 10 is also coupled by a data channel 16 to a data network. The control module controls communications within the illustrated network and passes information from the data network via channel 16 to user devices 14 via the associated user module. The control module also controls local communications by receiving information from one user module and relaying the information to a different user module. The wireless information is conveyed in the form of packets. The data network to which control module 10 is connected may consist of an Ethernet network.
FIG. 2 illustrates a block diagram of an embodiment of a packet system in accordance with the present invention. The illustrative embodiment is for a user module of the system as shown in FIG. 1. A communications controller 17 includes a microprocessor 18, with associated read only memory 20, random access memory 22', and a network interface 24. The network interface consists of appropriate registers and line drivers for communication with peripheral devices connected by network interface (NI) bus 26. The physical structure of the NI bus is described below.
In the structure as shown in FIG. 2 a plurality of peripheral devices including two way RF radio 28, a Tl Gateway input/output device 30, an ISDN Gateway I/O
device 32, and a telephone I/O device 34. The peripherals 28-34 each contain a NI bus interface 36, 38, 40, and 42, respectively. These interfaces provide the necessary registers and line drivers for communicating with NI bus 26 and will also include an PU, RAM, and ROM if these resources are not available in the peripheral device. The radio 28 includes one or more antennas 44 for RF communications with the control module 10 as shown in FIG. 1. The Tl Gateway I/O device 30 is coupled by wire 46 to a Tl line. Likewise ISDN Gateway I/O device 32 is coupled by wire 48 to an ISDN network. The telephone I/O device 32 is connected by wire 50 to a telephone instrument. The illustrative peripherals are merely representative that virtually any type of information can be coupled by means of an appropriate input/output device to the NI bus. The various peripherals reformat information communicated via the NI bus into the proper format for communication to other devices connected by paths 44-50. FIG. 3A illustrates a preferred embodiment of a packet format utilized for communications from the controller 17 to a peripheral device over the NI bus 26. It is generally segmented to contain a NI header and NI information. The NI address field contains the address of the destination peripheral. The NI length field contains the number of bytes in the NI command field. The command field is used to control a peripheral and contains a command for the peripheral device, for example, commands used to poll for status of the interface, poll for data received by an interface, or transmit/receive data. The information field may or may not be present depending on which command has been sent. For example, a poll-for-status command might not have an information field because a peripheral may return a
well-defined status byte or bytes every time polled. On the other, the poll-for-status command could be further qualified with information that requests particular- status information from a set of status information kept by a peripheral device. An example would be a peripheral device that controls several interface ports such as multiple telephone lines. In such a case, the controller may wish to poll about the status of a particular line and the information field would be used to convey which line was of interest. The information field may also contain a well-formed data packet including header, data, and CRC field for transmission. For example, the command field may contain a radio transmit command addressed to radio 28 in which case the NI information field contains the data to be transmitted.
FIG. 3B illustrates a preferred embodiment of the NI bus packet format for Peripheral-to-Controller communication. The NI address field contains the address of the controller since all traffic in the preferred embodiment is routed through the controller. However, direct peripheral-to-peripheral communication is possible wherein the address field would contain the address of the destination peripheral, the NI data field contains the data requested by the controller, and the additional bytes field contains status information from the peripheral device. The additional bytes field is optional. Contrasting this format to that of FIG. 3A, the NI address constitutes the NI header and NI data, with or without the additional byte field, constitutes the NI information field.
The methods described below will most advantageously be integrated into a conventional software operating system that provides various
operational capabilities dependent upon the specific operating environment.
FIG. 4 is a flow diagram illustrating the steps implemented by the communications controller 17 to transmit data or commands to a peripheral connected to the NI bus. The timing diagram illustrated in FIG. 5 also relates to the transmission of packets of data from the communications controller to the peripherals and should be read in conjunction with the steps described in FIG. 4. The timing diagram in FIG. 5 represents the physical NI bus which consists of a packet bus having a plurality of lines for conveying a byte of data during each bus clock cycle and separate control lines for packet clock, packet start, NI source, and bus clock. The NI source and bus clock lines are always controlled by the communications controller; the remaining lines and packet bus are bi-directional, i.e. the communications controller and the peripherals are capable of writing to and reading these lines. The transmission of data from the communications controller to a peripheral is accomplished as follows. Beginning with entry at START 52, the controller drives the NI source line from high to low as indicated in step 54. This gives the controller control of the NI bus and communicates to all peripherals that they are to receive data which will be transmitted from the controller. In step 56 the controller drives the packet start line from high to low which marks the beginning of the transmission of a packet to be transmitted by the controller to a peripheral. Next, the controller writes a byte of data on the packet bus as indicated by step 58. In step 60, the controller drives the packet clock line from high to low and back high. The peripherals read the data written on the packet bus during the high
to low transition of the packet clock. In decision step 52 the controller determines if all data has been transmitted. If NO, the next byte of data is written on the packet bus by returning to step 58 and the cycle repeated. Upon completing the writing of all data (step 62 = YES) the controller drives the NI source line from low to high releasing control of the NI bus and packet start from low to high marking the end of the packet in step 64. This method terminates at END 66. In the illustrative example as shown in FIGS. 4 and 5, the communications controller sent a single packet as illustrated in FIG. 3A to one or a predetermined group of peripherals. The NI header contains the NI address, i.e. the peripheral device address of a particular peripheral or a group address for a predetermined group of peripherals. After receiving and decoding the peripheral address contained in the NI header, each peripheral can determine if the following information is intended for it. If the information is intended for a peripheral, then it will continue reading the data transmitted by the controller. If the packet is not intended for a peripheral, then it need not further process the information and can merely look for a low to high transition of the packet start line indicating the end of transmission of that packet. Although the illustrative example indicated the simultaneous transition of NI source and packet start in step 64, the controller may alternatively maintain the NI source line low, indicate the end of the packet transmission by driving the packet start line from low to high and then begin transmission of another packet by driving packet start from high to low thereby not relinquishing control of the NI bus between the transmission of successive packets. The packet clock line is controlled by the
transmitting device with the high to low transition being a signal to the receiving device that data on the packet bus is stable and should be read.
FIG. 6 shows a flow diagram illustrating steps performed by a peripheral device in transmitting data to the communications controller. These steps should be read in conjunction with the timing diagram shown in FIG. 7. The timing diagram in FIG. 7 illustrates one additional control line, packet end, not shown in FIG. 5. In the preceding description relating to FIG. 5, the packet bus, packet clock, and packet start lines were sourced by the communications controller. With regard to FIG. 7, the packet bus, packet clock, and packet start lines are sourced by a peripheral. The packet end, NI source, and bus clock are sourced by the controller.
In START step 68, a flag (F) is set to zero. This flag generally relates to the ability of the controller to allow certain additional bytes or data to be transmitted after the end of the packet as marked by packet start. The operation of this flag is explained in detail below. In step 69 a determination is made by the peripheral if it has been instructed by a command from the controller on the packet bus to transmit data. A NO determination by step 69 results in a return to
START 68 since a peripheral is not able to transmit data except upon being instructed by a prior command send by the controller on the packet bus. The controller will normally poll each peripheral to determine its status and determine if data should be sent to it. On a YES determination by step 69, a determination is made by step 70, if packet start is high. A NO decision results in the termination of the method at END 72 since packet start must be high in order for a peripheral to initiate
data transmission. Following a YES decision by step 70, step 74 determines if NI source is high. A NO decision by step 74 results in the termination of the method at END 72 since NI source must be high to allow transmission by a peripheral device. A YES decision by step 74 indicates that the NI bus is available for data transmission by the peripheral.
In step 78 the peripheral drives packet start line from high to low thereby advising the controller to receive data. The peripheral then proceeds to write data on the packet bus in step 80. The peripheral then drives the packet clock line from high to low which provides a timing signal to the controller to read the data on the packet bus. In step 84 a decision is made if packet end is low. The packet end line is controlled by the controller and can be utilized to' terminate transmission by a peripheral at any time. A NO decision in step 84 leads to a determination in step 86 if flag F is high. A YES decision results in the peripheral initiating a stop sending data sequence 88 in which transmission of data is stopped. A NO determination by step 86, i.e. the flag is not set, results in a determination by the peripheral as to whether all data has been transmitted in step 90. A NO decision returns control to step 80 in which additional data is transmitted to the controller. A YES determination by step 90, indicating the end of desired data transmission by the peripheral, results in the peripheral driving the packet start from low to high as indicated in step 92. This tells the controller that the peripheral has finished transmitting the packet. Following step 92 the method terminates at END 94.
The following explanation indicates the ability of the controller to prematurely end the transmission of
data by the peripheral. This sequence is initiated by the controller driving packet end line low, a YES decision by step 84. In step 96 the peripheral responds to this command by setting flag equal to 1. In step 98 a determination is made by the peripheral if more data remains to be sent to the controller. A NO decision results in terminating the transmission by return to steps 92 and 94. A YES determination by step 98, indicating that more data is to be sent, causes a return to step 80 in which the next byte of data is written to the packet bus and the packet clock is incremented in step 82. If the packet end line remains low as determined by step 84 the same sequence of steps will proceed until the peripheral has transmitted all of its data as determined by step 98. However, if the controller has caused the flag F to be reset by driving packet end from low to high, a NO determination will be made by step 84. In this case, step 86 will result in a YES determination since the flag has been set thereby implementing the immediate stop function by step 88.
Thus, the controller can terminate the transmission of data by a peripheral by driving packet end from high to low to high.
In the illustrative example as shown in FIG. 7, the packet start line is driven by the peripheral from low to high prior to a packet end line termination command, i.e. from high to low to high. Thus, this example illustrates that the peripheral completed the transmission of its data without an interruption by the controller. The heavy dashed line associated with the packet start line in FIG. 7 illustrates an alternative example in which the peripheral continued to have data to send but was interrupted by the packet end command, whereby the packet start line remains low until the
beginning of the heavy dashed line and returns high concurrent with the packet end line being driven from low to high by the controller. This mechanism is advantageous in that it permits the possibility of additional bytes of data to be transmitted beyond a predefined packet as determined by the packet start line. Thus it is possible for a peripheral to immediately send a number of bytes of additional information following a packet. Such bytes of information can be utilized to monitor conditions of the peripheral or may correspond to general update information provided by the peripheral following the transmission of the packet. This permits such information to be communicated without requiring it being carried within a packet. This provides additional flexibility of communications which is especially advantageous when a plurality of peripherals each communicate with a common controller.
If one peripheral is transmitting a packet of information which is destined for another peripheral attached to the NI bus, the controller will process the packet and reformat a packet with a NI header addressed to the destination peripheral and transmit it over the NI bus. Thus, the communications controller acts as a traffic cop in routing packets and information between peripherals as well as providing a common point of coordination of communications.
It will be apparent to those skilled in the art that the method of this invention can be implemented in hardware or a state device as well as in software.
Although an embodiment of the present invention has been shown and described, the scope of the invention is defined by the claims which follow.
Claims
1. A method for a device connected to a network interface (NI) bus having a packet bus and control lines to transmit data packets to a communication controller connected to the NI bus comprising the steps of:
(a) determining if the device has been requested to transmit by receipt of a command from the controller; (b) determining if the NI bus is available to accept data from the device by determining if a first and second control line have a predetermined binary state;
(c) if the NI bus is available to accept data and said command is received, the device causing the first control line to change to the other binary state;
(d) writing a byte of data to be transmitted on the packet bus;
(e) causing a third control line that functions as a packet clock to change binary states thereby providing the communication controller with a signal to read the written data;
(f) if additional data is to be transmitted, repeating steps (d) and (e) ; (g) causing the first control line to change from the other state to the predetermined state thereby indicating the end of a packet.
2. The method according to claim 1 further comprising the steps of monitoring the binary state of a fourth control line under the control of the communication controller and terminating the sending of additional data upon said monitoring step sensing a transition of the fourth control line from one state to the other state and back to the one state.
3. The method according to claim 2 wherein said terminating step allows additional data to be transmitted until said fourth control line changes from said other state back to the one state.
4. A device connected to a network interface (NI) bus having a packet bus and control lines capable of transmitting data packets to a communication controller comprising: means for determining if the device has been requested to transmit by receipt of a command from the controller; means for determining if the NI bus is available to accept data from said device by determining if a first and second control line have a predetermined binary state; means for causing the first control line to change to the other binary state if the NI bus is available to accept data and said command is received; means for writing data to be transmitted on the packet bus; means for causing a third control line that functions as a packet clock to change binary states thereby providing the communication controller with a signal to read the written data; means for determining if additional data is to be transmitted and causing said writing means and third control line means to transmit the additional data; means for causing the first control line to change from the other state to the predetermined state thereby indicating the end of a packet.
5. The device according to claim 4 further comprising means for monitoring the binary state of a fourth control line that is under the control of the communication controller and terminating the sending of additional data upon said monitoring means sensing a transition of the fourth control line from one state to the other state and back to the one state.
6. The device according to claim 5 wherein said terminating means allows additional data to be transmitted until said fourth control line changes from said other state back to the one state.
7. A method for a communication controller connected to a network interface (NI) bus having a packet bus and control lines to transmit data packets to a device connected to the NI bus comprising the steps of:
(a) obtaining control of the NI bus by causing a first control line to change from a first binary state to the other binary state;
(b) marking the beginning of a packet by causing a second control line to change from a first binary state to the other binary state; (c) writing a byte of data to be transmitted on the packet bus;
(d) causing a third control line that functions as a packet clock to change binary states thereby providing said device with a signal to read the written data;
(e) if additional data is to be transmitted, repeating steps (c) and (d) ; (f) marking the end of the packet by causing the second control line to change from the other state to the first state and releasing control of the NI bus by causing the first control line to change from the other state to the first state.
8. A communication controller connected to a network interface (NI) bus having a packet bus and control lines capable of transmitting data packets to a device connected to the NI bus comprising: means for obtaining control of the NI bus by causing a first control line to change from a first binary state to the other binary state; means for marking the beginning of a packet by causing a second control line to change from a first binary state to the other binary state; means for writing a byte of data to be transmitted on the packet bus; means for causing a third control line that functions as a packet clock to change binary states thereby providing the device with a signal to read the written data; means for determining if additional data is to be transmitted and causing said writing means and third control line causing means to transmit the additional data; means for marking the end of the packet by causing the second control line to change from the other state to the first state; the end of a packet; means for releasing control of the NI bus by causing the first control line to change from the other state to the first state.
Priority Applications (3)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
JP50571592A JPH06505600A (en) | 1991-01-28 | 1992-01-27 | Packet transmission system and method that utilizes both a data bus and dedicated control lines |
KR1019930702234A KR970007257B1 (en) | 1991-01-28 | 1992-01-27 | Packet transmission system and method utilizing both data bus and dedicated control lines |
BR9205487A BR9205487A (en) | 1991-01-28 | 1992-01-27 | Process for device connected to network interface conductor, device connected to conductor, process for communication controller, and communication controller |
Applications Claiming Priority (2)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US64692491A | 1991-01-28 | 1991-01-28 | |
US646,924 | 1991-01-28 |
Publications (1)
Publication Number | Publication Date |
---|---|
WO1992013414A1 true WO1992013414A1 (en) | 1992-08-06 |
Family
ID=24595018
Family Applications (2)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
PCT/US1992/000595 WO1992013395A1 (en) | 1991-01-28 | 1992-01-24 | Receiver controller method and apparatus |
PCT/US1992/000646 WO1992013414A1 (en) | 1991-01-28 | 1992-01-27 | Packet transmission system and method utilizing both a data bus and dedicated control lines |
Family Applications Before (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
PCT/US1992/000595 WO1992013395A1 (en) | 1991-01-28 | 1992-01-24 | Receiver controller method and apparatus |
Country Status (5)
Country | Link |
---|---|
EP (1) | EP0569512A4 (en) |
JP (2) | JP2678690B2 (en) |
KR (1) | KR970007257B1 (en) |
BR (1) | BR9205487A (en) |
WO (2) | WO1992013395A1 (en) |
Cited By (1)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
GB2342535A (en) * | 1998-10-09 | 2000-04-12 | Ericsson Telefon Ab L M | A modular radio telecommunications terminal |
Families Citing this family (4)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US5315635A (en) * | 1992-09-30 | 1994-05-24 | Motorola, Inc. | Reliable message communication system |
DE9214886U1 (en) * | 1992-11-02 | 1994-03-03 | Siemens AG, 80333 München | Arrangement for controlling a transceiver, in particular base stations and mobile parts of a cordless telephone system |
KR100860023B1 (en) * | 2001-12-29 | 2008-09-25 | 엘지전자 주식회사 | Data transmitting system and data transmitting method |
DE102017111642A1 (en) | 2017-05-29 | 2017-08-10 | Eto Magnetic Gmbh | Small appliances device |
Citations (2)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US4736409A (en) * | 1985-09-02 | 1988-04-05 | Kabushiki Kaisha Toshiba | Control data transmission system for private branch exchange |
US4922486A (en) * | 1988-03-31 | 1990-05-01 | American Telephone And Telegraph Company | User to network interface protocol for packet communications networks |
Family Cites Families (6)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US4652873A (en) * | 1984-01-18 | 1987-03-24 | The Babcock & Wilcox Company | Access control for a plurality of modules to a common bus |
US4875158A (en) * | 1985-08-14 | 1989-10-17 | Apple Computer, Inc. | Method for requesting service by a device which generates a service request signal successively until it is serviced |
GB2180126B (en) * | 1985-09-03 | 1989-08-31 | Plessey Co Plc | Inter-bus system |
US4995099A (en) * | 1988-12-01 | 1991-02-19 | Motorola, Inc. | Power conservation method and apparatus for a portion of a predetermined signal |
US4961073A (en) * | 1989-02-27 | 1990-10-02 | Motorola, Inc. | Battery saving apparatus and method providing optimum synchronization codeword detection |
US5032835A (en) * | 1989-04-24 | 1991-07-16 | Motorola, Inc. | Out of range indication for radio receivers |
-
1992
- 1992-01-24 WO PCT/US1992/000595 patent/WO1992013395A1/en active Application Filing
- 1992-01-24 JP JP4505855A patent/JP2678690B2/en not_active Expired - Lifetime
- 1992-01-27 WO PCT/US1992/000646 patent/WO1992013414A1/en not_active Application Discontinuation
- 1992-01-27 BR BR9205487A patent/BR9205487A/en not_active Application Discontinuation
- 1992-01-27 JP JP50571592A patent/JPH06505600A/en active Pending
- 1992-01-27 KR KR1019930702234A patent/KR970007257B1/en not_active IP Right Cessation
- 1992-01-27 EP EP92905769A patent/EP0569512A4/en not_active Withdrawn
Patent Citations (2)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US4736409A (en) * | 1985-09-02 | 1988-04-05 | Kabushiki Kaisha Toshiba | Control data transmission system for private branch exchange |
US4922486A (en) * | 1988-03-31 | 1990-05-01 | American Telephone And Telegraph Company | User to network interface protocol for packet communications networks |
Non-Patent Citations (1)
Title |
---|
See also references of EP0569512A4 * |
Cited By (1)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
GB2342535A (en) * | 1998-10-09 | 2000-04-12 | Ericsson Telefon Ab L M | A modular radio telecommunications terminal |
Also Published As
Publication number | Publication date |
---|---|
WO1992013395A1 (en) | 1992-08-06 |
JPH06503216A (en) | 1994-04-07 |
EP0569512A4 (en) | 1997-11-05 |
KR970007257B1 (en) | 1997-05-07 |
JP2678690B2 (en) | 1997-11-17 |
EP0569512A1 (en) | 1993-11-18 |
JPH06505600A (en) | 1994-06-23 |
BR9205487A (en) | 1994-06-21 |
KR930703776A (en) | 1993-11-30 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
EP0574570B1 (en) | Signal communication method and apparatus | |
US5317692A (en) | Method and apparatus for buffer chaining in a communications controller | |
US5633870A (en) | Method and apparatus for controlling data flow through an ATM interface | |
EP0772130B1 (en) | Method and apparatus for transmission and processing of virtual commands | |
US5058110A (en) | Protocol processor | |
US5495482A (en) | Packet transmission system and method utilizing both a data bus and dedicated control lines | |
US5175732A (en) | Method and apparatus for controlling data communication operations within stations of a local-area network | |
US5745790A (en) | Method and apparatus for reporting the status of asynchronous data transfer | |
EP0129581B1 (en) | Method and apparatus for graceful preemption on a digital communications link | |
US6697366B1 (en) | Ethernet memory management system and methods for operation thereof | |
US5978865A (en) | System for performing DMA transfers where an interrupt request signal is generated based on the value of the last of a plurality of data bits transmitted | |
EP0752665B1 (en) | Method and apparatus for coordinating data transfer between hardware and software | |
US5159684A (en) | Data communication interface integrated circuit with data-echoing and non-echoing communication modes | |
JPS6336586B2 (en) | ||
US5896549A (en) | System for selecting between internal and external DMA request where ASP generates internal request is determined by at least one bit position within configuration register | |
CN101304362B (en) | Retransmission buffering apparatus and data transmission method | |
US6052387A (en) | Enhanced interface for an asynchronous transfer mode segmentation controller | |
EP0569512A4 (en) | Packet transmission system and method utilizing both a data bus and dedicated control lines | |
US4612541A (en) | Data transmission system having high-speed transmission procedures | |
US20040039835A1 (en) | Method and apparatus for transferring general purpose control information between processors | |
US6178462B1 (en) | Protocol for using a PCI interface for connecting networks | |
AU544144B2 (en) | Input/output system and method of communication for peripheral devices in data processing system | |
US5592621A (en) | System for inserting first transmission token into data stream appended to second transmission token to facilitate full duplex communication between central controller and other controllers | |
US5870631A (en) | System for operating system software providing input buffer for receiving variable-length bit stream with a header containing synchronization data recognized by universal serial controller | |
EP0376842B1 (en) | Control system for duplex communications channels |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
AK | Designated states |
Kind code of ref document: A1 Designated state(s): BR JP KR |
|
AL | Designated countries for regional patents |
Kind code of ref document: A1 Designated state(s): AT BE CH DE DK ES FR GB GR IT LU MC NL SE |
|
DFPE | Request for preliminary examination filed prior to expiration of 19th month from priority date (pct application filed before 20040101) | ||
WWE | Wipo information: entry into national phase |
Ref document number: 1992905769 Country of ref document: EP |
|
WWP | Wipo information: published in national office |
Ref document number: 1992905769 Country of ref document: EP |
|
WWW | Wipo information: withdrawn in national office |
Ref document number: 1992905769 Country of ref document: EP |