WO1983000781A1 - Brushless three phase direct current motor control circuit - Google Patents

Brushless three phase direct current motor control circuit Download PDF

Info

Publication number
WO1983000781A1
WO1983000781A1 PCT/US1982/000959 US8200959W WO8300781A1 WO 1983000781 A1 WO1983000781 A1 WO 1983000781A1 US 8200959 W US8200959 W US 8200959W WO 8300781 A1 WO8300781 A1 WO 8300781A1
Authority
WO
WIPO (PCT)
Prior art keywords
circuit means
circuit
current
output
input
Prior art date
Application number
PCT/US1982/000959
Other languages
French (fr)
Inventor
Inc. Motorola
Howard F. Weber
Jack R. Morgan
Original Assignee
Motorola Inc
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Motorola Inc filed Critical Motorola Inc
Publication of WO1983000781A1 publication Critical patent/WO1983000781A1/en

Links

Classifications

    • HELECTRICITY
    • H02GENERATION; CONVERSION OR DISTRIBUTION OF ELECTRIC POWER
    • H02PCONTROL OR REGULATION OF ELECTRIC MOTORS, ELECTRIC GENERATORS OR DYNAMO-ELECTRIC CONVERTERS; CONTROLLING TRANSFORMERS, REACTORS OR CHOKE COILS
    • H02P6/00Arrangements for controlling synchronous motors or other dynamo-electric motors using electronic commutation dependent on the rotor position; Electronic commutators therefor
    • H02P6/20Arrangements for starting
    • H02P6/21Open loop start

Definitions

  • This invention relates to brushless direct current (DC) three phase motors and, more particularly, to a start-to-run control circuit for driving the motor.
  • DC direct current
  • a brush-type DC motor with copper commutators is not suited for application within the fuel tank for the following reasons.
  • the brush-type motor if placed in the fuel tank is subject to fuel contamination, generation of peroxides, high commutator wear rates and possible ignition of the combustible mixtures. Therefore, to overcome the disadvantages of the brush-type DC motor a brushless three phase DC motor is contemplated.
  • an object of the present invention to provide an improved control circuit for a brushless DC motor which provides drive current in synchronous succession to the stator windings of the motor.
  • Another object of the present invention is to provide an improved control circuit for a brushless DC motor including a start-to-run circuit which synchronously converts the control circuit from a start-mode to a run-mode of operation in synchronous with the operation of the motor.
  • Still another object of the present invention is to provide an improved control circuit for operating a DC brushless motor which has a variable starting frequency dependent on the magnitude of an operating potential supplied to the circuit.
  • a further object of the present invention is to provide a control circuit for supplying current drive to the stator windings in synchronous to the operation of the DC brushless motor which includes delay circuitry for - inhibiting current drive in the particular stator winding for a predetermined time delay after the magnitude of the current therethrough reaches a predetermined value.
  • a control circuit having a variable starting frequency dependent on the magnitude of starting operating potential supplied thereto for starting a brushless DC motor and then providing synchronous current drive in succession to each stator winding of the motor to operate the motor in a running mode of operation.
  • the control circuit includes an increment drive circuit for providing incremental switching signals in synchronous with the operation of the motor to control a switching circuit that provides drive current to each stator winding in succession.
  • a feedback circuit is coupled between the individual stator windings and the outputs of the increment drive circuit to provide sequential signals to enable a trigger circuit that in turn provides trigger signals to the increment drive circuit such that drive current is initiated through the next stator winding in response to the switching signals produced in time relation to the rotor rotation to maintain the operation of the motor.
  • a feature of the invention is that a delay circuit is included which is responsive to the magnitude of the current reaching a predetermined value in each stator winding for reducing the current to substantially zero for a predetermined time delay to reduce power dissipation in the stator winding and switching circuit.
  • control circuit includes circuitry responsive to the magnitude of the operating potential that is supplied to the control circuit during starting of the motor to vary the starting frequency of the switching signals to insure that the motor is always started.
  • FIG. 1 is a schematic diagram illustrating the brush ⁇ less motor control circuit of the present invention
  • FIG. 2 illustrates waveforms useful for understanding the operation of the control circuit of FIG.. 1 during the start mode of operation
  • FIG. 3 illustrates waveforms useful for understanding the operation of the control circuit of the present invention during the running mode of operation.
  • control circuit 10 of the present invention which is suitable to be fabricated in monolithic integrated circuit form as indicated by the dashed outline.
  • control circuit 10 is suited for providing periodic sequential signals at output terminals 12, 14, and 16 to render NPN Darlington power transistors 18, 20, and 24 conductive in succession. If, for example, transistors 18, 20, and 22 are connected in series with the stator windings 24, 26, and 28 of a three phase direct current (DC) motor, proper phase current drive is supplied thereto to cause rotation of a permanent magnet rotor of the motor to provide mechanical drive therefrom as is understood.
  • the motor can be utilized to drive any of several types of devices, for instance, a. fuel pump could be operated by the motor that would pump fuel to individual fuel injectors of an internal combustion engine.
  • control circuit 10 in this application, would be utilized to insure that the next phase stator winding current drive is implemented to insure continuous running of the fuel pump motor.
  • control circuit 10 comprises increment drive circuit 30 which during normal operation produces the periodic sequential switching signals at respective outputs thereof to switching circuit 32. Each sequential switching signal produces current drive to the proper stator winding of the three phase DC motor.
  • a feedback circuit 34 is employed between increment drive circuit 30 and each individual stator winding 24, 26, and 28 to enable a trigger circuit 36 as the induced back EMF voltage across the next stator winding to be energized reaches a predetermined value.
  • trigger circuit 36 is enabled, a clock pulse is generated in increment drive circuit 30 to increment current drive to the next phase of the motor.
  • stator windings 24, -26 and 28 are placed 120 electrical degrees with respect to each other.
  • increment drive circuit 30 comprises a clock pulse producing circuit 38 and logic drive circuit 40.
  • Clock circuit 38 includes a first current source 42 for sourcing a current I _ of substantially constant magnitude to node 44 and a second current source 46 for sinking a current l D of substantially constant magnitude from node 48.
  • Current source 42 comprises PNP transistors 50 and 52 connected as a well-known current mirror with emitters thereof commonly connected via resistors 54 and 56 to power supply conductor 58. The collector of diode connected transistor 50 is returned to terminal 60 at which is supplied ground reference potential via resistor 62.
  • Diode connected NPN transistor 64 and NPN transistor 66 are connected as a current mirror to form current source 46.
  • the collector of transistor 66 is coupled to node 48 with the emitter thereof being returned to terminal 60 through resistor 68.
  • the emitter of transistor 64 is returned, via resistor 70 to terminal 60.
  • the collector of transistor 64 is returned to power supply conductor 58 through resistor 72.
  • a series connected Zener diode 74 and resistor 76 are coupled in parallel with resistor 72 to provide a variable, starting frequency dependent on the potential V ⁇ AT supplied to terminal 78.
  • a capacitor 80 which is charged and discharged during operation of control circuit 10 is connected between nodes 48 and terminal 60.
  • Diode 82 is provided between nodes 44 and 48 such that capacitor 80 is charged when the diode is forward biased.
  • Comparator 84 having an inverting input connected to node 48 and a non-inverting input coupled at node 86 between series resistors 88 and 90 and to resistor 92, the other end of which is connected to the output of the comparator, is responsive to the charging and discharging of capacitor 80 to produce a clock pulse at the output thereof via lead 94 to the input of logic drive circuit 40.
  • a diode 96 is
  • Logic drive circuit 40 includes a pair of flip-flops 98 and 100 the clock inputs thereof of which are connected to the output of comparator 84.
  • the Q and " Q outputs of flip-flop 98 are connected respectfully to the data input of flip-flop 100 and to an input of NAND gate 102 and NAND gate 104.
  • the " Q output of flip-flop 100 is connected both to a second input of NAND gate 102 and to NAND gate 106.
  • the output of NAND gate 102 is coupled to the input of NAND gate 108 the output of which is returned to the data input of flip-flop 98.
  • Logic circuit 40 is essentially a divide by three counter wherein periodic signals appear at the outputs of NAND gates 108, 104, and 106 in sequence in response to every third clocking signal that is applied to the inputs of the logic circuit.
  • NPN transistors 110, 112, and 114 of switching circuit 32 which have the base electrodes thereof coupled to the respectively outputs of NAND gates 108, 104, and 106, are sequentially rendered conductive as the output of the respective HAND gates are periodically clocked high. As each transistor is sequentially rendered conductive, base current drive is supplied through the collector-emitter path of the respectively transistor 110, 112, or 114 to output terminal 12, 14, or 16 to turn on the corresponding Darlington transistors that are connected thereto.
  • a feedback path is provided from each of the three phase stator windings to respective feedback input terminals 116, 118, and 120 of control circuit 10 via leads 122, 124, and 126.
  • Feedback circuit 34 is responsive to the feedback signals occurring over leads 122, 124, and 126 to enable trigger circuit 36.
  • Feedback circuit 34 includes a full decoder circuit 128 comprising a plurality of diodes 130, 132, 134, 136, 138, and 140 interconnected between nodes 142, 144, and 146 to the outputs of NAND gates 108, 104, and 106. Decoder circuit 128 selectively enables
  • OMPI run-trigger comparator 148 in conjunction with the feedback signals that appear across series connected resistors 150, 152; 154, 156; and 158, 160.
  • Diodes 162, 164, and 166 are connected between terminals 142, 144, and 146 to the inverting input of comparator 148.
  • the back EMF feedback signals applied at terminals 116, 118, and 120 are also supplied to respective diodes 168, 170 and 172 the cathodes of which are commonly connected to resistor 174 which forms in conjunction with resistor 176 a resistive divider network that is connected to the non-inverting input of comparator 190.
  • Trigger circuit 36 includes NAND gate 178 the output of which is coupled through diode 180 and resistor 182 to node 48 of the increment drive circuit 30.
  • NAND gate 178 has three inputs, the first of which is coupled to the output of NAND gate 184 that has its input coupled to the output of comparator 84.
  • the second and third inputs of NAND gate 178 are coupled via resistors 186 and 188 respectively to the outputs of run trigger comparator 148 and start-to-run trigger comparator 190.
  • the inverting input of comparator 148 besides being coupled to the anodes of diodes 162, 164, and 166 is returned through resistor 192 to power supply conductor 58.
  • comparator 148 The non-inverting input of comparator 148 is connected both via resistor 194 to the output thereof and to the interconnection between series connected resistors 196 and 198 which are in turn connected between power supply conductor 58 and terminal 60.
  • the inverting input of start-to-run comparator 190 of trigger circuit 36 is connected to the interconnec- tion of series connected resistors 200 and 202 such that this input is biased at a reference potential.
  • OMFI brushless, three phase motor that includes the three phase stator windings 24, 26, and 28 is now explained.
  • diodes 168> 170, and 172 are reverse biased to cause the potential at the non-inverting input of start-to-run comparator 190 to be less than the potential appearing at the inverting input thereof.
  • the output of comparator 190 is low.
  • This condition places a logic zero at one input of NAND gate 176 thereby disabling the gate.
  • diode 180 is reverse biased. Therefore, with both current sources 42 and 46 conductive capacitor 80 is caused to be charged beginning at time tg (FIG. 2) at a rate proportional to the difference of the two currents (IQ-I D ) as illustrated by waveform portion
  • Capacitor 80 is therefore caused to be discharged at a rate proportional to I D , waveform portion 302.
  • Resistors 90 and.92 are placed in parallel to each other due to the output of comparator 84 being low such that the capacitor is discharged to a lower threshold level 1/3 Vg ⁇ at time t2 « As the potential across capacitor 80 reaches the lower threshold potential the output of the comparator is forced high thereby reverse biasing diode 96 to once again allow charging of the capacitor, waveform portion 304, FIG. 2A. Consequently, another clock pulse is supplied to the input of logic circuit 40.
  • the output of comparator 84 is forced low as the potential across capacitor 80 has reached the upper threshold level to cause discharging of the capacitor as illustrated by waveform portion 306 until time t4 when the cycle is again repeated.
  • periodic clock pulses are supplied via lead 94 to the clock inputs of flip-flops 98 and 100 at times tg, t2, t4, etc.
  • the ⁇ 2 outputs of flip-flops 98 and 100 go to a logic one output level state.
  • a first switching drive signal 308, FIG. 2B is produced that is applied to the base of transistor 110.
  • a second switching drive signal 310 is sequentially produced at the output of NAND gate 104 to the base of transistor 112.
  • a third switching drive signal 312, FIG. 2C is sequentially produced at the output of NAND gate 106 at time t4.
  • the cycle repeats causing another switching drive signal 314 to be produced at the output of NAND gate 108.
  • transistors 110, 112, and 114 are periodically and sequentially rendered conductive to render, corresponding Darlington transistors 18, 20, and 22 conductive. Therefore, current drive is supplied in sequence through the three phase stator windings 24, 26, and 28 through the Darlington transistors and through resistor 206 to ground potential.
  • the permanent magnet rotor As current drive is supplied in succession through the three stator windings, the permanent magnet rotor is caused to rotate toward the particular stator winding that is energized by current drive therethrough. This produces an induced back EMF voltage, through the other two windings. As the rotor is rotated and the induced voltages across the
  • OMPI__ stator windings increase, a point is reached at which transitioning from the start mode to the run mode of operation occurs as will be later explained.
  • One feature of the present invention is that, depending on the magnitude of the starting voltage supplied at input terminal 78, the frequency of the clock pulses generated at the output of comparator 84 are varied. Hence, if the supply voltage Vg ⁇ is less than the Zener breakdown voltage of diode 74, resistor 76 only is in series with the collector of transistor 64. This causes a magnitude of the current I D to be less than when the magnitude of the power supply voltage exceeds the Zener breakdown voltage of the diode. Thus, at low supply voltages, each clock pulse time period is increased. This non-linear starting frequency allows a lower drive peak current through the particular stator winding that is to be energized. Therefore, at lower starting voltages, the longer pulse periods correspond to lower available torque and slower rotor speeds of accelerator. This allows a much greater range of "assured" starts under motor load conditions.
  • the run mode of operation is based on the open circuit phase voltage of the next phase winding to be energized triggering a clock pulse to increment current drive to the particular phase winding. Since each phase winding of the stator is driven by identical circuitry, which has already been explained in some detail above, only the energizing of stator winding 24 during the run mode of operation is described hereinafter.
  • Diode 166 is reverse biased by the open circuit phase voltage induced across winding 24.
  • clock pulse 330 is terminated as the output of comparator 84 is forced low as capacitor 80 is charged to the upper threshold level. Thereafter, capacitor 80 is discharged at the rate proportional to current I D as aforedescribed.
  • the voltage across stator winding 24, the next phase winding to be energized decreases to VREF which forward biases diode 166. Subsequently, the output of comparator 148 is forced high to initiate trigger pulse 340, waveform 324.
  • trigger pulse 340 forces the output of gate 178 low.
  • Diode 180 is thus forward biased to discharge capacitor 80 at a greater rate until time t5, when the cap is discharged to the lower threshold level.
  • the output of comparator 84 is again forced high disabling gate 178 and reverse biasing diode 96 to allow capacitor 80 to again be charged towards the upper threshold level and thereby initiating clock pulse 342.
  • Clock pulse 342 causes the output of NAND gate 108 to be clocked high (waveform 336) rendering transistors 110 and 18 conducting to energize winding 24.
  • diodes 130 and 140 are forward biased and diodes 162 and 166 are reverse biased. Since diode 164 is reverse biased by the open circuit phase voltage induced across stator winding 26 at. time t5 trigger pulse 340 is terminated by the output of run- trigger comparator 148 being forced low. Thereafter, winding 24 remains energized for approximately 120 electrical degrees until time tg when another clock pulse is initiated in the manner as aforedescribed.
  • a current limit circuit 210 is provided which senses the voltage applied at input terminal 212 that is developed across sense resistor 206 due to the current conducted therethrough as each phase winding is energized.
  • each phase winding 26 and 28 is limited by circuit 210.
  • Another feature of the invention is the utilization of inhibit diodes 240 and 242 which are coupled between the collector of transistor 232 and respective outputs of comparators 190 and 148. Diodes 240 and 242 inhibit noise transients that otherwise might occur, as current drive through a particular winding is limited by the action of limiting circuit 210, from falsely triggering a clock pulse during either the start or run modes of operation of the motor. •
  • a novel control circuit to provide necessary switching to the stator windings of a three phase DC brushless motor, so that a permanent magnet rotor under the influence of the stator is rotated to produce mechanical output from the motor. Synchronous operation of the motor is maintained as the control circuit senses the open circuit back EMF voltage induced across the next phase winding of the stator to trigger current drive therethrough when the magnitude of the back EMF voltage reaches a predetermined level.

Landscapes

  • Engineering & Computer Science (AREA)
  • Power Engineering (AREA)
  • Control Of Motors That Do Not Use Commutators (AREA)

Abstract

A driver circuit (10) for driving an electrically commutated three-phase DC motor, the latter having stator windings (24, 26 and 28), a permanent magnet rotor, and being operated on the basis of induced EMF in the stator windings. The driver circuit includes an increment drive circuit (30) for providing a sequence of periodic switch command signals (334, 336, 338) to a switching circuit (32) to ultimately supply phase current drive to each stator winding. When the EMF induced across a particular phase stator winding falls below a reference level, increment drive circuit (30) increments a switch command signal to drive phase current through the next phase stator. A feature of the invention is the prevention of the motor from being inhibited from starting or "locking", by varying the frequency of the periodic switch command signals as a function of the magnitude of the starting potential supplied to the driver circuit during starting of the motor.

Description

BRUSH ESS THREE PHASE DIRECT CURRENT MOTOR CONTROL CIRCUIT
Background of the Invention
This invention relates to brushless direct current (DC) three phase motors and, more particularly, to a start-to-run control circuit for driving the motor.
In an attempt to meet today's stringent automobile pollution standards as set by the government and further to increase fuel efficiency, the automobile industry is relying more and more on the use of fuel injected engines. To acceptably supply the fuel to the injectors of these fuel injection driven engines requires a fuel pump that pumps fuel in sufficient force to the injectors rather than the standard vacuum pump which draws fuel from the fuel tank to the injectors. At least one automobile manufac¬ turer is including the fuel pump within the automobile fuel tank. A brush-type DC motor with copper commutators is not suited for application within the fuel tank for the following reasons. The brush-type motor if placed in the fuel tank is subject to fuel contamination, generation of peroxides, high commutator wear rates and possible ignition of the combustible mixtures. Therefore, to overcome the disadvantages of the brush-type DC motor a brushless three phase DC motor is contemplated.
In order to properly operate the brushless DC motor it is necessary to have a control drive circuit to provide the necessary switching to the stator windings of the three phase stator so that a permanent magnet rotor, under the influence of the stator, will produce the speed/torque characteristics of a brush-type motor.
Thus, there is a need for a control circuit to produce both start and run modes of operation for operating the brushless three phase motor while providing variable starting frequency and speed dependent on the magnitude of the operating potential supplied to the circuit.
Summary of the Invention
Accordingly, it is an object of the present invention to provide an improved control circuit for a brushless DC motor which provides drive current in synchronous succession to the stator windings of the motor. Another object of the present invention is to provide an improved control circuit for a brushless DC motor including a start-to-run circuit which synchronously converts the control circuit from a start-mode to a run-mode of operation in synchronous with the operation of the motor.
Still another object of the present invention is to provide an improved control circuit for operating a DC brushless motor which has a variable starting frequency dependent on the magnitude of an operating potential supplied to the circuit.
A further object of the present invention is to provide a control circuit for supplying current drive to the stator windings in synchronous to the operation of the DC brushless motor which includes delay circuitry for - inhibiting current drive in the particular stator winding for a predetermined time delay after the magnitude of the current therethrough reaches a predetermined value.
In accordance with the above and other objects there is provided a control circuit having a variable starting frequency dependent on the magnitude of starting operating potential supplied thereto for starting a brushless DC motor and then providing synchronous current drive in succession to each stator winding of the motor to operate the motor in a running mode of operation. The control circuit includes an increment drive circuit for providing incremental switching signals in synchronous with the operation of the motor to control a switching circuit that provides drive current to each stator winding in succession. A feedback circuit is coupled between the individual stator windings and the outputs of the increment drive circuit to provide sequential signals to enable a trigger circuit that in turn provides trigger signals to the increment drive circuit such that drive current is initiated through the next stator winding in response to the switching signals produced in time relation to the rotor rotation to maintain the operation of the motor.
A feature of the invention is that a delay circuit is included which is responsive to the magnitude of the current reaching a predetermined value in each stator winding for reducing the current to substantially zero for a predetermined time delay to reduce power dissipation in the stator winding and switching circuit.
Another feature of the invention is that the control circuit includes circuitry responsive to the magnitude of the operating potential that is supplied to the control circuit during starting of the motor to vary the starting frequency of the switching signals to insure that the motor is always started.
Brief Description of the Drawings
FIG. 1 is a schematic diagram illustrating the brush¬ less motor control circuit of the present invention;
FIG. 2 illustrates waveforms useful for understanding the operation of the control circuit of FIG.. 1 during the start mode of operation; and
FIG. 3 illustrates waveforms useful for understanding the operation of the control circuit of the present invention during the running mode of operation.
O PI Description of the Preferred Embodiment
Turning to FIG. 1, there is shown control circuit 10 of the present invention which is suitable to be fabricated in monolithic integrated circuit form as indicated by the dashed outline. As will be hereinafter explained, control circuit 10 is suited for providing periodic sequential signals at output terminals 12, 14, and 16 to render NPN Darlington power transistors 18, 20, and 24 conductive in succession. If, for example, transistors 18, 20, and 22 are connected in series with the stator windings 24, 26, and 28 of a three phase direct current (DC) motor, proper phase current drive is supplied thereto to cause rotation of a permanent magnet rotor of the motor to provide mechanical drive therefrom as is understood. The motor can be utilized to drive any of several types of devices, for instance, a. fuel pump could be operated by the motor that would pump fuel to individual fuel injectors of an internal combustion engine. Hence, control circuit 10, in this application, would be utilized to insure that the next phase stator winding current drive is implemented to insure continuous running of the fuel pump motor.
Briefly described, control circuit 10 comprises increment drive circuit 30 which during normal operation produces the periodic sequential switching signals at respective outputs thereof to switching circuit 32. Each sequential switching signal produces current drive to the proper stator winding of the three phase DC motor. A feedback circuit 34 is employed between increment drive circuit 30 and each individual stator winding 24, 26, and 28 to enable a trigger circuit 36 as the induced back EMF voltage across the next stator winding to be energized reaches a predetermined value. As trigger circuit 36 is enabled, a clock pulse is generated in increment drive circuit 30 to increment current drive to the next phase of the motor. As is understood, stator windings 24, -26 and 28 are placed 120 electrical degrees with respect to each other.
As shown, increment drive circuit 30 comprises a clock pulse producing circuit 38 and logic drive circuit 40. Clock circuit 38 includes a first current source 42 for sourcing a current I _ of substantially constant magnitude to node 44 and a second current source 46 for sinking a current lD of substantially constant magnitude from node 48. Current source 42 comprises PNP transistors 50 and 52 connected as a well-known current mirror with emitters thereof commonly connected via resistors 54 and 56 to power supply conductor 58. The collector of diode connected transistor 50 is returned to terminal 60 at which is supplied ground reference potential via resistor 62. Diode connected NPN transistor 64 and NPN transistor 66 are connected as a current mirror to form current source 46. The collector of transistor 66 is coupled to node 48 with the emitter thereof being returned to terminal 60 through resistor 68. The emitter of transistor 64 is returned, via resistor 70 to terminal 60. The collector of transistor 64 is returned to power supply conductor 58 through resistor 72. A series connected Zener diode 74 and resistor 76 are coupled in parallel with resistor 72 to provide a variable, starting frequency dependent on the potential VβAT supplied to terminal 78. A capacitor 80 which is charged and discharged during operation of control circuit 10 is connected between nodes 48 and terminal 60. Diode 82 is provided between nodes 44 and 48 such that capacitor 80 is charged when the diode is forward biased. Comparator 84 having an inverting input connected to node 48 and a non-inverting input coupled at node 86 between series resistors 88 and 90 and to resistor 92, the other end of which is connected to the output of the comparator, is responsive to the charging and discharging of capacitor 80 to produce a clock pulse at the output thereof via lead 94 to the input of logic drive circuit 40. A diode 96 is
O ?I shown connected between node 44 and the output of comparator 84.
Logic drive circuit 40 includes a pair of flip-flops 98 and 100 the clock inputs thereof of which are connected to the output of comparator 84. The Q and "Q outputs of flip-flop 98 are connected respectfully to the data input of flip-flop 100 and to an input of NAND gate 102 and NAND gate 104. The "Q output of flip-flop 100 is connected both to a second input of NAND gate 102 and to NAND gate 106. The output of NAND gate 102 is coupled to the input of NAND gate 108 the output of which is returned to the data input of flip-flop 98. Logic circuit 40 is essentially a divide by three counter wherein periodic signals appear at the outputs of NAND gates 108, 104, and 106 in sequence in response to every third clocking signal that is applied to the inputs of the logic circuit. NPN transistors 110, 112, and 114 of switching circuit 32, which have the base electrodes thereof coupled to the respectively outputs of NAND gates 108, 104, and 106, are sequentially rendered conductive as the output of the respective HAND gates are periodically clocked high. As each transistor is sequentially rendered conductive, base current drive is supplied through the collector-emitter path of the respectively transistor 110, 112, or 114 to output terminal 12, 14, or 16 to turn on the corresponding Darlington transistors that are connected thereto.
A feedback path is provided from each of the three phase stator windings to respective feedback input terminals 116, 118, and 120 of control circuit 10 via leads 122, 124, and 126. Feedback circuit 34 is responsive to the feedback signals occurring over leads 122, 124, and 126 to enable trigger circuit 36. Feedback circuit 34 includes a full decoder circuit 128 comprising a plurality of diodes 130, 132, 134, 136, 138, and 140 interconnected between nodes 142, 144, and 146 to the outputs of NAND gates 108, 104, and 106. Decoder circuit 128 selectively enables
OMPI run-trigger comparator 148 in conjunction with the feedback signals that appear across series connected resistors 150, 152; 154, 156; and 158, 160. Diodes 162, 164, and 166 are connected between terminals 142, 144, and 146 to the inverting input of comparator 148. The back EMF feedback signals applied at terminals 116, 118, and 120 are also supplied to respective diodes 168, 170 and 172 the cathodes of which are commonly connected to resistor 174 which forms in conjunction with resistor 176 a resistive divider network that is connected to the non-inverting input of comparator 190.
Trigger circuit 36 includes NAND gate 178 the output of which is coupled through diode 180 and resistor 182 to node 48 of the increment drive circuit 30. NAND gate 178 has three inputs, the first of which is coupled to the output of NAND gate 184 that has its input coupled to the output of comparator 84. The second and third inputs of NAND gate 178 are coupled via resistors 186 and 188 respectively to the outputs of run trigger comparator 148 and start-to-run trigger comparator 190. The inverting input of comparator 148 besides being coupled to the anodes of diodes 162, 164, and 166 is returned through resistor 192 to power supply conductor 58. The non-inverting input of comparator 148 is connected both via resistor 194 to the output thereof and to the interconnection between series connected resistors 196 and 198 which are in turn connected between power supply conductor 58 and terminal 60. Similarly, the inverting input of start-to-run comparator 190 of trigger circuit 36 is connected to the interconnec- tion of series connected resistors 200 and 202 such that this input is biased at a reference potential.
Start Mode of Operation
With reference to FIGS. 1 and 2, the operation of control circuit 10 for controlling the starting of a DC
OMFI brushless, three phase motor that includes the three phase stator windings 24, 26, and 28 is now explained. Before and during the initial starting of the motor there is no or very little induced back EMF voltages across the stator windings. Therefore, diodes 168> 170, and 172 are reverse biased to cause the potential at the non-inverting input of start-to-run comparator 190 to be less than the potential appearing at the inverting input thereof. Hence, the output of comparator 190 is low. This condition places a logic zero at one input of NAND gate 176 thereby disabling the gate. In this condition diode 180 is reverse biased. Therefore, with both current sources 42 and 46 conductive capacitor 80 is caused to be charged beginning at time tg (FIG. 2) at a rate proportional to the difference of the two currents (IQ-ID) as illustrated by waveform portion
300 of FIG. 2A. Because the potential across capacitor 80 is initially less than the potential appearing at node 86 the output of comparator 84 is forced high to produce a clock pulse via lead 94,to the input of logic drive circuit 40. In addition, diode 96 is reverse biased and resistors 88 and 92 are placed in parallel with respect to one another. Hence, capacitor 80 will continue to be charged until the potential thereacross reaches an upper theshold level 2/3 Vg^, at time t^, which then causes the output of comparator 84 to go low. As the output of comparator 84 goes low diode 96 is forward biased to sink all of the current 1^ from node 44. Capacitor 80 is therefore caused to be discharged at a rate proportional to ID, waveform portion 302. Resistors 90 and.92 are placed in parallel to each other due to the output of comparator 84 being low such that the capacitor is discharged to a lower threshold level 1/3 Vg^ at time t2« As the potential across capacitor 80 reaches the lower threshold potential the output of the comparator is forced high thereby reverse biasing diode 96 to once again allow charging of the capacitor, waveform portion 304, FIG. 2A. Consequently, another clock pulse is supplied to the input of logic circuit 40. At time t3, the output of comparator 84 is forced low as the potential across capacitor 80 has reached the upper threshold level to cause discharging of the capacitor as illustrated by waveform portion 306 until time t4 when the cycle is again repeated. Thus, as described, periodic clock pulses are supplied via lead 94 to the clock inputs of flip-flops 98 and 100 at times tg, t2, t4, etc. For discussion purposes it is assumed that as power is supplied to control circuit 10 the <2 outputs of flip-flops 98 and 100 go to a logic one output level state. Thus, at time tg, in response to the first clock pulse supplied at the output of comparator 84, a first switching drive signal 308, FIG. 2B, is produced that is applied to the base of transistor 110. Similarly, in response to the next clock pulse a second switching drive signal 310, FIG. 2C, is sequentially produced at the output of NAND gate 104 to the base of transistor 112. A third switching drive signal 312, FIG. 2C, is sequentially produced at the output of NAND gate 106 at time t4. At time t5, the cycle repeats causing another switching drive signal 314 to be produced at the output of NAND gate 108. Thus, during the start mode of operation, transistors 110, 112, and 114 are periodically and sequentially rendered conductive to render, corresponding Darlington transistors 18, 20, and 22 conductive. Therefore, current drive is supplied in sequence through the three phase stator windings 24, 26, and 28 through the Darlington transistors and through resistor 206 to ground potential.
As current drive is supplied in succession through the three stator windings, the permanent magnet rotor is caused to rotate toward the particular stator winding that is energized by current drive therethrough. This produces an induced back EMF voltage, through the other two windings. As the rotor is rotated and the induced voltages across the
OMPI__ stator windings increase, a point is reached at which transitioning from the start mode to the run mode of operation occurs as will be later explained.
One feature of the present invention is that, depending on the magnitude of the starting voltage supplied at input terminal 78, the frequency of the clock pulses generated at the output of comparator 84 are varied. Hence, if the supply voltage Vg^ is less than the Zener breakdown voltage of diode 74, resistor 76 only is in series with the collector of transistor 64. This causes a magnitude of the current ID to be less than when the magnitude of the power supply voltage exceeds the Zener breakdown voltage of the diode. Thus, at low supply voltages, each clock pulse time period is increased. This non-linear starting frequency allows a lower drive peak current through the particular stator winding that is to be energized. Therefore, at lower starting voltages, the longer pulse periods correspond to lower available torque and slower rotor speeds of aceleration. This allows a much greater range of "assured" starts under motor load conditions.
Start-To-Run Mode of Operation
As previously described, during starting of the motor the open circuit phase voltage induced across each phase winding is insufficient to forward bias either of the diodes 168, 170, 172 whereby the output of start-to-run comparator 190 is forced low to disable gate 178. Hence, clock pulses are generated at the output of comparator 84 to produce the sequential current drive through the stator windings independent to the rotor movement, i.e., the clock pulses are generated in response to the charge and discharge of capacitor 80 between the upper and lower threshold levels. However, after the starting mode initiates the condition necessary for the running mode of operation, it is necessary to transition the charge and discharge of capacitor 80 so that the current drive supplied to the individual phase windings are in sync with rotation of the rotor whereby the next phase winding to be energized is incremented at the correct phase.
As the rotational speed of the rotor increases, a point is reached at which the open circuit back EMF phase voltages induced across the two phase windings that are not energized reach magnitudes sufficient to forward bias at least one of the diodes 168, 170, or 172 to force the output of comparator 190 high. This provides an enabling input signal to gate 178. For example, referring now to FIG. 3, it is seen prior to time tg running speed has been obtained, that at least one of the open circuit phase voltages 316 or 320 (FIGS. 3A and 3C) induced across windings 24 and 28 are of sufficient magnitude to forward bias either diode 168- or 172 or both. Simultaneously, winding 26 is energized (FIG. 3B) which corresponds to the output of NAND gate 104, waveform 338 of FIG. 31, being at a high level state to render transistors 112 and 20 conductive. Therefore, at time tg, capacitor 80 is being discharged at a rate proportional to ID as aforedescribed (waveform portion 332 of FIG. 2D) such that the output of comparator 84 is low which produces, through gate 184, a second enabling signal at the second input to gate 178. At time t_ , the induced back EMF voltage across winding 28, waveform 320, which is the next phase winding to be energized has decreased to a voltage level VREF sufficient to cause diode 164 to be forward, biased through resistors 150 and 152. This condition causes the output of run-trigger comparator 148 to go high producing trigger pulse 332 (waveform 324). Therefore, at time t^ all the inputs to gate 178 are high which forces the output thereof to go low which in turn forward biases diode 180. This causes capacitor 80 to be quickly discharged, waveform portion 326 of FIG. 3D, until time t2 when the potential thereacross reaches the lower threshold level forcing the output of comparator 84 to a high level state and disabling gate 178. Thereafter, diodes 96 and 180 are both reverse biased to allow charging of capacitor 80. As capacitor 80 is charged and the output of comparator 84 is forced high, clock pulse 330, waveform 328 of FIG. 3F, is produced which clocks the output of NAND gate 106 high (waveform 334 of FIG. 3G) to energized winding 28, waveform 320. Finally, as the output of NAND gate 106 is clocked high, as will be later explained, diodes 162, 164 and 166 are again reverse biased to force the output of comparator 148 low. Transition to the run mode of operation is complete then when either one of the diodes 168, 179 or 172 are forward biased by one of the open circuit phase voltage being sufficiently high to cause the output of run-trigger comparator 190 to go high and to cause run-trigger comparator 148 to supply a trigger to increment drive current to the next phase winding in synchronous with rotation of the rotor about the three phase stator.
Run Mode of Operation
The run mode of operation is based on the open circuit phase voltage of the next phase winding to be energized triggering a clock pulse to increment current drive to the particular phase winding. Since each phase winding of the stator is driven by identical circuitry, which has already been explained in some detail above, only the energizing of stator winding 24 during the run mode of operation is described hereinafter.
As explained, at time t2 (FIG. 3), the output of NAND gate 106 of logic circuit 40 is clocked high (waveform 334) while the outputs of NAND gates 104 and 108 are forced low, waveforms 336 and 338 respectively. In this state, diodes 132 and 136 of decoder circuit 128 are forward biased to produce a voltage drop at nodes 142 and 144 that
K reverse biases diodes 162 and 164. Diode 166 is reverse biased by the open circuit phase voltage induced across winding 24. At time t3, clock pulse 330 is terminated as the output of comparator 84 is forced low as capacitor 80 is charged to the upper threshold level. Thereafter, capacitor 80 is discharged at the rate proportional to current ID as aforedescribed. At time t4, the voltage across stator winding 24, the next phase winding to be energized, decreases to VREF which forward biases diode 166. Subsequently, the output of comparator 148 is forced high to initiate trigger pulse 340, waveform 324. As the other two inputs of gate 178 are already enabled by the two high level state output signals supplied from gates 184 and comparator 190 respectively, trigger pulse 340 forces the output of gate 178 low. Diode 180 is thus forward biased to discharge capacitor 80 at a greater rate until time t5, when the cap is discharged to the lower threshold level. When capacitor 80 is discharged to the lower threshold level the output of comparator 84 is again forced high disabling gate 178 and reverse biasing diode 96 to allow capacitor 80 to again be charged towards the upper threshold level and thereby initiating clock pulse 342. Clock pulse 342 causes the output of NAND gate 108 to be clocked high (waveform 336) rendering transistors 110 and 18 conducting to energize winding 24. As the output of NAND gate 108 goes high, diodes 130 and 140 are forward biased and diodes 162 and 166 are reverse biased. Since diode 164 is reverse biased by the open circuit phase voltage induced across stator winding 26 at. time t5 trigger pulse 340 is terminated by the output of run- trigger comparator 148 being forced low. Thereafter, winding 24 remains energized for approximately 120 electrical degrees until time tg when another clock pulse is initiated in the manner as aforedescribed. To reduce power consumption and to protect discrete Darlington transistors 18, 20, and 22 a current limit circuit 210 is provided which senses the voltage applied at input terminal 212 that is developed across sense resistor 206 due to the current conducted therethrough as each phase winding is energized. As the sense voltage occurring at terminal 212 exceeds a reference potential supplied to the inverting input of comparator 214 (from a resistive divider network including resistors 216 and 218) the output of comparator 214 goes high. This forces the output of NOR gate 220 to go low to charge capacitor 222 through resistor 226 thereby producing a negative going voltage signal at node 230. As the input of NOR gate 228 is coupled to node 230, the negative going signal forces the output of this gate to go high to render transistor 232 conductive. This action causes one of the diodes 234, 236, or 238 to be forward biased depending upon which output of logic circuit 40 is high to steal base current from the corresponding transistor 110, 112, or 114 thereby rendering this tran¬ sistor non-conducting. For example, if stator winding 24 is energized, the output of NAND gate 108 is high whereby diode 234 is rendered conductive to turn off transistors
110 and 118 when the current through resistor 206 exceeds a predetermined value. The current through stator winder 24 is then reduced to zero or some sufficiently low level for a predetermined time delay which is determined by the time that it takes for capacitor 222 to be charged back to its quiescent level state. Thereafter, the output of NOR gate 228 is forced to a low level state which turns off transistor 232 and diode 234. This allows current drive to be once again initiated through winding 24,. assuming that the output of NAND gate 108 is still high. If the current through stator winding 24 should again exceed the predeter¬ mined voltage level, current limit circuit 210 would be activated to shut off current drive to transistor 110 as aforedescribed to inhibit current drive through the winding. Similarly, the current through each phase winding 26 and 28 is limited by circuit 210. Another feature of the invention is the utilization of inhibit diodes 240 and 242 which are coupled between the collector of transistor 232 and respective outputs of comparators 190 and 148. Diodes 240 and 242 inhibit noise transients that otherwise might occur, as current drive through a particular winding is limited by the action of limiting circuit 210, from falsely triggering a clock pulse during either the start or run modes of operation of the motor. • Thus, what has been described above is a novel control circuit to provide necessary switching to the stator windings of a three phase DC brushless motor, so that a permanent magnet rotor under the influence of the stator is rotated to produce mechanical output from the motor. Synchronous operation of the motor is maintained as the control circuit senses the open circuit back EMF voltage induced across the next phase winding of the stator to trigger current drive therethrough when the magnitude of the back EMF voltage reaches a predetermined level.

Claims

1. A control circuit for providing synchronous phase current drive to a brushless direct current (D.C.) motor including a permanent magnet rotor and a plurality of stator windings phased a predetermined number of electrical degrees with respect to each other comprising: circuit means having a plurality of inputs and outputs, each output being coupled to a respective stator winding, said circuit means being responsive to periodic and sequential signals supplied to said inputs thereof for producing phase current drive through each winding in succession; increment circuit means having a plurality of outputs each coupled to a respective input of said circuit means for producing said periodic and sequential signals to said circuit means in response to receiving trigger signals when the motor is in a run mode of operation; trigger circuit means responsive to successive enabling signals supplied to an input thereof for producing said trigger signals; and feedback circuit means coupled between said outputs of said increment circuit means and the stator windings responsive to the back EMF voltage induced in the windings and said signals appearing at the outputs of said increment circuit means for producing said enabling signals in synchronous to the operation of the motor such that said drive current is produced in the next succeeding stator winding in correct timed relationship.
2. The control circuit of claim 1 wherein said "increment circuit means includes: first circuit means responsive to each trigger signal supplied thereto for incrementing a clock pulse at an output thereof; and logic drive circuit means having an input and a plurality of outputs corresponding to said plurality of outputs of said increment circuit means, said logic drive circuit means being responsive to each clock pulse received at said input for producing said signals to said circuit means, said signals being periodic and appearing at said outputs of said logic drive circuit in sequence.
3. The control circuit of claim 2 wherein said first circuit means includes: first current source means for supplying a first current of substantially constant magnitude; second current source means for supply a second current of substantially constant magnitude; charge storage means coupled with said first and second current source means; output circuit means coupled to said charge storage means and to said output of said first circuit means for producing said clock pulse in response to said charge storage means being charged and then discharged between an upper and lower threshold level; and gate circuit means responsive to each trigger signal being supplied to the input thereof when the motor is in a run mode of operation for causing discharge of said charge storage means to said lower threshold level wherein - said charge storage means is then caused to be charged toward said upper threshold level thereby initiating a next clock pulse at said output of said first circuit means.
4. The control circuits of claims 1 or 3 wherein said feedback circuit includes: decoder circuit means coupled between said outputs of said logic drive circuit means and a plurality of circuit nodes, said circuit nodes being coupled to a respective stator winding; and
O PI first diode circuit means coupled between said circuit nodes and said input of said trigger circuit means, said first diode circuit means being responsive to the selective output signals appearing at said outputs of said logic drive circuit means in conjunction with the magnitude of the back EMF induced in the next phase stator winding to be energized falling below a predetermined value for initiating an enabling signal.
5. The control circuit of claim 4 wherein said trigger circuit means includes a first comparator circuit responsive to each enabling signal supplied thereto for producing a trigger signal.
6. The control circuit of claim 5 wherein said output circuit means includes: a second comparator circuit having first and second inputs and an output, said first input being coupled to said charge storage means, said output being coupled to an input of said gate circuit means, said input of said logic drive circuit means and to said first current source means; first and second serially connected resistors coupled between a first power supply conductor and a terminal at which is supplied a reference potential, the interconnection between said first and second resistors being coupled to said second input of said second comparator; and a third resistor connected between said output and said second input of said second comparator.
7. The control circuit of claim 6 wherein said trigger circuit means includes a third comparator responsive to the motor being in a start mode of operation for disabling said gate circuit means such that said charge storage means is first charged at a first rate and then discharged at a second rate independent to the rotation of the rotor, said third comparator providing an enabling signal to an input of the gate circuit means whenever the motor is in the run mode of operation.
8. The control circuit of claim 7 wherein said first circuit means includes second circuit means coupled to said second current source means for varying the magnitude of current produced by said second current source means dependent on the magnitude of operating potential supplied to the control circuit varying between first and second levels to vary the frequency of the clock pulses as said charge storage means is discharged at varying rates as said magnitude of said second current is varied during start of the motor.
9. The control circuit of claim 8 including current limiting circuit means for sensing when the magnitude of phase drive current exceeds a predetermined value to render said phase current drive circuit means less conductive to reduce said phase drive current for a predetermined time interval, thereafter said phase current drive circuit means being allowed to be rendered conductive in response to said input signals supplied thereto from said increment circuit means.
PCT/US1982/000959 1981-08-17 1982-07-15 Brushless three phase direct current motor control circuit WO1983000781A1 (en)

Applications Claiming Priority (2)

Application Number Priority Date Filing Date Title
US06/293,811 US4403177A (en) 1981-08-17 1981-08-17 Brushless three phase direct current motor control circuit
US293,811810817 1981-08-17

Publications (1)

Publication Number Publication Date
WO1983000781A1 true WO1983000781A1 (en) 1983-03-03

Family

ID=23130681

Family Applications (1)

Application Number Title Priority Date Filing Date
PCT/US1982/000959 WO1983000781A1 (en) 1981-08-17 1982-07-15 Brushless three phase direct current motor control circuit

Country Status (5)

Country Link
US (1) US4403177A (en)
EP (1) EP0085698A4 (en)
JP (1) JPS58501304A (en)
IT (1) IT1149040B (en)
WO (1) WO1983000781A1 (en)

Cited By (7)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
FR2547962A1 (en) * 1983-06-09 1984-12-28 Gen Electric INTEGRATED CIRCUIT FOR A CONTROL CIRCUIT OF AN ELECTRONICALLY SWITCHED MOTOR
US4540921A (en) * 1984-04-19 1985-09-10 General Electric Company Laundry apparatus and method of controlling such
US4636936A (en) * 1984-04-19 1987-01-13 General Electric Company Control system for an electronically commutated motor
US4642536A (en) * 1984-04-19 1987-02-10 General Electric Company Control system for an electronically commutated motor, method of controlling such, method of controlling an electronically commutated motor and laundry apparatus
US4642537A (en) * 1983-12-13 1987-02-10 General Electric Company Laundering apparatus
US4654566A (en) * 1974-06-24 1987-03-31 General Electric Company Control system, method of operating an electronically commutated motor, and laundering apparatus
EP0465181A2 (en) * 1990-07-04 1992-01-08 Matsushita Electric Industrial Co., Ltd. Brushless DC motor

Families Citing this family (47)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5023527A (en) 1974-06-24 1991-06-11 General Electric Company Control circuits, electronically commutated motor systems and methods
US4763347A (en) * 1983-02-02 1988-08-09 General Electric Company Control system, electronically commutated motor system, blower apparatus and methods
US4472665A (en) * 1981-08-28 1984-09-18 Canon Kabushiki Kaisha Motor
US4484114A (en) * 1982-03-04 1984-11-20 Rotron, Incorporated Self-starting brushless DC motor
US4500821A (en) * 1983-06-09 1985-02-19 General Electric Company Speed or torque control circuit for an electronically commutated motor (ECM) and method of controlling the torque or speed of an ECM
US4494055A (en) * 1983-06-09 1985-01-15 General Electric Company Control circuit for an electronically commutated motor including reversing; method of operating an ECM including reversing
US4491772A (en) * 1983-06-09 1985-01-01 General Electric Company Control circuit for an electronically commutated motor (ECM), method of timing the electronic commutation of an ECM, and method of operating an ECM
US4499408A (en) * 1983-06-09 1985-02-12 General Electric Company Control circuit for an electronically commutated motor, an integrated circuit for an ECM, and a method of operating an ECM
US4686436A (en) * 1984-07-06 1987-08-11 General Electric Company Electronic control circuit, electronically commutated motor system and method for controlling same, laundry apparatus, and methods for operating apparatus for switching high voltage DC and for controlling electrical load powering apparatus
US4544868A (en) * 1984-07-20 1985-10-01 General Motors Corporation Brushless DC motor controller
US4588933A (en) * 1984-09-13 1986-05-13 Motorola, Inc. Brushless direct current motor control system with protection circuitry
JPS61224894A (en) * 1985-03-29 1986-10-06 Hitachi Ltd Brushless dc motor
US4603283A (en) * 1985-06-03 1986-07-29 Bodine Electric Company Variable speed control for a brushless direct current motor
US4928042A (en) * 1986-03-22 1990-05-22 Robert Bosch Gmbh Circuit arrangement for operating a multi-phase synchronous motor on a direct-voltage system
JPS62260586A (en) * 1986-04-30 1987-11-12 Sony Corp Brushless motor
US4678973A (en) * 1986-10-07 1987-07-07 General Motors Corporation Sensorless starting control for a brushless DC motor
IT1211537B (en) * 1987-11-18 1989-11-03 Halsall Prod Ltd Electronically-driven brushless DC motor for fan drive
JPH01105395U (en) * 1987-12-28 1989-07-17
US4983894A (en) * 1989-02-01 1991-01-08 Matsushita Electric Industrial Co., Ltd. Brushless motor driving system
BR8901539A (en) * 1989-03-27 1990-10-30 Brasil Compressores Sa PROCESS AND ELECTRONIC CIRCUIT FOR CONTROLLING CURRENT MOTOR CONTROL WITHOUT BRUSHES
US4988939A (en) * 1989-08-04 1991-01-29 Thor Technology Corporation Electric motor with variable commutation delay
US5079494A (en) * 1989-05-23 1992-01-07 Thor Technology Corporation Fast response motor current regulator
US5015927A (en) * 1989-08-04 1991-05-14 Thor Technology Corporation Electric motor with regeneration current commutation
US5256949A (en) * 1989-05-23 1993-10-26 Thor Technology Corporation AC power line current regeneration
US5004916A (en) * 1989-07-28 1991-04-02 Ncr Corporation Scanning system having automatic laser shutdown upon detection of defective scanning element motion
US5202616A (en) * 1989-09-25 1993-04-13 Silicon Systems, Inc. Bipolar or unipolar drive back-EMF commutation sensing method
US5304903A (en) * 1990-02-14 1994-04-19 Matsushita Electric Industrial Co., Ltd. Brushless motor driving method and apparatus
JP2704057B2 (en) * 1991-03-29 1998-01-26 株式会社東芝 Spindle motor start control circuit
JPH05215784A (en) * 1991-08-16 1993-08-24 Sgs Thomson Microelectron Inc Load current sampling art
US5291578A (en) * 1992-06-15 1994-03-01 First Switch, Inc. Apparatus for controlling a vehicle fuel pump
US5382890A (en) * 1993-02-17 1995-01-17 Pitney Bowes Inc. Integrated circuit driver having current limiter for brushless motor
US5947892A (en) * 1993-11-10 1999-09-07 Micromed Technology, Inc. Rotary blood pump
US5527159A (en) * 1993-11-10 1996-06-18 The United States Of America As Represented By The Administrator Of The National Aeronautics And Space Administration Rotary blood pump
US5492008A (en) * 1994-03-18 1996-02-20 Kelsey-Hayes Company Method and system for testing vehicular antilock brake system components
US5929577A (en) * 1995-10-13 1999-07-27 Unitrode Corporation Brushless DC motor controller
US5744921A (en) * 1996-05-02 1998-04-28 Siemens Electric Limited Control circuit for five-phase brushless DC motor
US5675464A (en) * 1996-05-02 1997-10-07 Siemens Electric Limited Stall or reduced-speed protection system for electric motor
JP2000354392A (en) * 1999-06-09 2000-12-19 Denso Corp Brushless motor
US6741000B2 (en) 2002-08-08 2004-05-25 Ronald A. Newcomb Electro-magnetic archimedean screw motor-generator
US20050184605A1 (en) * 2004-02-20 2005-08-25 Vinson Wade D. Cooling fan having three-phase DC motor
US8647077B2 (en) * 2004-02-20 2014-02-11 Hewlett-Packard Development Company, L.P. Cooling fan for electronic device
DE102004053907B4 (en) * 2004-11-05 2009-05-28 Minebea Co., Ltd. Brushless motor
JP4488238B2 (en) * 2006-03-28 2010-06-23 株式会社デンソー Fuel pump drive control device
JP6043167B2 (en) * 2012-11-20 2016-12-14 ローム株式会社 Sensorless fan motor driving device, cooling device using the same, and sensorless fan motor control method
CN104753300A (en) * 2015-02-25 2015-07-01 中国人民解放军海军工程大学 Permanent magnet BLDC (Brushless Direct Current Motor) of ring winding
JP6535317B2 (en) * 2016-12-06 2019-06-26 ミネベアミツミ株式会社 Motor drive control device and motor drive control method
US20220376644A1 (en) * 2020-05-29 2022-11-24 Gordon Lan Systems catching residual energy from an electric coil

Citations (3)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US3997823A (en) * 1973-10-30 1976-12-14 Sony Corporation Brushless DC motor driving circuit
US4250435A (en) * 1980-01-04 1981-02-10 General Electric Company Clock rate control of electronically commutated motor rotational velocity
US4262236A (en) * 1979-04-11 1981-04-14 General Motors Corporation Commutatorless direct current motor drive system

Family Cites Families (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
DE2115777B2 (en) * 1971-04-01 1973-04-12 Gebr. Bühler Nachfolger GmbH, 8500 Nürnberg COLLECTORLESS DC MOTOR
US4262237A (en) * 1979-06-08 1981-04-14 General Motors Corporation Commutatorless direct current motor drive system

Patent Citations (3)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US3997823A (en) * 1973-10-30 1976-12-14 Sony Corporation Brushless DC motor driving circuit
US4262236A (en) * 1979-04-11 1981-04-14 General Motors Corporation Commutatorless direct current motor drive system
US4250435A (en) * 1980-01-04 1981-02-10 General Electric Company Clock rate control of electronically commutated motor rotational velocity

Cited By (8)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4654566A (en) * 1974-06-24 1987-03-31 General Electric Company Control system, method of operating an electronically commutated motor, and laundering apparatus
FR2547962A1 (en) * 1983-06-09 1984-12-28 Gen Electric INTEGRATED CIRCUIT FOR A CONTROL CIRCUIT OF AN ELECTRONICALLY SWITCHED MOTOR
US4642537A (en) * 1983-12-13 1987-02-10 General Electric Company Laundering apparatus
US4540921A (en) * 1984-04-19 1985-09-10 General Electric Company Laundry apparatus and method of controlling such
US4636936A (en) * 1984-04-19 1987-01-13 General Electric Company Control system for an electronically commutated motor
US4642536A (en) * 1984-04-19 1987-02-10 General Electric Company Control system for an electronically commutated motor, method of controlling such, method of controlling an electronically commutated motor and laundry apparatus
EP0465181A2 (en) * 1990-07-04 1992-01-08 Matsushita Electric Industrial Co., Ltd. Brushless DC motor
EP0465181A3 (en) * 1990-07-04 1992-02-26 Matsushita Electric Industrial Co., Ltd. Brushless dc motor

Also Published As

Publication number Publication date
EP0085698A4 (en) 1984-05-17
IT1149040B (en) 1986-12-03
EP0085698A1 (en) 1983-08-17
US4403177A (en) 1983-09-06
IT8248947A0 (en) 1982-08-05
JPS58501304A (en) 1983-08-04

Similar Documents

Publication Publication Date Title
US4403177A (en) Brushless three phase direct current motor control circuit
US3937193A (en) Electronic ignition system
CA1237488A (en) Switching circuit utilizing a field effect transistor
KR940009208B1 (en) Brushless dc motor
US4725765A (en) Method and apparatus for the protection of D.C. motors under stalled conditions
US4043302A (en) Solid state ignition system and method for linearly regulating the dwell time thereof
EP0363169A2 (en) System for driving a brushless motor
US3383556A (en) Capacitor discharge ignition system
CA1194536A (en) Single coil magneto with changeover switch for cd ignition and load
US5574608A (en) Brushless motor lock detection apparatus
US4081727A (en) Speed control
JP3119298B2 (en) Generator voltage regulator
JPS6112100B2 (en)
GB1458731A (en) Ignition apparatus for internal combustion engine
US4044733A (en) Ignition apparatus for internal combustion engine
US3443182A (en) System for operating alternating current induction type motors from a direct current potential source
US4352152A (en) High speed non-saturating inverter
US4379444A (en) Start-to-run circuit for an electronic ignition system
US6194861B1 (en) Circuit and method for sensorless brushless direct current (BLDC) motor
JP4239402B2 (en) Vehicle power generation control device
JP2906926B2 (en) Control device for brushless motor
JPH06261466A (en) Exciting current controller of generator for vehicle
EP0145145B1 (en) Ignition apparatus for internal combustion engines
USRE26622E (en) Synchronous motor control circuit
JP3274211B2 (en) Motor drive control circuit

Legal Events

Date Code Title Description
AK Designated states

Designated state(s): JP

AL Designated countries for regional patents

Designated state(s): DE FR GB SE

WWE Wipo information: entry into national phase

Ref document number: 1982902575

Country of ref document: EP

WWP Wipo information: published in national office

Ref document number: 1982902575

Country of ref document: EP

WWW Wipo information: withdrawn in national office

Ref document number: 1982902575

Country of ref document: EP