USRE50386E1 - Circuits and methods for measuring the output current of a switched capacitor regulator - Google Patents
Circuits and methods for measuring the output current of a switched capacitor regulator Download PDFInfo
- Publication number
- USRE50386E1 USRE50386E1 US17/869,691 US202217869691A USRE50386E US RE50386 E1 USRE50386 E1 US RE50386E1 US 202217869691 A US202217869691 A US 202217869691A US RE50386 E USRE50386 E US RE50386E
- Authority
- US
- United States
- Prior art keywords
- switch
- resistor
- load
- circuit
- measuring
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Active
Links
- 239000003990 capacitor Substances 0.000 title claims abstract description 35
- 238000000034 method Methods 0.000 title description 13
- 230000007246 mechanism Effects 0.000 description 6
- 230000008901 benefit Effects 0.000 description 5
- 238000010586 diagram Methods 0.000 description 4
- 238000010408 sweeping Methods 0.000 description 4
- 230000008859 change Effects 0.000 description 3
- 230000006870 function Effects 0.000 description 3
- 238000005259 measurement Methods 0.000 description 3
- 230000003287 optical effect Effects 0.000 description 3
- 230000005540 biological transmission Effects 0.000 description 2
- 150000001875 compounds Chemical class 0.000 description 2
- 230000008569 process Effects 0.000 description 2
- 239000004065 semiconductor Substances 0.000 description 2
- 239000003985 ceramic capacitor Substances 0.000 description 1
- 239000004020 conductor Substances 0.000 description 1
- 239000013307 optical fiber Substances 0.000 description 1
- 230000003071 parasitic effect Effects 0.000 description 1
Images
Classifications
-
- H—ELECTRICITY
- H02—GENERATION; CONVERSION OR DISTRIBUTION OF ELECTRIC POWER
- H02M—APPARATUS FOR CONVERSION BETWEEN AC AND AC, BETWEEN AC AND DC, OR BETWEEN DC AND DC, AND FOR USE WITH MAINS OR SIMILAR POWER SUPPLY SYSTEMS; CONVERSION OF DC OR AC INPUT POWER INTO SURGE OUTPUT POWER; CONTROL OR REGULATION THEREOF
- H02M3/00—Conversion of DC power input into DC power output
- H02M3/02—Conversion of DC power input into DC power output without intermediate conversion into AC
- H02M3/04—Conversion of DC power input into DC power output without intermediate conversion into AC by static converters
- H02M3/06—Conversion of DC power input into DC power output without intermediate conversion into AC by static converters using resistors or capacitors, e.g. potential divider
- H02M3/07—Conversion of DC power input into DC power output without intermediate conversion into AC by static converters using resistors or capacitors, e.g. potential divider using capacitors charged and discharged alternately by semiconductor devices with control electrode, e.g. charge pumps
-
- G—PHYSICS
- G01—MEASURING; TESTING
- G01R—MEASURING ELECTRIC VARIABLES; MEASURING MAGNETIC VARIABLES
- G01R19/00—Arrangements for measuring currents or voltages or for indicating presence or sign thereof
- G01R19/0092—Arrangements for measuring currents or voltages or for indicating presence or sign thereof measuring current only
-
- H—ELECTRICITY
- H02—GENERATION; CONVERSION OR DISTRIBUTION OF ELECTRIC POWER
- H02M—APPARATUS FOR CONVERSION BETWEEN AC AND AC, BETWEEN AC AND DC, OR BETWEEN DC AND DC, AND FOR USE WITH MAINS OR SIMILAR POWER SUPPLY SYSTEMS; CONVERSION OF DC OR AC INPUT POWER INTO SURGE OUTPUT POWER; CONTROL OR REGULATION THEREOF
- H02M3/00—Conversion of DC power input into DC power output
- H02M3/02—Conversion of DC power input into DC power output without intermediate conversion into AC
- H02M3/04—Conversion of DC power input into DC power output without intermediate conversion into AC by static converters
- H02M3/10—Conversion of DC power input into DC power output without intermediate conversion into AC by static converters using discharge tubes with control electrode or semiconductor devices with control electrode
- H02M3/145—Conversion of DC power input into DC power output without intermediate conversion into AC by static converters using discharge tubes with control electrode or semiconductor devices with control electrode using devices of a triode or transistor type requiring continuous application of a control signal
- H02M3/155—Conversion of DC power input into DC power output without intermediate conversion into AC by static converters using discharge tubes with control electrode or semiconductor devices with control electrode using devices of a triode or transistor type requiring continuous application of a control signal using semiconductor devices only
- H02M3/156—Conversion of DC power input into DC power output without intermediate conversion into AC by static converters using discharge tubes with control electrode or semiconductor devices with control electrode using devices of a triode or transistor type requiring continuous application of a control signal using semiconductor devices only with automatic control of output voltage or current, e.g. switching regulators
- H02M3/158—Conversion of DC power input into DC power output without intermediate conversion into AC by static converters using discharge tubes with control electrode or semiconductor devices with control electrode using devices of a triode or transistor type requiring continuous application of a control signal using semiconductor devices only with automatic control of output voltage or current, e.g. switching regulators including plural semiconductor devices as final control devices for a single load
-
- H—ELECTRICITY
- H02—GENERATION; CONVERSION OR DISTRIBUTION OF ELECTRIC POWER
- H02M—APPARATUS FOR CONVERSION BETWEEN AC AND AC, BETWEEN AC AND DC, OR BETWEEN DC AND DC, AND FOR USE WITH MAINS OR SIMILAR POWER SUPPLY SYSTEMS; CONVERSION OF DC OR AC INPUT POWER INTO SURGE OUTPUT POWER; CONTROL OR REGULATION THEREOF
- H02M1/00—Details of apparatus for conversion
- H02M1/0003—Details of control, feedback or regulation circuits
- H02M1/0009—Devices or circuits for detecting current in a converter
-
- H—ELECTRICITY
- H02—GENERATION; CONVERSION OR DISTRIBUTION OF ELECTRIC POWER
- H02M—APPARATUS FOR CONVERSION BETWEEN AC AND AC, BETWEEN AC AND DC, OR BETWEEN DC AND DC, AND FOR USE WITH MAINS OR SIMILAR POWER SUPPLY SYSTEMS; CONVERSION OF DC OR AC INPUT POWER INTO SURGE OUTPUT POWER; CONTROL OR REGULATION THEREOF
- H02M1/00—Details of apparatus for conversion
- H02M1/0048—Circuits or arrangements for reducing losses
- H02M1/0054—Transistor switching losses
-
- Y—GENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
- Y02—TECHNOLOGIES OR APPLICATIONS FOR MITIGATION OR ADAPTATION AGAINST CLIMATE CHANGE
- Y02B—CLIMATE CHANGE MITIGATION TECHNOLOGIES RELATED TO BUILDINGS, e.g. HOUSING, HOUSE APPLIANCES OR RELATED END-USER APPLICATIONS
- Y02B70/00—Technologies for an efficient end-user side electric power management and consumption
- Y02B70/10—Technologies improving the efficiency by using switched-mode power supplies [SMPS], i.e. efficient power electronics conversion e.g. power factor correction or reduction of losses in power supplies or efficient standby modes
Definitions
- V IN , V OUT , I IN , and I OUT are measured under expected operating conditions.
- efficiency can be estimated using pre-simulated data and stored in memory in an SC regulator integrated circuit (IC) or in external memory.
- V IN and V OUT can be measured in any suitable manner, such as using an analog to digital converter (ADC), for example. In some cases, V IN and V OUT values need not be measured when set to given values by an SC regulator, for example.
- I IN can be determined by measuring the voltage across a resistor in series with V IN (which can be done in any suitable manner, such as using an ADC) and calculating for the current passing through that resistor (as described above).
- the I 2 R loss of measuring I IN using a resistor is smaller than the I 2 R loss of measuring I OUT when I IN is smaller than I OUT .
- the input current is roughly 50% of the output current, so I 2 R loss when I IN is measured is roughly 25% of the I 2 R loss when I OUT is measured.
- An advantage of measuring I OUT in this manner is that it is less lossy to measure I IN , V OUT , and V IN and use an estimate efficiency to calculate I OUT than to measure I OUT as shown in FIG. 1 .
- a disadvantage of measuring I OUT in this manner is that it is less accurate than measuring I OUT directly using a series resistor at the output of the SC regulator (as shown in FIG. 1 ) because errors in the efficiency estimate and the measurements of V IN , I IN , V OUT can compound.
- the mechanisms can measure the output current of a SC regulator by measuring the output impedance (R OUT ) of the SC regulator and calculate I OUT .
- R OUT output impedance
- I OUT (V IN ⁇ M/N ⁇ V OUT )/R OUT .
- M and N are known based on the SC regulator design, and V IN and V OUT can be measured using an ADC in some embodiments.
- R OUT is a function of the SC regulator topology (e.g., the values of N and M in the N:M SC regulator), switch on-state resistance (because switches are non-ideal and have parasitic resistance even when they are ON), the switching frequency of the SC regulator (freq), and the amount of flying capacitance (C FLY ).
- topology and C FLY are known since they are decided by the designer in design time.
- freq can be measured in any suitable manner (e.g., using counters to count how quickly the signals switch).
- R SWITCH can be measured in any suitable manner (e.g., during calibration by flowing a known current through the switch and measuring the voltage across the switch).
- the calculated R SWITCH value can be stored in in a memory, whether it is in the SC regulator chip or external memory, in some embodiments.
- the mechanisms can measure the output current of a SC regulator by adding a small switch and a series small resistor in parallel with a switch of the SC regulator and using that small resistor to estimate the output current of the SC regulator.
- FIG. 2 illustrates an example of a 2:1 SC regulator using this technique on N BOT 208 in accordance with some embodiments.
- a small switch N BOT_SMALL 220 (with similar characteristics to N BOT 208 except that it has a much smaller width than N BOT 208 ) and a small resistor R SMALL 221 are connected in parallel to N BOT 208 . That is, the gate of switch N BOT_SMALL 220 is connected to N BOT_G 216 , the top of N BOT_SMALL 220 is connected to node C FLY BOT 116 , and the bottom of N BOT_SMALL 220 is connected via resistor R SMALL 221 to ground.
- N BOT_SMALL 220 For example, if the width of N BOT_SMALL 220 is 1/1000 of the width of N BOT 208 , the current flowing through N BOT_SMALL 220 is also roughly 1/1000 of the current flowing through N BOT 208 . Once the current value is reduced, it is easier to measure the current with smaller loss. For example, the I 2 R loss through R SMALL would be 1/1,000,000 compared to using a series resistor on N BOT 208 .
- the current through N BOT 208 can be measured by measuring the voltage across R SMALL 221 and dividing that by the value of R SMALL 221 to measure the current through N BOT_SMALL 220 , and then by multiplying the resulting value by 1000 if N BOT 208 has 1000 times larger width than N BOT_SMALL 220 . If the 2:1 SC regulator is operating at 50% duty cycle, I OUT 112 can be estimated to be roughly two times the current through N BOT 208 .
- the voltage can be measured in any suitable manner such as using an analog-to-digital converter (ADC) 222 that is coupled to a hardware processor 224 .
- ADC analog-to-digital converter
- resistor R SMALL 221 is shown in FIG. 2 on the lower side of switch N BOT_SMALL 220 , the resistor can instead be placed on the upper side of switch N BOT_SMALL 220 in some embodiments.
- FIG. 3 illustrates an example of a 2:1 SC regulator using this technique on P TOP 202 in accordance with some embodiments.
- a small switch P TOP_SMALL 320 (with similar characteristics to P TOP 202 except that it has a much smaller width than P TOP 202 ) and a small resistor R SMALL 321 are connected in parallel to P TOP 202 . That is, the gate of switch P TOP_SMALL 320 is connected to P TOP G 210 , the top of P TOP SMALL 320 is connected via resistor R SMALL 321 to V IN 104 , and the bottom of P TOP SMALL 320 is connected to node C FLY TOP 118 .
- the width of P TOP SMALL 320 can be, for example, 1/1000 the width of P TOP 202 . If the 2:1 SC regulator is operating at 50% duty cycle, we can estimate that Tour 112 is roughly two times the current through P TOP 202 .
- the voltage can be measured in any suitable manner such as using an analog-to-digital converter (ADC) 222 that is coupled to a hardware processor 224 .
- ADC analog-to-digital converter
- the mechanisms can measure the output current of a SC regulator by using a replica 2:1 SC regulator that is much smaller than the actual 2:1 SC regulator to estimate I OUT 112 .
- FIG. 4 illustrates an example of a replica SC replica regulator in accordance with some embodiments. As shown, replica 2:1 SC regulator 420 has the same structure and input signals as actual 2:1 SC regulator 422 , but its switch widths and capacitor sizes are reduced to 1/N of the counterparts in regulator 422 .
- the capacitance values of C FLY_REP 414 and C OUT_REP 406 are 1/N of the capacitance values of C FLY 114 and C OUT 106 , respectively, and the switch widths of P TOP REP 402 , N MID_REP 404 , P MID_REP 406 , and N BOT_REP 408 are 1/N of the switch widths of P TOP 202 , N MID 204 , P MID 206 , and N BOT 208 , respectively.
- the output impedance of replica 2:1 SC regulator 420 is roughly N times larger than the output impedance of actual 2:1 SC regulator 422 .
- the value of I OUT_REP 412 can be controllably swept to identify at which value of I OUT_REP 412 V OUT_REP 408 becomes equal to V OUT 108 , in some embodiments. Then, the identified value of I OUT_REP 412 can be multiplied by N to get I OUT 112 , in some embodiments.
- the voltages V OUT_REP 408 and V OUT 108 can be measured, and I OUT_REP 412 can be controlled, in any suitable manner such as using an analog-to-digital converter (ADC) 222 that is coupled to a hardware processor 224 .
- ADC analog-to-digital converter
- N can be set to a very large number so that the area overhead of the replica 2:1 SC regulator 420 can be small.
- An advantage of this approach to measuring I OUT is that I OUT can be measured with little power loss.
- a disadvantage is that this approach is that it is vulnerable to inaccuracies in the relationships between the capacitances of the replica 2:1 SC regulator and the actual 2:1 SC regulator.
Landscapes
- Engineering & Computer Science (AREA)
- Power Engineering (AREA)
- Physics & Mathematics (AREA)
- General Physics & Mathematics (AREA)
- Dc-Dc Converters (AREA)
- Control Of Voltage And Current In General (AREA)
Abstract
Circuits comprising: a capacitor; switches that, when State0, couple the capacitor in parallel with the load and, when State1, couple the capacitor in series with the load, wherein a first of the switches connects the capacitor to ground when in State0 and wherein a second of the switches connects the capacitor to an input voltage when in State1; a third switch, wherein a first side of the third switch is connected to the capacitor identically to one of the first switch and the second switch (OFWSW), wherein the third switch switches identically to the OFWSW, wherein the third switch is smaller than the OFWSW; a first resistor connected to the second side of the third switch; and a hardware processor that measures a current flowing through the first resistor and estimates the current provided to the load based on the current measured as flowing through the first resistor.
Description
This application claims the benefit of U.S. Provisional Patent Application No. 62/756,064, filed Nov. 5, 2018, which is hereby incorporated by reference herein in its entirety.
Switched Capacitor (SC) regulators can be used in various applications including direct-current-to-direct-current (DC/DC) converters and battery charger integrated circuits (ICs).
It can be helpful to measure the output current of a Switched Capacitor (SC) regulator. For example, it can be helpful to measure the output current of an SC battery charger IC so that the SC battery charger IC can regulate a charge current used to charge a battery. To regulate the charge current, the charger IC needs to measure its output current and determine if it is larger or smaller than a target output current value. Based on that result, the charger IC can adjust the output current to be as similar as possible to the target value. In another example, it can be helpful to measure output power in a SC DC/DC converter by measuring output current and multiplying it by an output voltage. In a power management IC (PMIC) with multiple SC DC/DC converters, it can be helpful to measure the output power of each SC DC/DC converter so that the PMIC can keep track of how much power is consumed by each DC/DC converter.
While it is useful to measure output current, prior techniques for doing so are inefficient from a power usage perspective. A straightforward way to measure output current is to add a series resistor at the output and measure the voltage across the resistor as illustrated in FIG. 1 . Since IR=V, measuring the voltage across the resistor R SERIES 120 and dividing by the resistor value can compute the amount of current flowing through R SERIES 120. The problem with this approach is that there is power loss of I2R. If R is equal to 5 milliOhms and I is equal to 5 Amps, I2R power loss is equal to 125 milliWatts. It is possible to reduce R to reduce I2R loss. However, a small R value results in a small IR=V value, and it becomes more difficult to sense the small voltage value (e.g., a higher bit analog to digital converter is needed to sense smaller voltages).
Accordingly, new mechanisms (which can include circuits and methods) for measuring the output current of a switched capacitor (SC) regulator are desirable.
Circuits and methods for measuring the output current of a switched capacitor regulator are provided. In some embodiments, circuits for measuring a current provided to a load comprising: a capacitor having a first side and a second side; a plurality of switches that, when in a first state, couple the capacitor in parallel with the load and, when in a second state, coupled the capacitor in series with the load, wherein a first switch of the plurality of switches connects the first side of the capacitor to ground when the plurality of switches are in the first state and wherein a second switch of the plurality of switches connects the second side of the capacitor to an input voltage when the plurality of switches are in the second state; a third switch having a first side and a second side, wherein the first side of the third switch is connected to the capacitor identically to one of the first switch and the second switch, wherein the third switch switches identically to the one of the first switch and the second switch, wherein the third switch is smaller than the one of the first switch and the second switch; a first resistor having a first side and a second side, wherein the first side of the first resistor is connected to the second side the third switch; and a hardware processor that measures a current flowing through the first resistor and estimates the current provided to the load based on the current measured as flowing through the first resistor.
Mechanisms (which can include circuits and methods) for measuring the output current of a switched capacitor (SC) regulator are provided.
In some embodiments, the mechanisms can measure the output current of a SC regulator by measuring input current (IIN) to the SC regulator, measuring the output voltage (VOUT) of the SC regulator, measuring the input voltage (VIN) to the SC regulator, and calculating the output current (IOUT) based on these measurements and an efficiency estimate.
For example, in some embodiments, the efficiency estimate can be calculated during a calibration process using the following equation:
Efficiency=POUT/PIN=(VOUT×IOUT)/(VIN×IIN).
where VIN, VOUT, IIN, and IOUT are measured under expected operating conditions. Then, during operation, IOUT can be calculated using the following equation:
IOUT=Efficiency×(VIN×IIN)/VOUT.
Efficiency=POUT/PIN=(VOUT×IOUT)/(VIN×IIN).
where VIN, VOUT, IIN, and IOUT are measured under expected operating conditions. Then, during operation, IOUT can be calculated using the following equation:
IOUT=Efficiency×(VIN×IIN)/VOUT.
In some embodiments, efficiency can be estimated using pre-simulated data and stored in memory in an SC regulator integrated circuit (IC) or in external memory. VIN and VOUT can be measured in any suitable manner, such as using an analog to digital converter (ADC), for example. In some cases, VIN and VOUT values need not be measured when set to given values by an SC regulator, for example. IIN can be determined by measuring the voltage across a resistor in series with VIN (which can be done in any suitable manner, such as using an ADC) and calculating for the current passing through that resistor (as described above). While this technique will incur an I2R loss in the resistor, the I2R loss of measuring IIN using a resistor is smaller than the I2R loss of measuring IOUT when IIN is smaller than IOUT. For example, in a 2:1 SC regulator, the input current is roughly 50% of the output current, so I2R loss when IIN is measured is roughly 25% of the I2R loss when IOUT is measured. An advantage of measuring IOUT in this manner is that it is less lossy to measure IIN, VOUT, and VIN and use an estimate efficiency to calculate IOUT than to measure IOUT as shown in FIG. 1 . A disadvantage of measuring IOUT in this manner is that it is less accurate than measuring IOUT directly using a series resistor at the output of the SC regulator (as shown in FIG. 1 ) because errors in the efficiency estimate and the measurements of VIN, IIN, VOUT can compound.
In some embodiments, the mechanisms can measure the output current of a SC regulator by measuring the output impedance (ROUT) of the SC regulator and calculate IOUT. For example, in a N:M SC regulator, the following equation computes IOUT:
IOUT=(VIN×M/N−VOUT)/ROUT.
M and N are known based on the SC regulator design, and VIN and VOUT can be measured using an ADC in some embodiments. ROUT is a function of the SC regulator topology (e.g., the values of N and M in the N:M SC regulator), switch on-state resistance (because switches are non-ideal and have parasitic resistance even when they are ON), the switching frequency of the SC regulator (freq), and the amount of flying capacitance (CFLY). Thus, ROUT can be represented by:
ROUT=f(topology,RSWITCH,freq,CFLY)
Among these variables, topology and CFLY are known since they are decided by the designer in design time. In some embodiments, freq can be measured in any suitable manner (e.g., using counters to count how quickly the signals switch). In some embodiments, RSWITCH can be measured in any suitable manner (e.g., during calibration by flowing a known current through the switch and measuring the voltage across the switch). The calculated RSWITCH value can be stored in in a memory, whether it is in the SC regulator chip or external memory, in some embodiments. An advantage of this method of calculating IOUT is that it does not incur the I2R loss of using a series resistor. A disadvantage is that it can be less accurate if errors in measuring these variables compound.
IOUT=(VIN×M/N−VOUT)/ROUT.
M and N are known based on the SC regulator design, and VIN and VOUT can be measured using an ADC in some embodiments. ROUT is a function of the SC regulator topology (e.g., the values of N and M in the N:M SC regulator), switch on-state resistance (because switches are non-ideal and have parasitic resistance even when they are ON), the switching frequency of the SC regulator (freq), and the amount of flying capacitance (CFLY). Thus, ROUT can be represented by:
ROUT=f(topology,RSWITCH,freq,CFLY)
Among these variables, topology and CFLY are known since they are decided by the designer in design time. In some embodiments, freq can be measured in any suitable manner (e.g., using counters to count how quickly the signals switch). In some embodiments, RSWITCH can be measured in any suitable manner (e.g., during calibration by flowing a known current through the switch and measuring the voltage across the switch). The calculated RSWITCH value can be stored in in a memory, whether it is in the SC regulator chip or external memory, in some embodiments. An advantage of this method of calculating IOUT is that it does not incur the I2R loss of using a series resistor. A disadvantage is that it can be less accurate if errors in measuring these variables compound.
In some embodiments, the mechanisms can measure the output current of a SC regulator by adding a small switch and a series small resistor in parallel with a switch of the SC regulator and using that small resistor to estimate the output current of the SC regulator.
During operation, the current through N BOT 208 can be measured by measuring the voltage across R SMALL 221 and dividing that by the value of R SMALL 221 to measure the current through N BOT_SMALL 220, and then by multiplying the resulting value by 1000 if N BOT 208 has 1000 times larger width than N BOT_SMALL 220. If the 2:1 SC regulator is operating at 50% duty cycle, IOUT 112 can be estimated to be roughly two times the current through N BOT 208. The voltage can be measured in any suitable manner such as using an analog-to-digital converter (ADC) 222 that is coupled to a hardware processor 224.
Although resistor R SMALL 221 is shown in FIG. 2 on the lower side of switch N BOT_SMALL 220, the resistor can instead be placed on the upper side of switch N BOT_SMALL 220 in some embodiments.
To calculate IOUT 112 more accurately, some embodiments can implement both N BOT_SMALL 220 and R SMALL 221 and P TOP_SMALL 320 and R SMALL 321. Instead of assuming the current in State0 and State1 are equal when duty cycle is 50%, the current flowing in both State0 and State1 can be calculated using N BOT_SMALL 220 and R SMALL 221 and P TOP_SMALL 320 and R SMALL 321, respectively, and adding the two current values results in I OUT 112.
Although resistor R SMALL 321 is shown in FIG. 3 on the upper side of switch P TOP_SMALL 320, the resistor can instead be placed on the lower side of switch P TOP_SMALL 320 in some embodiments.
In some embodiments, when using multi-phase SC regulators in which copies of SC regulators are operating in parallel in a time interleaved fashion, if there are N phases, the measured per phase current (that can be calculated as illustrated above in connection with FIGS. 2 and 3 ) can be multiplied by N to calculate IOUT 112.
In some embodiments, the mechanisms can measure the output current of a SC regulator by using a replica 2:1 SC regulator that is much smaller than the actual 2:1 SC regulator to estimate IOUT 112. FIG. 4 illustrates an example of a replica SC replica regulator in accordance with some embodiments. As shown, replica 2:1 SC regulator 420 has the same structure and input signals as actual 2:1 SC regulator 422, but its switch widths and capacitor sizes are reduced to 1/N of the counterparts in regulator 422. For example, the capacitance values of C FLY_REP 414 and C OUT_REP 406 are 1/N of the capacitance values of C FLY 114 and C OUT 106, respectively, and the switch widths of PTOP REP 402, N MID_REP 404, P MID_REP 406, and N BOT_REP 408 are 1/N of the switch widths of P TOP 202, N MID 204, P MID 206, and N BOT 208, respectively. The output impedance of replica 2:1 SC regulator 420 is roughly N times larger than the output impedance of actual 2:1 SC regulator 422.
During operation, replica 2:1 SC regulator 420 can be connected to a fixed output current IOUT_REP 412 with a known current value. Given the following relationships:
VOUT=VIN/2−ROUT×IOUT;
VOUT_REP=VIN/2−ROUT_REP×IOUT_REP; and
ROUT_REP=N×ROUT,
if VOUT=VOUT_REP, then IOUT=IOUT_REP×N.
VOUT=VIN/2−ROUT×IOUT;
VOUT_REP=VIN/2−ROUT_REP×IOUT_REP; and
ROUT_REP=N×ROUT,
if VOUT=VOUT_REP, then IOUT=IOUT_REP×N.
To determine IOUT, the value of IOUT_REP 412 can be controllably swept to identify at which value of IOUT_REP 412 V OUT_REP 408 becomes equal to V OUT 108, in some embodiments. Then, the identified value of IOUT_REP 412 can be multiplied by N to get IOUT 112, in some embodiments. The voltages VOUT_REP 408 and V OUT 108 can be measured, and IOUT_REP 412 can be controlled, in any suitable manner such as using an analog-to-digital converter (ADC) 222 that is coupled to a hardware processor 224. For example, the hardware processor can adjust IOUT_REP 412 and measure voltages V OUT_REP 408 and V OUT 108 until a setting of IOUT_REP 412 is found at which voltages VOUT_REP 408 and V OUT 108 are equal.
In some embodiments, N can be set to a very large number so that the area overhead of the replica 2:1 SC regulator 420 can be small. An advantage of this approach to measuring IOUT is that IOUT can be measured with little power loss. A disadvantage is that this approach is that it is vulnerable to inaccuracies in the relationships between the capacitances of the replica 2:1 SC regulator and the actual 2:1 SC regulator. More particularly, because the value of C FLY 114 could change with temperature and voltage, if the same type of capacitor (e.g., ceramic capacitor, MOSFET capacitor, etc.) is not used for C FLY_REP 414, the value of C FLY_REP 414 in the replica regulator may not be actually 1/N of the value of C FLY 114 after a temperature change and/or a voltage change. If the capacitance value of C FLY_REP 414 is not actually 1/N of the value of C FLY 114, the assumption of ROUT_REP=N×ROUT can be wrong, resulting in an inaccurate I OUT 112 value. Another disadvantage is that sweeping IOUT_REP 412 takes time, so calculating IOUT 112 could take longer time. If IOUT 112 keeps changing rapidly, it could be challenging to calculate Tour 112 quickly.
In some embodiments in which it is acceptable to simply know whether IOUT 112 is lower or higher than a certain value, instead of sweeping IOUT_REP 412, IOUT_REP 412 can be set to a fixed current value and V OUT 108 and V OUT_REP 408 can be compared. If V OUT 108 is larger than V OUT_REP 408, this indicates that Tour 112 is smaller than N times IOUT_REP 412. If V OUT 108 is smaller than V OUT_REP 408, this indicates that IOUT 112 is larger than N times IOUT_REP 412. An advantage of this approach is that it does not require sweeping I OUT_REP 412 and can get the result more quickly. A disadvantage of this approach is that it does not measure the value of Tour 112, but merely indicates whether IOUT 112 is larger or smaller than a certain value.
The techniques described above can be used in 2:1 SC regulators that are different from the ones in the figures. For example, PMID 206 and P TOP 202 could be NMOS FETs. Also, these techniques can be used in N:M SC regulators other than 2:1 SC regulators.
As described above, various measurements are made, data (e.g., estimates) used, values calculated, and controls implemented (e.g., sweeping values of IOUT_REP). Any suitable general-purpose computer or special-purpose computer can be used to perform these functions in some embodiment. Any such general-purpose computer or special-purpose computer can include any suitable hardware. For example, such hardware can include a hardware processor and memory.
The hardware processor can include any suitable hardware processor, such as a microprocessor, a micro-controller, digital signal processor(s), dedicated logic, and/or any other suitable circuitry for controlling the functioning of a general-purpose computer or a special-purpose computer in some embodiments. In some embodiments, hardware processor can be controlled by a program stored in the memory.
The memory can be any suitable memory and/or storage for storing programs, data, and/or any other suitable information in some embodiments. For example, the memory can include random access memory, read-only memory, flash memory, hard disk storage, optical media, and/or any other suitable memory.
In some embodiments, any suitable computer readable media can be used for storing instructions for performing the functions and/or processes herein. For example, in some embodiments, computer readable media can be transitory or non-transitory. For example, non-transitory computer readable media can include media such as non-transitory forms of magnetic media (such as hard disks, floppy disks, and/or any other suitable magnetic media), non-transitory forms of optical media (such as compact discs, digital video discs, Blu-ray discs, and/or any other suitable optical media), non-transitory forms of semiconductor media (such as flash memory, electrically programmable read-only memory (EPROM), electrically erasable programmable read-only memory (EEPROM), and/or any other suitable semiconductor media), any suitable media that is not fleeting or devoid of any semblance of permanence during transmission, and/or any suitable tangible media. As another example, transitory computer readable media can include signals on networks, in wires, conductors, optical fibers, circuits, any suitable media that is fleeting and devoid of any semblance of permanence during transmission, and/or any suitable intangible media.
Although the invention has been described and illustrated in the foregoing illustrative embodiments, it is understood that the present disclosure has been made only by way of example, and that numerous changes in the details of implementation of the invention can be made without departing from the spirit and scope of the invention, which is limited only by the claims that follow. Features of the disclosed embodiments can be combined and rearranged in various ways.
Claims (25)
1. A circuit for measuring a current provided to a load comprising
a capacitor having a first side and a second side;
a plurality of switches that, when in a first state, couple the capacitor in parallel with the load and, when in a second state, couple the capacitor in series with the load, wherein a first switch of the plurality of switches has a first side, a second side, and a control input and connects the first side of the capacitor to ground when the plurality of switches are in the first state and wherein a second switch of the plurality of switches has a first side, a second side, and a control input and connects the second side of the capacitor to an input voltage when the plurality of switches are in the second state;
a third switch having a first side, a second side, and a control input, wherein the first side of the third switch is connected to the first side of one of the first switch and the second switch, wherein the control input of the third switch is connected to the control input of the one of the first switch and the second switch, and wherein the third switch is smaller than the one of the first switch and the second switch;
a first resistor having a first side and a second side, wherein the first side of the first resistor is directly connected to the second side of the third switch; and
a hardware processor that measures a current flowing through the first resistor and estimates the current provided to the load based on the current measured as flowing through the first resistor.
2. The circuit for measuring a current provided to a load of claim 1 , wherein the one of the first switch and the second switch is the first switch.
3. The circuit for measuring a current provided to a load of claim 2 , wherein the first switch and the third switch are NMOS transistors and wherein the second switch is a PMOS transistor.
4. The circuit for measuring a current provided to a load of claim 2 , wherein the second side of the resistor is connected to ground.
5. The circuit for measuring a current provided to a load of claim 1 , wherein the one of the first switch and the second switch is the second switch.
6. The circuit for measuring a current provided to a load of claim 5 , wherein the second switch and the third switch are PMOS transistors and wherein the first switch is an NMOS transistor.
7. The circuit for measuring a current provided to a load of claim 5 , wherein the second side of the resistor is connected to the input voltage.
8. The circuit for measuring a current provided to a load of claim 5 , further comprising:
a fourth switch having a first side, a second side, and a control input, wherein the first side of the fourth switch is connected to the first side of the first switch, wherein the control input of the fourth switch is connected to the control input of the first switch, and wherein the fourth switch is smaller than the first switch; and
a second resistor having a first side and a second side, wherein the first side of the second resistor is connected to the second side the fourth switch and wherein the second side of the second resistor is connected to ground,
wherein the hardware processor also measures a current flowing through the second resistor and estimates the current provided to the load based on the current measured as flowing through the second resistor.
9. The circuit for measuring a current provided to a load of claim 8 , wherein the hardware processor estimates the current provided to the load based on a combination of the current flowing through the first resistor and the current flowing through the second resistor.
10. The circuit for measuring a current provided to a load of claim 1 , wherein the third switch has a width that is equal to or smaller than 1/10th of a width of the one of the first switch and the second switch.
11. The circuit for measuring a current provided to a load of claim 1 , wherein the third switch has a width that is equal to or smaller than 1/100th of a width of the one of the first switch and the second switch.
12. The circuit for measuring a current provided to a load of claim 1 , wherein the third switch has a width that is equal to or smaller than 1/1000th of a width of the one of the first switch and the second switch.
13. The circuit for measuring a current provided to a load of claim 1 , further comprising an analog-to-digital converter that measures a voltage at the first side of the first resistor.
14. The circuit for measuring a current provided to a load of claim 1 , wherein the hardware processor measures the current flowing through the first resistor by determining a voltage across the resistor and dividing the voltage across the resistor by a known value of the resistor.
15. The circuit for measuring a current provided to a load of claim 1 , wherein the hardware processor estimates the current provided to the load by dividing the current flowing through the first resistor by a percentage of time that the plurality of switches are in the first state when the one of the first switch and the second switch is the first switch and by a percentage of time that the plurality of switches are in the second state when the one of the first switch and the second switch is the second switch.
16. A regulator comprising:
a plurality of switches, wherein a first switch of the plurality of switches has a first size;
a capacitor;
a second switch having a second size that is smaller than the first size;
a first resistor having one end connected directly to one side of the second switch; and
a hardware processor configured to calculate an output current of the regulator based upon a voltage measured across the first resistor,
wherein the second switch and the first resistor are connected in series, and are collectively in parallel with the first switch, and
wherein, when in a first state, the plurality of switches couple the capacitor in parallel with a load and, when in a second state, the plurality of switches couple the capacitor in series with the load.
17. The circuit of claim 16 , further comprising an analog-to-digital converter that measures a voltage at the first side of the first resistor.
18. The regulator of claim 16 , wherein the first switch connects the first side of the capacitor to ground when the plurality of switches are in the first state.
19. The circuit of claim 18 , wherein the hardware processor also estimates the output current provided to a load by dividing an amount of current flowing through the first resistor by a percentage of time that the plurality of switches are in the first state.
20. The regulator of claim 16 , wherein the first switch connects the capacitor to an input voltage when the plurality of switches are in the second state.
21. The circuit of claim 20 , further comprising a hardware processor that estimates the output current provided to a load by dividing an amount of current flowing through the first resistor by a percentage of time that the plurality of switches are in the second state.
22. The regulator of claim 16 , wherein the plurality of switches includes a third switch having a third size, further comprising:
a fourth switch having a fourth size that is smaller than the third size; and
a second resistor having one end connected to one side of the fourth switch,
wherein the fourth switch and the second resistor are connected in series, and are collectively in parallel with the third switch, and
wherein the output current of the regulator is estimated based upon voltages measured across the first resistor and the second resistor.
23. The circuit of claim 16 , wherein the first size and the second size are transistor widths, and wherein the second size is equal to or smaller than 1/10th of the first size.
24. The circuit of claim 16 , wherein the first size and the second size are transistor widths, and wherein the second size is equal to or smaller than 1/100th of the first size.
25. The circuit of claim 16 , wherein the first size and the second size are transistor widths, and wherein the second size is equal to or smaller than 1/1000th of the first size.
Priority Applications (1)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| US17/869,691 USRE50386E1 (en) | 2018-11-05 | 2022-07-20 | Circuits and methods for measuring the output current of a switched capacitor regulator |
Applications Claiming Priority (3)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| US201862756064P | 2018-11-05 | 2018-11-05 | |
| US16/264,079 US10720832B2 (en) | 2018-11-05 | 2019-01-31 | Circuits and methods for measuring the output current of a switched capacitor regulator |
| US17/869,691 USRE50386E1 (en) | 2018-11-05 | 2022-07-20 | Circuits and methods for measuring the output current of a switched capacitor regulator |
Related Parent Applications (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| US16/264,079 Reissue US10720832B2 (en) | 2018-11-05 | 2019-01-31 | Circuits and methods for measuring the output current of a switched capacitor regulator |
Publications (1)
| Publication Number | Publication Date |
|---|---|
| USRE50386E1 true USRE50386E1 (en) | 2025-04-15 |
Family
ID=70459051
Family Applications (2)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| US16/264,079 Ceased US10720832B2 (en) | 2018-11-05 | 2019-01-31 | Circuits and methods for measuring the output current of a switched capacitor regulator |
| US17/869,691 Active USRE50386E1 (en) | 2018-11-05 | 2022-07-20 | Circuits and methods for measuring the output current of a switched capacitor regulator |
Family Applications Before (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| US16/264,079 Ceased US10720832B2 (en) | 2018-11-05 | 2019-01-31 | Circuits and methods for measuring the output current of a switched capacitor regulator |
Country Status (5)
| Country | Link |
|---|---|
| US (2) | US10720832B2 (en) |
| EP (1) | EP3821525A4 (en) |
| KR (1) | KR102303380B1 (en) |
| CN (1) | CN112840544A (en) |
| WO (1) | WO2020096779A1 (en) |
Families Citing this family (9)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| CN108964442A (en) | 2011-05-05 | 2018-12-07 | 北极砂技术有限公司 | Device for power supply conversion |
| US10680515B2 (en) | 2011-05-05 | 2020-06-09 | Psemi Corporation | Power converters with modular stages |
| US8743553B2 (en) | 2011-10-18 | 2014-06-03 | Arctic Sand Technologies, Inc. | Power converters with integrated capacitors |
| US8619445B1 (en) | 2013-03-15 | 2013-12-31 | Arctic Sand Technologies, Inc. | Protection of switched capacitor power converter |
| US8724353B1 (en) | 2013-03-15 | 2014-05-13 | Arctic Sand Technologies, Inc. | Efficient gate drivers for switched capacitor converters |
| KR102688244B1 (en) | 2015-03-13 | 2024-07-24 | 피세미 코포레이션 | DC-DC transformer with an inductor to facilitate charge transport between insulating capacitors |
| CN114583944A (en) | 2015-07-08 | 2022-06-03 | 派赛公司 | Switched capacitor power converter |
| KR102548415B1 (en) * | 2021-11-26 | 2023-06-27 | 경희대학교 산학협력단 | Reconfigurable switched capacitor dc-dc converter, and dc-dc converting system including the same |
| US12166414B2 (en) * | 2022-04-01 | 2024-12-10 | Intel Corporation | Device, system and method to determine an operational mode of a continuous capacitive voltage regulator |
Citations (22)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US7068094B1 (en) * | 2004-03-16 | 2006-06-27 | Marvell International Ltd. | Charge-pump current source |
| US20070176671A1 (en) * | 2006-01-27 | 2007-08-02 | Takuya Ishida | Charge pump circuit and electric appliance therewith |
| US20080122522A1 (en) * | 2006-07-05 | 2008-05-29 | Matsushita Electric Industrial Co., Ltd. | Semiconductor integrated circuit |
| US20110018511A1 (en) * | 2009-07-23 | 2011-01-27 | International Business Machines Corporation | Integratable efficient switching down converter |
| US20120224288A1 (en) * | 2011-03-04 | 2012-09-06 | Mitsubishi Electric Corporation | Power module |
| US20130249512A1 (en) * | 2009-12-25 | 2013-09-26 | Kabushiki Kaisha Toshiba | Semiconductor device and dc-to-dc converter |
| US20130300385A1 (en) * | 2012-05-09 | 2013-11-14 | Chengdu Monolithic Power Systems Co., Ltd. | Charge-pump voltage divider and associated control method |
| EP2843425A1 (en) | 2013-08-27 | 2015-03-04 | Nxp B.V. | Current measuring circuit |
| US20160054749A1 (en) * | 2014-08-25 | 2016-02-25 | Rohm Co., Ltd. | Regulator circuit and integrated circuit |
| US9300210B1 (en) | 2015-03-02 | 2016-03-29 | Empower Semiconductor | Resonant rectified discontinuous switching regulator |
| US20160211739A1 (en) * | 2015-01-15 | 2016-07-21 | Nxp B.V. | Integrated circuit charge pump with failure protection |
| US20160261189A1 (en) | 2015-03-02 | 2016-09-08 | Empower Semiconductor | Resonant rectified discontinuous switching regulator with inductor preflux |
| US20160315539A1 (en) * | 2015-04-24 | 2016-10-27 | Samsung Electronics Co., Ltd. | Dc/dc converter, driving method thereof, and power supply using the same |
| US20170133842A1 (en) * | 2015-06-16 | 2017-05-11 | Advanced Charging Technologies, LLC | Electrical circuit for delivering power to consumer electronic devices |
| US9653990B1 (en) * | 2015-11-20 | 2017-05-16 | STMicroelectronics (Shenzhen) R&D Co. Ltd | Negative charge pump with soft start |
| US20180006643A1 (en) * | 2016-06-29 | 2018-01-04 | Texas Instruments Incorporated | Methods and Apparatus for Continuous Current Limiting for FETS in High Inductive Load Systems |
| US20180054121A1 (en) * | 2016-08-16 | 2018-02-22 | Mediatek Inc. | Power conversion circuit and associated operating method |
| US20180123452A1 (en) * | 2016-11-01 | 2018-05-03 | Lion Semiconductor Inc. | Charge recycling switched capacitor regulators |
| US20180269869A1 (en) * | 2017-03-20 | 2018-09-20 | Texas Instruments Incorporated | Low electromagnetic interference and switch loss motor driver |
| KR101911184B1 (en) | 2017-07-20 | 2018-10-23 | 배재대학교 산학협력단 | Device and method for measuring micro current |
| US20190006933A1 (en) * | 2017-06-30 | 2019-01-03 | Empower Semiconductor | Resonant switching regulator with continuous current |
| US10564191B2 (en) * | 2016-11-22 | 2020-02-18 | Oracle International Corporation | Test tool for power distribution networks |
Family Cites Families (1)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US6977492B2 (en) * | 2002-07-10 | 2005-12-20 | Marvell World Trade Ltd. | Output regulator |
-
2019
- 2019-01-31 US US16/264,079 patent/US10720832B2/en not_active Ceased
- 2019-10-23 WO PCT/US2019/057659 patent/WO2020096779A1/en not_active Ceased
- 2019-10-23 CN CN201980067497.XA patent/CN112840544A/en active Pending
- 2019-10-23 EP EP19883223.0A patent/EP3821525A4/en active Pending
- 2019-10-23 KR KR1020217003914A patent/KR102303380B1/en active Active
-
2022
- 2022-07-20 US US17/869,691 patent/USRE50386E1/en active Active
Patent Citations (22)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US7068094B1 (en) * | 2004-03-16 | 2006-06-27 | Marvell International Ltd. | Charge-pump current source |
| US20070176671A1 (en) * | 2006-01-27 | 2007-08-02 | Takuya Ishida | Charge pump circuit and electric appliance therewith |
| US20080122522A1 (en) * | 2006-07-05 | 2008-05-29 | Matsushita Electric Industrial Co., Ltd. | Semiconductor integrated circuit |
| US20110018511A1 (en) * | 2009-07-23 | 2011-01-27 | International Business Machines Corporation | Integratable efficient switching down converter |
| US20130249512A1 (en) * | 2009-12-25 | 2013-09-26 | Kabushiki Kaisha Toshiba | Semiconductor device and dc-to-dc converter |
| US20120224288A1 (en) * | 2011-03-04 | 2012-09-06 | Mitsubishi Electric Corporation | Power module |
| US20130300385A1 (en) * | 2012-05-09 | 2013-11-14 | Chengdu Monolithic Power Systems Co., Ltd. | Charge-pump voltage divider and associated control method |
| EP2843425A1 (en) | 2013-08-27 | 2015-03-04 | Nxp B.V. | Current measuring circuit |
| US20160054749A1 (en) * | 2014-08-25 | 2016-02-25 | Rohm Co., Ltd. | Regulator circuit and integrated circuit |
| US20160211739A1 (en) * | 2015-01-15 | 2016-07-21 | Nxp B.V. | Integrated circuit charge pump with failure protection |
| US9300210B1 (en) | 2015-03-02 | 2016-03-29 | Empower Semiconductor | Resonant rectified discontinuous switching regulator |
| US20160261189A1 (en) | 2015-03-02 | 2016-09-08 | Empower Semiconductor | Resonant rectified discontinuous switching regulator with inductor preflux |
| US20160315539A1 (en) * | 2015-04-24 | 2016-10-27 | Samsung Electronics Co., Ltd. | Dc/dc converter, driving method thereof, and power supply using the same |
| US20170133842A1 (en) * | 2015-06-16 | 2017-05-11 | Advanced Charging Technologies, LLC | Electrical circuit for delivering power to consumer electronic devices |
| US9653990B1 (en) * | 2015-11-20 | 2017-05-16 | STMicroelectronics (Shenzhen) R&D Co. Ltd | Negative charge pump with soft start |
| US20180006643A1 (en) * | 2016-06-29 | 2018-01-04 | Texas Instruments Incorporated | Methods and Apparatus for Continuous Current Limiting for FETS in High Inductive Load Systems |
| US20180054121A1 (en) * | 2016-08-16 | 2018-02-22 | Mediatek Inc. | Power conversion circuit and associated operating method |
| US20180123452A1 (en) * | 2016-11-01 | 2018-05-03 | Lion Semiconductor Inc. | Charge recycling switched capacitor regulators |
| US10564191B2 (en) * | 2016-11-22 | 2020-02-18 | Oracle International Corporation | Test tool for power distribution networks |
| US20180269869A1 (en) * | 2017-03-20 | 2018-09-20 | Texas Instruments Incorporated | Low electromagnetic interference and switch loss motor driver |
| US20190006933A1 (en) * | 2017-06-30 | 2019-01-03 | Empower Semiconductor | Resonant switching regulator with continuous current |
| KR101911184B1 (en) | 2017-07-20 | 2018-10-23 | 배재대학교 산학협력단 | Device and method for measuring micro current |
Non-Patent Citations (13)
| Title |
|---|
| Decision of Re-Examination dated Apr. 29, 2024 in CN Patent Application No. 201980067497.X, pp. 1-20. |
| Examination Report dated Sep. 7, 2021 in EP Patent Application No. 19883223.0, pp. 1-11. |
| Extended European Search Report dated Aug. 12, 2021 in EP Patent Application No. 19883223.0, pp. 1-4. |
| International Search Report and Written Opinion dated Nov. 20, 2019 in International Patent Application No. PCT/US2019/057659, pp. 1-8. |
| International Search Report and Written Opinion dated Nov. 20, 2019 in International Patent Application No. PCT/US2019/057659. |
| Notice of Allowance dated Jun. 11, 2021 in KR Patent Application No. 10-2021-7003914, pp. 1-6. |
| Notice of Allowance dated May 6, 2020 in U.S. Appl. No. 16/264,079, pp. 1-35. |
| Notification of Reexamination dated Jul. 28, 2023 in CN Patent Application No. 201980067497.X, pp. 1-12. |
| Office Action dated Aug. 8, 2019 in U.S. Appl. No. 16/264,079, pp. 1-27. |
| Office Action dated Dec. 31, 2021 in CN Patent Application No. 201980067497.X, pp. 1-18. |
| Office Action dated Jan. 10, 2020 in U.S. Appl. No. 16/264,079, pp. 1-37. |
| Office Action dated Jun. 16, 2022 in CN Patent Application No. 201980067497.X, pp. 1-15. |
| Office Action dated Sep. 26, 2022 in CN Patent Application No. 201980067497.X, pp. 1-13. |
Also Published As
| Publication number | Publication date |
|---|---|
| WO2020096779A1 (en) | 2020-05-14 |
| US20200144908A1 (en) | 2020-05-07 |
| KR102303380B1 (en) | 2021-09-23 |
| CN112840544A (en) | 2021-05-25 |
| EP3821525A4 (en) | 2021-09-15 |
| KR20210020162A (en) | 2021-02-23 |
| US10720832B2 (en) | 2020-07-21 |
| EP3821525A1 (en) | 2021-05-19 |
Similar Documents
| Publication | Publication Date | Title |
|---|---|---|
| USRE50386E1 (en) | Circuits and methods for measuring the output current of a switched capacitor regulator | |
| US10033276B2 (en) | Current sensing using capacitor voltage ripple in hybrid capacitor/inductor power converters | |
| US10033272B2 (en) | Switching loss correction circuitry and method | |
| US8085024B2 (en) | Self-tuning digital current estimator for low-power switching converters | |
| US8676525B2 (en) | Current measurement in switched mode power supply | |
| US6894464B2 (en) | Multiphase synchronous buck converter with improved power loss balancing | |
| US8836305B2 (en) | DC/DC converter | |
| US7945412B2 (en) | Methods and apparatuses for calibrating sensors | |
| JP5937050B2 (en) | Charging circuit | |
| KR20200084517A (en) | Insulation resistance measurement apparatus and method thereof | |
| JP5222267B2 (en) | Fuel meter power switch with current sensing | |
| US6603326B1 (en) | Testing integrated circuits with integrated power transistors | |
| Narayanaswamy et al. | Optimal dimensioning of active cell balancing architectures | |
| US8760134B2 (en) | Simulating power supply inductor current | |
| US11081960B2 (en) | Timer for power converter controller | |
| US9537395B2 (en) | Switched mode power supply peak-efficiency detection | |
| EP2821799B1 (en) | Highly accurate current measurement | |
| TWI798598B (en) | Voltage regulator and voltage regulating method | |
| US10650946B1 (en) | Trimming method of DCR sensing circuits | |
| US20140269831A1 (en) | Power device temperature monitor | |
| JP7062945B2 (en) | Detection circuit | |
| Di Capua et al. | Modeling switching losses in MOSFETs half-bridges | |
| KR102780508B1 (en) | Charge and discharge test device |
Legal Events
| Date | Code | Title | Description |
|---|---|---|---|
| FEPP | Fee payment procedure |
Free format text: ENTITY STATUS SET TO UNDISCOUNTED (ORIGINAL EVENT CODE: BIG.); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY |