USRE46045E1 - Hysteretic controlled buck-boost converter - Google Patents

Hysteretic controlled buck-boost converter Download PDF

Info

Publication number
USRE46045E1
USRE46045E1 US14/301,169 US201414301169A USRE46045E US RE46045 E1 USRE46045 E1 US RE46045E1 US 201414301169 A US201414301169 A US 201414301169A US RE46045 E USRE46045 E US RE46045E
Authority
US
United States
Prior art keywords
voltage
pwm signal
mode
buck
pair
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Active, expires
Application number
US14/301,169
Inventor
Weihong Qiu
Zaki Moussaoui
Jun Liu
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Intersil Americas LLC
Original Assignee
Intersil Americas LLC
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Intersil Americas LLC filed Critical Intersil Americas LLC
Priority to US14/301,169 priority Critical patent/USRE46045E1/en
Assigned to INTERSIL AMERICAS INC. reassignment INTERSIL AMERICAS INC. ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: LIU, JUN, MOUSSAOUI, ZAKI, QIU, WEIHONG
Assigned to Intersil Americas LLC reassignment Intersil Americas LLC CHANGE OF NAME (SEE DOCUMENT FOR DETAILS). Assignors: INTERSIL AMERICAS INC.
Application granted granted Critical
Publication of USRE46045E1 publication Critical patent/USRE46045E1/en
Active legal-status Critical Current
Adjusted expiration legal-status Critical

Links

Images

Classifications

    • HELECTRICITY
    • H02GENERATION; CONVERSION OR DISTRIBUTION OF ELECTRIC POWER
    • H02MAPPARATUS FOR CONVERSION BETWEEN AC AND AC, BETWEEN AC AND DC, OR BETWEEN DC AND DC, AND FOR USE WITH MAINS OR SIMILAR POWER SUPPLY SYSTEMS; CONVERSION OF DC OR AC INPUT POWER INTO SURGE OUTPUT POWER; CONTROL OR REGULATION THEREOF
    • H02M3/00Conversion of dc power input into dc power output
    • H02M3/02Conversion of dc power input into dc power output without intermediate conversion into ac
    • H02M3/04Conversion of dc power input into dc power output without intermediate conversion into ac by static converters
    • H02M3/10Conversion of dc power input into dc power output without intermediate conversion into ac by static converters using discharge tubes with control electrode or semiconductor devices with control electrode
    • H02M3/145Conversion of dc power input into dc power output without intermediate conversion into ac by static converters using discharge tubes with control electrode or semiconductor devices with control electrode using devices of a triode or transistor type requiring continuous application of a control signal
    • H02M3/155Conversion of dc power input into dc power output without intermediate conversion into ac by static converters using discharge tubes with control electrode or semiconductor devices with control electrode using devices of a triode or transistor type requiring continuous application of a control signal using semiconductor devices only
    • H02M3/156Conversion of dc power input into dc power output without intermediate conversion into ac by static converters using discharge tubes with control electrode or semiconductor devices with control electrode using devices of a triode or transistor type requiring continuous application of a control signal using semiconductor devices only with automatic control of output voltage or current, e.g. switching regulators
    • GPHYSICS
    • G05CONTROLLING; REGULATING
    • G05FSYSTEMS FOR REGULATING ELECTRIC OR MAGNETIC VARIABLES
    • G05F1/00Automatic systems in which deviations of an electric quantity from one or more predetermined values are detected at the output of the system and fed back to a device within the system to restore the detected quantity to its predetermined value or values, i.e. retroactive systems
    • G05F1/10Regulating voltage or current
    • G05F1/46Regulating voltage or current wherein the variable actually regulated by the final control device is dc
    • G05F1/613Regulating voltage or current wherein the variable actually regulated by the final control device is dc using semiconductor devices in parallel with the load as final control devices
    • HELECTRICITY
    • H02GENERATION; CONVERSION OR DISTRIBUTION OF ELECTRIC POWER
    • H02MAPPARATUS FOR CONVERSION BETWEEN AC AND AC, BETWEEN AC AND DC, OR BETWEEN DC AND DC, AND FOR USE WITH MAINS OR SIMILAR POWER SUPPLY SYSTEMS; CONVERSION OF DC OR AC INPUT POWER INTO SURGE OUTPUT POWER; CONTROL OR REGULATION THEREOF
    • H02M3/00Conversion of dc power input into dc power output
    • H02M3/02Conversion of dc power input into dc power output without intermediate conversion into ac
    • H02M3/04Conversion of dc power input into dc power output without intermediate conversion into ac by static converters
    • H02M3/10Conversion of dc power input into dc power output without intermediate conversion into ac by static converters using discharge tubes with control electrode or semiconductor devices with control electrode
    • H02M3/145Conversion of dc power input into dc power output without intermediate conversion into ac by static converters using discharge tubes with control electrode or semiconductor devices with control electrode using devices of a triode or transistor type requiring continuous application of a control signal
    • H02M3/155Conversion of dc power input into dc power output without intermediate conversion into ac by static converters using discharge tubes with control electrode or semiconductor devices with control electrode using devices of a triode or transistor type requiring continuous application of a control signal using semiconductor devices only
    • H02M3/156Conversion of dc power input into dc power output without intermediate conversion into ac by static converters using discharge tubes with control electrode or semiconductor devices with control electrode using devices of a triode or transistor type requiring continuous application of a control signal using semiconductor devices only with automatic control of output voltage or current, e.g. switching regulators
    • H02M3/158Conversion of dc power input into dc power output without intermediate conversion into ac by static converters using discharge tubes with control electrode or semiconductor devices with control electrode using devices of a triode or transistor type requiring continuous application of a control signal using semiconductor devices only with automatic control of output voltage or current, e.g. switching regulators including plural semiconductor devices as final control devices for a single load
    • H02M3/1582Buck-boost converters

Definitions

  • FIG. 1 is a schematic diagram of a buck-boost converter
  • FIG. 2 illustrates a control circuit for generating the PWM control signals to the circuit of FIG. 1 ;
  • FIG. 3 illustrates is a flow diagram illustrating the operation of the hysteretic control circuitry
  • FIG. 4 illustrates a detailed schematic diagram of a buck-boost converter including hysteretic voltage mode control circuitry
  • FIG. 5 is a timing diagram illustrating the operation of the buck-boost converter in the buck mode of operation
  • FIG. 6 is a timing diagram illustrating the operation of the buck-boost converter in boost mode of operation
  • FIG. 7 is a timing diagram illustrating operation of the buck-boost converter in buck-boost mode of operation
  • FIG. 8 illustrates the manner in which the switching frequency F SW and voltage window V HW are altered based upon the differences between the input voltage V IN and output voltage V OUT ;
  • FIG. 9 illustrates a circuit for generating the voltage V HW ;
  • FIG. 10 illustrates the manner in which the voltage windows are adjusted responsive to changes in the switching frequency
  • FIG. 11 is a circuit for generating the synthesized ripple current signal I RIPPLE for the PWM modulator.
  • a buck-boost converter runs in three different operational modes based upon the relationship between the input voltage and the output voltage. These include the buck mode of operation, the boost mode of operation and the buck-boost mode of operation.
  • the key challenge is to achieve a smooth transition between each of these modes of operation.
  • the buck-boost converter 100 includes an input voltage node 102 to which the input voltage V IN is applied.
  • a first switching transistor Q 1 104 has its drain/source path connected between node 102 and the SWA node 106 .
  • a second switching transistor 108 has its drain/source path connected between node 106 and ground.
  • a driver 110 is connected to the gate of transistor 104 and is connected to receive a first PWM control signal PWMA.
  • a second inverting driver 112 is connected to the gate of transistor 108 and is also connected to receive the PWMA control signal.
  • Inductor 114 is connected between SWA node 106 and SWB node 116 .
  • the output voltage V OUT is provided at node 118 .
  • a transistor 120 has its drain/source path connected between node 118 and the SWB node 116 .
  • a transistor 122 has its drain/source path connected between node 116 and ground.
  • Inverting driver 126 is connected to the gate of transistor 120 .
  • the driver 126 receives the PWMB control signal at its input.
  • the PWMB control signal is also provided to the input of the driver 128 whose output is connected to the gate of transistor 122 .
  • the buck-boost converter 100 operates in either the buck mode of operation, the boost mode of operation or the buck-boost mode of operation in order to regulate the output voltage V OUT .
  • the output voltage V OUT may be greater than, less than or equal to the input voltage of V IN .
  • only two switches of the four switches described with respect to FIG. 1 are operating when the input voltage is substantially different from the output voltage.
  • transistor 120 When the input voltage V IN is above the output voltage V O , transistor 120 is turned on, transistor 122 is turned off and transistors 104 and 108 are switched in a similar manner to that of a buck DC/DC converter.
  • transistor 104 When the input voltage V IN is below the output voltage V O , transistor 104 is turned on, transistor 108 is turned off and transistors 120 and 122 are switched as is done in the operation of a conventional boost converter.
  • the input voltage is substantially equal to the output voltage, e.g., when V IN and V OUT are 46 volts and 48 volts, respectively, the switches in the conventional 4-switch buck-boost converter are turned on and off once each cycle. This results in significantly higher switching losses than occur in either the buck or boost modes of operation.
  • the 4-switch buck-boost converter 100 includes 5 different operational modes.
  • the charging mode when the PWMA signal is at a logical “1” level and the PWMB signal is at a logical “1” level, the SWA node 106 is coupled to the input voltage V IN and the SWB node 116 is coupled to ground. This causes the inductor current through inductor 114 to increase.
  • the discharge mode of operation when each of the PWMA signal and the PWMB signal are at logical “0” level, the SWA node 106 is coupled to ground while the SWB node 116 is coupled to the output voltage V OUT . Thus, the inductor current continues to increase in this mode of operation.
  • the SWA node 106 is coupled to the input voltage V IN and the SWB node 116 is coupled to the output voltage V OUT .
  • the inductor current increases when the input voltage is greater than the output voltage or decreases when the input voltage is less than the output voltage.
  • a buck-boost converter uses a hysteretic comparator as will be more fully described herein below among other things to determine the mode of operation when the input voltage is substantially close to the output voltage.
  • FIG. 2 there is illustrated one implementation of a control circuit utilizing a hysteretic converter in order to generate the PWMA and PWMB control signals for controlling the switching transistors of the buck-boost converter 100 of FIG. 1 .
  • the control circuit 200 of FIG. 2 implements a two threshold hysteretic comparator that sense the output current of the buck-boost converter 100 through the inductor 114 in order to determine the operational mode of the converter.
  • the buck-boost converter 100 is adapted to have a switching frequency based upon an input voltage resulting in a lower switching frequency while operating in the buck-boost mode of operation. This achieves a higher overall efficiency.
  • the control circuit converter of FIG. 2 includes a first input for receiving the output COMP of an error amplifier at node 202 .
  • the error amplifier signal COMP is applied to a first summation circuit 204 wherein the error amplifier signal is added to the offset voltage V HW to generate the COMP_B 1 offset voltage signal.
  • the error amplifier signal is also applied to summation circuit 206 .
  • Summation circuit 206 adds the error amplifier signal with the offset voltage ⁇ V HW to generate the signal offset voltage COMP_A.
  • the COMP_B 1 offset voltage signal is applied to summation circuit 208 as is the offset V TW .
  • the summation circuit 208 adds these values and generates the signal offset voltage COMP_A 1 .
  • the COMP_A offset voltage signal is applied to summation circuit 210 along with the offset ⁇ V TW to generate the signal offset voltage COMP_B.
  • the COMP_A 1 offset voltage signal is applied to an inverting input of a comparator 212 .
  • the non-inverting input of comparator 212 is connected to receive a voltage representation (ISEN) of the inductor current ISEN through the inductor 114 .
  • a second comparator 214 is connected to receive the COMP_A offset voltage signal at its non-inverting input and the ISEN signal at its inverting input.
  • the output of comparator 212 is applied to the R input of an SR latch 216 .
  • the output of comparator 214 is connected to the S input of the SR latch 216 .
  • the Q output of the SR latch 216 provides the PWMA offset voltage signal.
  • the COMP_B 1 offset voltage signal from summation circuit 204 is applied to the inverting input of a comparator 218 .
  • the non-inverting input of comparator 218 is connected to receive the ISEN signal.
  • the output of comparator 218 is connected to the R input of an SR latch 220 .
  • the S input of the SR latch 220 is connected to a comparator 222 .
  • the inverting input of the comparator 222 is connected to the ISEN signal while the non-inverting input is connected to receive the COMP_B offset voltage signal from summation circuit 210 .
  • the output of the SR latch 220 generates the PWMB signal.
  • the hysteretic converter provides two window voltages (COMP_B to COMP_B 1 ; COMP_A to COMP_A 1 ,) which are generated based upon the output COMP of the error amplifier.
  • the sensed inductor current is converted to a voltage value ISEN and compared to the window voltage COMP_A and COMP_A 1 in order to generate the PWMA signal applied to the transistors 104 and 108 of FIG. 1 .
  • the PWMB signal for transistors 120 and 122 are generated by comparing the sensed inductor current signal converted to a voltage ISEN to the window voltage COMP_B and COMP_B 1 .
  • the offset voltage V HW defines the hysteretic window voltage for the inductor current ripple.
  • the offset voltage V TW is selected to have a relatively small value.
  • COMP is two volts
  • V HW is 2.2 volts
  • V TW is 2.3 volts.
  • the circuit of FIG. 2 illustrates a two threshold hysteretic comparator that senses the output current of the buck-boost converter to determine the operational mode of the converter.
  • the converter is thus adapted to have a switching frequency based upon its input voltage resulting in a lower switching frequency while operating in a buck-boost mode and achieving higher efficiencies. In some applications, it is not necessary to maintain a constant switching frequency. To improve the operating efficiency of the buck-boost converter 100 the switching frequency must be kept as low as possible.
  • the inductor current changes by a small amount in the direct pass mode with both the input voltage and the output voltage applied to the inductor.
  • the implementation illustrated in FIG. 2 sets up the window for the inductor current ripple based upon the output voltage ripple requirement and thus dispensing the need for a switching operation as long as the inductor ripple current stays within the desired window. This results in a lower switching frequency.
  • the hysteretic converter operates according to the following protocol in order to keep the inductor current within a desired hysteretic window defined according to the system parameters, like inductor current ripple.
  • the converter When the inductor current is above the desired upper window (COMP_B 1 ), the converter switches to the direct pass mode of operation. If the inductor current does not drop, the converter switches to the discharge mode of operation to pull down the inductor current.
  • the converter When the inductor current is below the desired lower window (COMP_A), the converter switches to the direct pass mode of operation. If the inductor current does not increase, the converter switches to the charging mode of operation to increase the inductor current.
  • the converter When the error amplifier output voltage drops to a lower saturated status, the converter temporarily enters the free-wheeling mode of operation to reduce the output overshoot voltage during the load release. The converter will return to the direct pass mode of operation when the error amplifier exits its saturation status. Finally, for the diode emulation mode of operation, all of the switches are turned off when the inductor current drops to zero.
  • the inductor current is measured at step 302 and inquiry step 304 determines whether the inductor current is above or below the defined hysteretic window. If below the desired window, inquiry step 306 determines whether the inductor current is presently zero. If the inductor current is presently zero, the converter is switched to the diode emulation mode at step 308 . If the inductor current is not zero, the converter is switched to the direct pass mode of operation at step 310 .
  • Inquiry step 312 determines whether the inductor current increase is responsive to switching to the direct pass mode of operation. If not, the converter switches at step 314 to the charging mode of operation. If the inquiry step 312 determines that the current has increased or once the converter has switched to the charging mode of operation inquiry step 316 determines whether the output voltage has dropped to its lower saturated status. If not, control passes to the direct pass mode of operation at step 318 . If the voltage does drop to the lower saturated status, the voltage converter switches to the free-wheeling mode of operation at step 320 .
  • inquiry step 304 determines that the current is above the desired hysteretic window, it switches to the direct pass mode of operation at step 322 .
  • Inquiry step 324 determines whether a current drop has occurred responsive to switching to the direct pass mode of operation and if not, the converter switches to the discharge mode of operation at step 326 . If there is a current drop determined at inquiry step 324 , control passes to inquiry step 316 to monitor for the output voltage dropping to its lower saturation status.
  • FIG. 4 there is illustrated a schematic diagram of a buck-boost converter 100 whose operation is controlled by a control circuit including hysteretic voltage mode control as described with respect to FIG. 2 .
  • the buck-boost converter 100 has the input voltage applied at its input voltage node V IN 102 .
  • the transistor 104 has its drain/source path connected between node 102 and the SWA node 106 .
  • Transistor 108 has its drain/source path connected between node 106 and ground.
  • Inductor 114 is connected between SWA node 106 and SWB node 116 .
  • Transistor 120 has its drain/source path connected between the output voltage node 118 and the SWB node 116 .
  • Transistor 122 has its drain/source path connected between the SWB node 116 and ground.
  • a capacitance 402 is connected between node 102 and ground and an output capacitance 404 is connected between node 118 and ground.
  • the output voltage is monitored at node 118 by an error amplifier 406 connected to a voltage divider network 408 .
  • the voltage divider network 408 consists of a resistor 410 connected between node 118 and node 412 .
  • Capacitor Resistor 414 is connected between node 412 and ground.
  • the inverting non-inverting input of error amplifier 406 monitors the output voltage at node 412 .
  • the non-inverting inverting input of the error amplifier 406 is connected to receive a reference voltage V REF .
  • a capacitor 418 in series with a resistor 416 is connected between the output of the error amplifier 406 and its inverting non-inverting input.
  • the output COMP of the error amplifier 406 is applies to node 202 of the hysteretic voltage mode control circuit 200 described previously with respect to FIG. 2 .
  • the output PWMA from SR latch 216 is provided to a driver circuit 420 that provides drive signals to transistors 104 and 108 , respectively.
  • the PWMB control signal from SR latch 220 is provided to driver 422 for generating the drive signals for transistors 120 and 122 , respectively.
  • the buck-boost converter Based upon the input voltage V IN and the output voltage V OUT , the buck-boost converter includes three operational modes, namely the buck mode of operation, boost mode of operation and buck-boost mode of operation.
  • the operational mode of the buck-boost converter is made without sensing the input voltage so that the transitions between the modes occur naturally and smoothly.
  • the switching frequency is defined by the inductor current ripple and window voltage V HW .
  • the switching frequency is automatically reduced when the input voltage is close to the output voltage especially in the buck-boost mode of operation. This will greatly reduce the switching losses within the buck-boost converter.
  • FIG. 5 there is illustrated the operation of the buck-boost converter within the buck mode of operation.
  • transistor 120 remains “on” while transistor 122 remains “off” to couple the SWB node 116 to the output voltage node 118 .
  • Switching transistors 104 and 108 are switched “on” and “off” to alternately couple the SWA node 106 between the input voltage and ground.
  • the buck-boost converter 100 runs in the direct pass mode of operation with the PWMA control signal at a logical “high” level and the PWMB signal at a logical “low” level.
  • the input voltage and the output voltage are each applied to the inductor 114 . Since the input voltage is higher than the output voltage, the inductor current will begin to increase.
  • the sensed inductor current I SEN 502 reaches the first upper window voltage COMP_B 1 which triggers the direct pass mode of operation.
  • the buck-boost converter 100 is already within the direct pass mode of operation so, no switching operation occurs and the inductor current I SEN will continue increasing.
  • the I SEN inductor current signal reaches the second upper window voltage COMP_A 1 . This will cause the buck-boost converter 100 to enter the discharge mode of operation wherein each of the PWMA control signal and the PWMB control signal are at a logical “low” level. This causes transistor 104 to be turned “off” and transistor 108 to be turned “on.”
  • the voltage across the inductor is at the output voltage so that the inductor current begins to decrease from time T 2 to time T 3 .
  • the sensed inductor current I SEN drops below the first lower window voltage COMP_A causing the PWMA signal to rise to a logical “1” level and the buck-boost converter to enter the direct pass mode of operation wherein the PWMA signal is at a logical “high” level and the PWMB signal is at a logical “low” level.
  • transistor 108 is turned “off” while transistor 104 is turned “on.” The above described operation will then repeat since the sensed inductor current I SEN will begin increasing from time T 3 to time T 4 and T 5 , respectively.
  • the sensed inductor current is controlled within the window voltages COMP_A and COMP_A 1 .
  • FIG. 6 there is illustrated the operation of the buck-boost converter in the boost mode of operation wherein the input voltage is less than the output voltage.
  • switching transistor 104 remains turned “on” while switching transistor 108 remains turned “off” to couple node SWA 106 to the input voltage.
  • Switching transistors 120 and 122 are alternately turned “on” and “off” to switch the SWB node 116 between the output voltage and ground as described herein below.
  • the buck-boost converter 100 runs in the charging mode with PWMA and PWMB both at a logical “high” level.
  • the input voltage is applied to the inductor 114 and the inductor current represented by the ISEN signal 602 increases.
  • the sensed inductor current ISEN 602 reaches the first upper window voltage COMP_B 1 and the PWMB signal is pulled to a logical “low” level.
  • This will switch the buck-boost converter from the charging mode to the direct pass mode where PWMA is at a logical “high” level and PWMB is at a logical “low” level. This causes transistor 122 to be turned “off” while transistor 120 is turned “on”.
  • the voltage across the output inductor equals V IN ⁇ V OUT . Since the input voltage is lower than the output voltage, the inductor current will begin to drop in the direct pass mode from time T 1 to time T 2 . At time T 2 , the sensed inductor current ISEN 602 reaches the first lower window voltage COMP_A and the buck-boost converter enters the direct pass mode of operation. With the buck-boost converter in the direct pass switching mode of operation, no switching operations occur, and the inductor current will continue dropping as represented by the ISEN value from time T 2 through time T 3 .
  • the sensed inductor current ISEN 602 drops below the second lower window voltage COMP_B and the buck-boost converter will cause the PWMB signal to go to a logical “high” level and enter the charging mode of operation.
  • both the PWMA and PWMB control signals are at a logical “high” level causing transistor 120 to be turned “off” and transistor 122 to be turned “on” and ISEN 602 to begin increasing.
  • the process repeats as described herein above.
  • the sensed inductor current ISEN 602 is controlled within the window voltages COMP_B and COMP_B 1 .
  • FIG. 7 there is illustrated the operation of the buck-boost converter in buck-boost mode of operation when the input voltage V IN is substantially equal to the output voltage V OUT .
  • the buck-boost converter runs in the direct pass mode of operation without any switching operations.
  • the inductor current drops below the value of COMP-V TW (COMP_B)
  • the node SWB 116 is coupled to ground to increase the current through the inductor 114 .
  • the SWA node 106 is coupled to ground to lower the current.
  • Hysteretic current mode control automatically determines whether to operate in the buck or boost modes.
  • the buck-boost converter 100 runs in the direct pass mode with PWMA at a logical “high” level and PWMB at a logical “low” level.
  • the input voltage and the output voltage are applied to the inductor in this mode of operation. Since the input voltage is very close to the output voltage, (assume that V IN is slightly higher than V OUT ) the inductor current will increase slowly. In the case where V OUT was slightly higher than V IN , the inductor current will slightly decrease.
  • the sensed inductor current ISEN 702 reaches the second upper voltage window COMP_A 1 and triggers the discharge pass mode wherein PWMA and PWMB are both at logical “low” levels turning off transistors 104 and 108 .
  • the voltage across the inductor 114 is the output voltage so the inductor current will begin to drop from time T 1 to time T 2 .
  • the sensed inductor current ISEN 702 drops below the first lower window voltage COMP_A. This will cause the PWMA control signal to go to a logical “high” level and puts the buck-boost converter 100 in the direct pass mode of operation with PWMA equal to logical “1” and the PWMB control signal equal to logical “0.” This will cause transistor 108 to turn “off” and transistor 104 to turn “on.”
  • the voltage across the inductor 114 in the direct pass mode state is the difference between the input voltage and the output voltage. Assuming that the output voltage V OUT is a little higher than the input voltage V IN , the inductor current will then begin to drop slowly from time T 2 to time T 3 .
  • the sensed inductor current ISEN 702 drops below the second output window voltage COMP_B.
  • the control circuit will pull the PWMB signal to a logical “high” level and the buck-boost converter will enter the charging mode of operation with PWMA at a logical “high” level and PWMB at a logical “high” level. This occurs by transistor 120 being turned “on” and transistor 122 being turned “off” In the charging mode, the input voltage is applied to the inductor 114 causing the inductor current to increase rapidly from time T 3 to time T 4 .
  • the sensed inductor current I SEN 702 reaches the first upper current window voltage COMP_B 1 .
  • the voltage across the inductor 114 will be the difference between the input voltage and the output voltage. Assuming that the output voltage is a little lower than the input voltage, the inductor current will slowly increase from time T 4 to time T 5 . The above process will then repeat as the sensed inductor current 702 is controlled within the window voltages COMP_A 1 , COMP_B 1 , COMP_A and COMP_B.
  • the window voltage determines the actual switching frequency within the hysteretic current mode control system described herein above.
  • One technique is to use a constant window voltage to maintain the same inductor current ripple in different modes of operation. This technique can automatically reduce the switching frequency when the input voltage is close to the output voltage.
  • Another technique is to keep the switching frequency almost constant in different operational modes. With this technique, the window voltage V HW is adjusted based upon the input voltage V IN and the output voltage V OUT since the inductor current ripple stays within the window voltage.
  • the inductor current ripple may be very low for a constant switching frequency (F SW ) operation.
  • F SW constant switching frequency
  • two schemes may be combined to achieve the optimal performance.
  • the switching frequency is fixed for easy LC filter design.
  • the constant ripple control is adopted to reduce the switching frequency F SW .
  • the inductor current ripple can be calculated by the following equation.
  • the inductor current ripple is provided by:
  • the window voltages is determined by the switching frequency F SW , output inductance L O , the PWM duty cycle, and the difference between V IN and V O .
  • F SW and L O are relatively constant, the window voltage may be generated according to the duty cycle and difference between V IN and V O .
  • a constant window voltage can be chosen for constant inductor current ripple operation which will dynamically adjust the actual switching frequency.
  • the window voltage for the hysteretic control may be the maximum voltage selected from among the window voltages V HWA and V HWB , generated by the circuit illustrated in FIG. 9 .
  • the window voltage V HWA is for buck mode of operation when the input voltage is above the output voltage.
  • the window voltage V HWB is for the boost mode of operation when the input voltage is lower than the output voltage.
  • the Vmin voltage source 902 defines the minimum window voltage for the constant ripple operation.
  • the circuit of FIG. 9 more particularly includes a diode 904 connected between the output V HW voltage node 906 and the Vmin voltage source 902 .
  • a diode 908 is connected between node 906 and node 910 .
  • a resistor 912 is connected between node 910 and ground.
  • a capacitor 914 is in parallel with resistor 912 between node 910 and ground.
  • a voltage source 916 in series with a switch 918 is connected between node 910 and ground. The voltage source equals G M ⁇ (V OUT ⁇ V IN ) and the switch 918 is opened and closed responsive to the PWMB control signal.
  • a diode 920 is connected between node 906 and node 922 .
  • Resistor 924 is connected between node 922 and ground.
  • Capacitor 926 is connected between node 922 and ground.
  • the series connection of voltage source 928 and switch 930 are also connected between node 922 and ground.
  • the voltage source G M ⁇ (V IN ⁇ V O ), the switch is under the control of the PWMA control signal.
  • the minimum switching frequency should remain greater than, for example, 25 kHz.
  • a synthesized ripple signal is built to emulate the inductor ripple current as shown in FIG. 11 .
  • the input voltage and output voltage controls two current sources 1102 and 1104 which charge or discharge capacitor 1106 connected between node 1108 and ground.
  • PWMA applied to switch 1110
  • PWMB applied to switch 1112 .
  • the resistor R Rr 1114 is used to eliminate the DC component of the voltage signal applied by voltage source V R Vr 1120 .
  • the current through capacitor 1106 , I RIPPLE has a similar ripple wave form as the inductor current.

Landscapes

  • Engineering & Computer Science (AREA)
  • Power Engineering (AREA)
  • Physics & Mathematics (AREA)
  • Electromagnetism (AREA)
  • General Physics & Mathematics (AREA)
  • Radar, Positioning & Navigation (AREA)
  • Automation & Control Theory (AREA)
  • Dc-Dc Converters (AREA)

Abstract

An apparatus includes a buck boost converter for generating a regulated output voltage responsive to an input voltage. The buck boost converter includes an inductor, a first pair of switching transistors responsive to a first PWM signal and a second pair of switching transistors responsive to a second PWM signal. An error amplifier generates an error voltage responsive to the regulated output voltage and a reference voltage. A control circuit generates the first PWM signal and the second PWM signal responsive to the error voltage and a sensed current voltage responsive to a sensed current through the inductor. The control circuit controls switching of the first pair of switching transistors and the second pair of switching transistors using the first PWM signal and the second PWM signal responsive to the sensed current through the inductor and a plurality of offset error voltages based on the error voltage.

Description

CROSS-REFERENCE TO RELATED APPLICATIONS
This application is a reissue of U.S. application Ser. No. 12/903,683, filed on Oct. 13, 2010, which claims the benefit of priority of U.S. Provisional Application No. 61/252,054, titled HYSTERETIC CONTROLLED BUCK-BOOST CONVERTER, filed Oct. 15, 2009, both of which is are incorporated herein by reference.
BRIEF DESCRIPTION OF THE DRAWINGS
For a more complete understanding, reference is now made to the following description taken in conjunction with the accompanying Drawings in which:
FIG. 1 is a schematic diagram of a buck-boost converter;
FIG. 2 illustrates a control circuit for generating the PWM control signals to the circuit of FIG. 1;
FIG. 3 illustrates is a flow diagram illustrating the operation of the hysteretic control circuitry;
FIG. 4 illustrates a detailed schematic diagram of a buck-boost converter including hysteretic voltage mode control circuitry;
FIG. 5 is a timing diagram illustrating the operation of the buck-boost converter in the buck mode of operation;
FIG. 6 is a timing diagram illustrating the operation of the buck-boost converter in boost mode of operation;
FIG. 7 is a timing diagram illustrating operation of the buck-boost converter in buck-boost mode of operation;
FIG. 8 illustrates the manner in which the switching frequency FSW and voltage window VHW are altered based upon the differences between the input voltage VIN and output voltage VOUT;
FIG. 9 illustrates a circuit for generating the voltage VHW;
FIG. 10 illustrates the manner in which the voltage windows are adjusted responsive to changes in the switching frequency; and
FIG. 11 is a circuit for generating the synthesized ripple current signal IRIPPLE for the PWM modulator.
DETAILED DESCRIPTION
Referring now to the drawings, wherein like reference numbers are used herein to designate like elements throughout, the various views and embodiments of a hysteretic controlled buck-boost converter are illustrated and described, and other possible embodiments are described. The figures are not necessarily drawn to scale, and in some instances the drawings have been exaggerated and/or simplified in places for illustrative purposes only. One of ordinary skill in the art will appreciate the many possible applications and variations based on the following examples of possible embodiments.
For DC/DC converters with a wide input voltage range, several topologies are available such as the cascaded boost-buck, 4-switch buck-boost, SEPIC and Cuk converters. Compared to other single-switch topologies, the classic 4-switch buck converter, also referred to as a single inductor or non-inverting buck-boost converter, achieves better performance at the cost of increased switching components. These types of converters have become popular in many applications such as portable electronic devices.
Typically, a buck-boost converter runs in three different operational modes based upon the relationship between the input voltage and the output voltage. These include the buck mode of operation, the boost mode of operation and the buck-boost mode of operation. The key challenge is to achieve a smooth transition between each of these modes of operation. A number of schemes exist to achieve mode transitions between these modes of operation. Most of these schemes enable the switch to run at the nominal switching frequency in the buck-boost mode, while only two switches are utilized in either the buck mode or the boost mode. This configuration increases the switching losses in the buck-boost mode of operation.
Referring now to the drawings, and more particularly to FIG. 1, there is illustrated a schematic diagram of a 4-switch buck-boost converter 100. The buck-boost converter 100 includes an input voltage node 102 to which the input voltage VIN is applied. A first switching transistor Q1 104 has its drain/source path connected between node 102 and the SWA node 106. A second switching transistor 108 has its drain/source path connected between node 106 and ground. A driver 110 is connected to the gate of transistor 104 and is connected to receive a first PWM control signal PWMA. A second inverting driver 112 is connected to the gate of transistor 108 and is also connected to receive the PWMA control signal. Inductor 114 is connected between SWA node 106 and SWB node 116. The output voltage VOUT is provided at node 118. A transistor 120 has its drain/source path connected between node 118 and the SWB node 116. A transistor 122 has its drain/source path connected between node 116 and ground. Inverting driver 126 is connected to the gate of transistor 120. The driver 126 receives the PWMB control signal at its input. The PWMB control signal is also provided to the input of the driver 128 whose output is connected to the gate of transistor 122.
The buck-boost converter 100 operates in either the buck mode of operation, the boost mode of operation or the buck-boost mode of operation in order to regulate the output voltage VOUT. The output voltage VOUT may be greater than, less than or equal to the input voltage of VIN. In order to reduce switching losses, only two switches of the four switches described with respect to FIG. 1 are operating when the input voltage is substantially different from the output voltage. When the input voltage VIN is above the output voltage VO, transistor 120 is turned on, transistor 122 is turned off and transistors 104 and 108 are switched in a similar manner to that of a buck DC/DC converter. When the input voltage VIN is below the output voltage VO, transistor 104 is turned on, transistor 108 is turned off and transistors 120 and 122 are switched as is done in the operation of a conventional boost converter. When the input voltage is substantially equal to the output voltage, e.g., when VIN and VOUT are 46 volts and 48 volts, respectively, the switches in the conventional 4-switch buck-boost converter are turned on and off once each cycle. This results in significantly higher switching losses than occur in either the buck or boost modes of operation.
The 4-switch buck-boost converter 100 includes 5 different operational modes. In the charging mode, when the PWMA signal is at a logical “1” level and the PWMB signal is at a logical “1” level, the SWA node 106 is coupled to the input voltage VIN and the SWB node 116 is coupled to ground. This causes the inductor current through inductor 114 to increase. In the discharge mode of operation when each of the PWMA signal and the PWMB signal are at logical “0” level, the SWA node 106 is coupled to ground while the SWB node 116 is coupled to the output voltage VOUT. Thus, the inductor current continues to increase in this mode of operation.
In the direct pass mode of operation, when the PWMA signal is at a logical “1” level and the PWMB is at a logical “0” level, the SWA node 106 is coupled to the input voltage VIN and the SWB node 116 is coupled to the output voltage VOUT. Thus, the inductor current increases when the input voltage is greater than the output voltage or decreases when the input voltage is less than the output voltage.
In the free-wheeling mode of operation, when the PWMA signal is at a logical “0” level and the PWMB is at a logical “1” level, the SWA node 106 and the SWB node 116 are each coupled to ground. The inductor current will thus change only by a small amount in this state. Finally, in the off mode of operation when each of the PWMA and PWMB signals are disabled, all switching transistors are turned off for diode emulation or discontinuous conduction mode of operation when the inductor current drops to zero.
When the input voltage is substantially different from the output voltage, only two switches of the 4-switch buck-boost converter will operate. Thus, the buck-boost converter will switch between charging and direct pass modes or between discharging and direct pass modes. In accordance with one embodiment of the present disclosure, a buck-boost converter uses a hysteretic comparator as will be more fully described herein below among other things to determine the mode of operation when the input voltage is substantially close to the output voltage.
Referring now to FIG. 2, there is illustrated one implementation of a control circuit utilizing a hysteretic converter in order to generate the PWMA and PWMB control signals for controlling the switching transistors of the buck-boost converter 100 of FIG. 1. The control circuit 200 of FIG. 2 implements a two threshold hysteretic comparator that sense the output current of the buck-boost converter 100 through the inductor 114 in order to determine the operational mode of the converter. The buck-boost converter 100 is adapted to have a switching frequency based upon an input voltage resulting in a lower switching frequency while operating in the buck-boost mode of operation. This achieves a higher overall efficiency.
The control circuit converter of FIG. 2 includes a first input for receiving the output COMP of an error amplifier at node 202. The error amplifier signal COMP is applied to a first summation circuit 204 wherein the error amplifier signal is added to the offset voltage VHW to generate the COMP_B1 offset voltage signal. The error amplifier signal is also applied to summation circuit 206. Summation circuit 206 adds the error amplifier signal with the offset voltage −VHW to generate the signal offset voltage COMP_A. The COMP_B1 offset voltage signal is applied to summation circuit 208 as is the offset VTW. The summation circuit 208 adds these values and generates the signal offset voltage COMP_A1. The COMP_A offset voltage signal is applied to summation circuit 210 along with the offset −VTW to generate the signal offset voltage COMP_B.
The COMP_A1 offset voltage signal is applied to an inverting input of a comparator 212. The non-inverting input of comparator 212 is connected to receive a voltage representation (ISEN) of the inductor current ISEN through the inductor 114. A second comparator 214 is connected to receive the COMP_A offset voltage signal at its non-inverting input and the ISEN signal at its inverting input. The output of comparator 212 is applied to the R input of an SR latch 216. The output of comparator 214 is connected to the S input of the SR latch 216. The Q output of the SR latch 216 provides the PWMA offset voltage signal.
The COMP_B1 offset voltage signal from summation circuit 204 is applied to the inverting input of a comparator 218. The non-inverting input of comparator 218 is connected to receive the ISEN signal. The output of comparator 218 is connected to the R input of an SR latch 220. The S input of the SR latch 220 is connected to a comparator 222. The inverting input of the comparator 222 is connected to the ISEN signal while the non-inverting input is connected to receive the COMP_B offset voltage signal from summation circuit 210. The output of the SR latch 220 generates the PWMB signal.
The hysteretic converter, as illustrated in FIG. 2, provides two window voltages (COMP_B to COMP_B1; COMP_A to COMP_A1,) which are generated based upon the output COMP of the error amplifier. The sensed inductor current is converted to a voltage value ISEN and compared to the window voltage COMP_A and COMP_A1 in order to generate the PWMA signal applied to the transistors 104 and 108 of FIG. 1. Similarly, the PWMB signal for transistors 120 and 122 are generated by comparing the sensed inductor current signal converted to a voltage ISEN to the window voltage COMP_B and COMP_B1.
The offset voltage VHW defines the hysteretic window voltage for the inductor current ripple. The offset voltage VTW is selected to have a relatively small value. In one example, COMP is two volts, VHW is 2.2 volts and VTW is 2.3 volts.
The circuit of FIG. 2 illustrates a two threshold hysteretic comparator that senses the output current of the buck-boost converter to determine the operational mode of the converter. The converter is thus adapted to have a switching frequency based upon its input voltage resulting in a lower switching frequency while operating in a buck-boost mode and achieving higher efficiencies. In some applications, it is not necessary to maintain a constant switching frequency. To improve the operating efficiency of the buck-boost converter 100 the switching frequency must be kept as low as possible. When the input voltage is substantially close to the output voltage, i.e., the buck-boost mode of operation, the inductor current changes by a small amount in the direct pass mode with both the input voltage and the output voltage applied to the inductor. Thus, it is possible to stay within the direct pass mode for a long period of time. The implementation illustrated in FIG. 2 sets up the window for the inductor current ripple based upon the output voltage ripple requirement and thus dispensing the need for a switching operation as long as the inductor ripple current stays within the desired window. This results in a lower switching frequency. The hysteretic converter operates according to the following protocol in order to keep the inductor current within a desired hysteretic window defined according to the system parameters, like inductor current ripple.
When the inductor current is above the desired upper window (COMP_B1), the converter switches to the direct pass mode of operation. If the inductor current does not drop, the converter switches to the discharge mode of operation to pull down the inductor current.
When the inductor current is below the desired lower window (COMP_A), the converter switches to the direct pass mode of operation. If the inductor current does not increase, the converter switches to the charging mode of operation to increase the inductor current.
When the error amplifier output voltage drops to a lower saturated status, the converter temporarily enters the free-wheeling mode of operation to reduce the output overshoot voltage during the load release. The converter will return to the direct pass mode of operation when the error amplifier exits its saturation status. Finally, for the diode emulation mode of operation, all of the switches are turned off when the inductor current drops to zero.
Referring now to FIG. 3, there is illustrated a flow diagram describing the operation of the above described protocol within the hysteretic converter. The inductor current is measured at step 302 and inquiry step 304 determines whether the inductor current is above or below the defined hysteretic window. If below the desired window, inquiry step 306 determines whether the inductor current is presently zero. If the inductor current is presently zero, the converter is switched to the diode emulation mode at step 308. If the inductor current is not zero, the converter is switched to the direct pass mode of operation at step 310.
Inquiry step 312 determines whether the inductor current increase is responsive to switching to the direct pass mode of operation. If not, the converter switches at step 314 to the charging mode of operation. If the inquiry step 312 determines that the current has increased or once the converter has switched to the charging mode of operation inquiry step 316 determines whether the output voltage has dropped to its lower saturated status. If not, control passes to the direct pass mode of operation at step 318. If the voltage does drop to the lower saturated status, the voltage converter switches to the free-wheeling mode of operation at step 320.
If inquiry step 304 determines that the current is above the desired hysteretic window, it switches to the direct pass mode of operation at step 322. Inquiry step 324 determines whether a current drop has occurred responsive to switching to the direct pass mode of operation and if not, the converter switches to the discharge mode of operation at step 326. If there is a current drop determined at inquiry step 324, control passes to inquiry step 316 to monitor for the output voltage dropping to its lower saturation status.
Referring now to FIG. 4, there is illustrated a schematic diagram of a buck-boost converter 100 whose operation is controlled by a control circuit including hysteretic voltage mode control as described with respect to FIG. 2. The buck-boost converter 100 has the input voltage applied at its input voltage node V IN 102. The transistor 104 has its drain/source path connected between node 102 and the SWA node 106. Transistor 108 has its drain/source path connected between node 106 and ground. Inductor 114 is connected between SWA node 106 and SWB node 116. Transistor 120 has its drain/source path connected between the output voltage node 118 and the SWB node 116. Transistor 122 has its drain/source path connected between the SWB node 116 and ground. A capacitance 402 is connected between node 102 and ground and an output capacitance 404 is connected between node 118 and ground.
The output voltage is monitored at node 118 by an error amplifier 406 connected to a voltage divider network 408. The voltage divider network 408 consists of a resistor 410 connected between node 118 and node 412. Capacitor Resistor 414 is connected between node 412 and ground. The inverting non-inverting input of error amplifier 406 monitors the output voltage at node 412. The non-inverting inverting input of the error amplifier 406 is connected to receive a reference voltage VREF. A capacitor 418 in series with a resistor 416 is connected between the output of the error amplifier 406 and its inverting non-inverting input. The output COMP of the error amplifier 406 is applies to node 202 of the hysteretic voltage mode control circuit 200 described previously with respect to FIG. 2. The output PWMA from SR latch 216 is provided to a driver circuit 420 that provides drive signals to transistors 104 and 108, respectively. The PWMB control signal from SR latch 220 is provided to driver 422 for generating the drive signals for transistors 120 and 122, respectively.
Based upon the input voltage VIN and the output voltage VOUT, the buck-boost converter includes three operational modes, namely the buck mode of operation, boost mode of operation and buck-boost mode of operation. According to the present disclosure, the operational mode of the buck-boost converter is made without sensing the input voltage so that the transitions between the modes occur naturally and smoothly. The switching frequency is defined by the inductor current ripple and window voltage VHW. Thus, the switching frequency is automatically reduced when the input voltage is close to the output voltage especially in the buck-boost mode of operation. This will greatly reduce the switching losses within the buck-boost converter.
Referring now to FIG. 5, there is illustrated the operation of the buck-boost converter within the buck mode of operation. Within the buck mode of operation, transistor 120 remains “on” while transistor 122 remains “off” to couple the SWB node 116 to the output voltage node 118. Switching transistors 104 and 108 are switched “on” and “off” to alternately couple the SWA node 106 between the input voltage and ground. Prior to time T1, the buck-boost converter 100 runs in the direct pass mode of operation with the PWMA control signal at a logical “high” level and the PWMB signal at a logical “low” level. The input voltage and the output voltage are each applied to the inductor 114. Since the input voltage is higher than the output voltage, the inductor current will begin to increase.
At time T1, the sensed inductor current ISEN 502 reaches the first upper window voltage COMP_B1 which triggers the direct pass mode of operation. The buck-boost converter 100 is already within the direct pass mode of operation so, no switching operation occurs and the inductor current ISEN will continue increasing. At time T2, the ISEN inductor current signal reaches the second upper window voltage COMP_A1. This will cause the buck-boost converter 100 to enter the discharge mode of operation wherein each of the PWMA control signal and the PWMB control signal are at a logical “low” level. This causes transistor 104 to be turned “off” and transistor 108 to be turned “on.” The voltage across the inductor is at the output voltage so that the inductor current begins to decrease from time T2 to time T3.
At time T3 the sensed inductor current ISEN drops below the first lower window voltage COMP_A causing the PWMA signal to rise to a logical “1” level and the buck-boost converter to enter the direct pass mode of operation wherein the PWMA signal is at a logical “high” level and the PWMB signal is at a logical “low” level. Within the direct pass mode of operation transistor 108 is turned “off” while transistor 104 is turned “on.” The above described operation will then repeat since the sensed inductor current ISEN will begin increasing from time T3 to time T4 and T5, respectively. The sensed inductor current is controlled within the window voltages COMP_A and COMP_A1.
Referring now to FIG. 6, there is illustrated the operation of the buck-boost converter in the boost mode of operation wherein the input voltage is less than the output voltage. Within the boost mode of operation, switching transistor 104 remains turned “on” while switching transistor 108 remains turned “off” to couple node SWA 106 to the input voltage. Switching transistors 120 and 122 are alternately turned “on” and “off” to switch the SWB node 116 between the output voltage and ground as described herein below. Prior to time T1, the buck-boost converter 100 runs in the charging mode with PWMA and PWMB both at a logical “high” level. During this charging mode, the input voltage is applied to the inductor 114 and the inductor current represented by the ISEN signal 602 increases. At time T1, the sensed inductor current ISEN 602 reaches the first upper window voltage COMP_B1 and the PWMB signal is pulled to a logical “low” level. This will switch the buck-boost converter from the charging mode to the direct pass mode where PWMA is at a logical “high” level and PWMB is at a logical “low” level. This causes transistor 122 to be turned “off” while transistor 120 is turned “on”.
The voltage across the output inductor equals VIN−VOUT. Since the input voltage is lower than the output voltage, the inductor current will begin to drop in the direct pass mode from time T1 to time T2. At time T2, the sensed inductor current ISEN 602 reaches the first lower window voltage COMP_A and the buck-boost converter enters the direct pass mode of operation. With the buck-boost converter in the direct pass switching mode of operation, no switching operations occur, and the inductor current will continue dropping as represented by the ISEN value from time T2 through time T3. At time T3, the sensed inductor current ISEN 602 drops below the second lower window voltage COMP_B and the buck-boost converter will cause the PWMB signal to go to a logical “high” level and enter the charging mode of operation. In the charging mode both the PWMA and PWMB control signals are at a logical “high” level causing transistor 120 to be turned “off” and transistor 122 to be turned “on” and ISEN 602 to begin increasing. After time T3, the process repeats as described herein above. The sensed inductor current ISEN 602 is controlled within the window voltages COMP_B and COMP_B1.
Referring now to FIG. 7, there is illustrated the operation of the buck-boost converter in buck-boost mode of operation when the input voltage VIN is substantially equal to the output voltage VOUT. When the sensed inductor current signal ISEN 702 stays within the window of voltages defined by (COMP_B1, COMP_A1, COMP_A and COMP_B), the buck-boost converter runs in the direct pass mode of operation without any switching operations. When the inductor current drops below the value of COMP-VTW (COMP_B), the node SWB 116 is coupled to ground to increase the current through the inductor 114. When the inductor current becomes greater than COMP+VTW (COMP_A1), the SWA node 106 is coupled to ground to lower the current. Hysteretic current mode control automatically determines whether to operate in the buck or boost modes.
Before time T1, the buck-boost converter 100 runs in the direct pass mode with PWMA at a logical “high” level and PWMB at a logical “low” level. The input voltage and the output voltage are applied to the inductor in this mode of operation. Since the input voltage is very close to the output voltage, (assume that VIN is slightly higher than VOUT) the inductor current will increase slowly. In the case where VOUT was slightly higher than VIN, the inductor current will slightly decrease.
At time T1, the sensed inductor current ISEN 702 reaches the second upper voltage window COMP_A1 and triggers the discharge pass mode wherein PWMA and PWMB are both at logical “low” levels turning off transistors 104 and 108. The voltage across the inductor 114 is the output voltage so the inductor current will begin to drop from time T1 to time T2.
At time T2, the sensed inductor current ISEN 702 drops below the first lower window voltage COMP_A. This will cause the PWMA control signal to go to a logical “high” level and puts the buck-boost converter 100 in the direct pass mode of operation with PWMA equal to logical “1” and the PWMB control signal equal to logical “0.” This will cause transistor 108 to turn “off” and transistor 104 to turn “on.” The voltage across the inductor 114 in the direct pass mode state is the difference between the input voltage and the output voltage. Assuming that the output voltage VOUT is a little higher than the input voltage VIN, the inductor current will then begin to drop slowly from time T2 to time T3.
At time T3, the sensed inductor current ISEN 702 drops below the second output window voltage COMP_B. The control circuit will pull the PWMB signal to a logical “high” level and the buck-boost converter will enter the charging mode of operation with PWMA at a logical “high” level and PWMB at a logical “high” level. This occurs by transistor 120 being turned “on” and transistor 122 being turned “off” In the charging mode, the input voltage is applied to the inductor 114 causing the inductor current to increase rapidly from time T3 to time T4.
At time T4, the sensed inductor current ISEN 702 reaches the first upper current window voltage COMP_B1. This causes the PWMB signal to go to a logical “low” level and the buck-boost converter 100 enters the direct pass mode of operation with PWMA at a logical “high” level and PWMB at a logical “low” level. This causes transistor 122 to be turned “off” and transistor 120 to be turned “on.” In the direct pass mode of operation, the voltage across the inductor 114 will be the difference between the input voltage and the output voltage. Assuming that the output voltage is a little lower than the input voltage, the inductor current will slowly increase from time T4 to time T5. The above process will then repeat as the sensed inductor current 702 is controlled within the window voltages COMP_A1, COMP_B1, COMP_A and COMP_B.
As can be seen from the above description, the window voltage determines the actual switching frequency within the hysteretic current mode control system described herein above. There are several techniques to define the window voltage. One technique is to use a constant window voltage to maintain the same inductor current ripple in different modes of operation. This technique can automatically reduce the switching frequency when the input voltage is close to the output voltage. Another technique is to keep the switching frequency almost constant in different operational modes. With this technique, the window voltage VHW is adjusted based upon the input voltage VIN and the output voltage VOUT since the inductor current ripple stays within the window voltage.
When the input voltage is close to the output voltage, the inductor current ripple may be very low for a constant switching frequency (FSW) operation. In some applications, without a constant switching frequency requirement, it is preferred to reduce the switching frequency in this condition. Therefore, two schemes may be combined to achieve the optimal performance. Thus, when the input voltage is substantially different from the output voltage, the switching frequency is fixed for easy LC filter design. When the input voltage is relatively close to the output voltage, the constant ripple control is adopted to reduce the switching frequency FSW.
In buck mode, the inductor current ripple can be calculated by the following equation.
I rip pl e _ Buck = V i n - V o V i n L o F sw V o = V i n - V o L o F sw D PWMA
In the boost mode of operation, the inductor current ripple is provided by:
I ripple _ Boost = V o - V i n V o L o F sw V i n = V o - V i n L o F sw ( 1 - D PWMB )
Based upon the above equations, the window voltages is determined by the switching frequency FSW, output inductance LO, the PWM duty cycle, and the difference between VIN and VO. When FSW and LO are relatively constant, the window voltage may be generated according to the duty cycle and difference between VIN and VO.
When the input voltage is close to the output voltage, a constant window voltage can be chosen for constant inductor current ripple operation which will dynamically adjust the actual switching frequency. For example, as shown in FIG. 8, when the input voltage V IN 802 is close to the output voltage V OUT 804, the hysteresis threshold window V HW 806 is reduced and becomes constant from point 808 to point 810. From point 808 to 810 the switching frequency FSW drops from level Fmax to Fmin. Since the window voltage generated by the constant switching frequency control is larger than that with constant ripple control, the window voltage for the hysteretic control may be the maximum voltage selected from among the window voltages VHWA and VHWB, generated by the circuit illustrated in FIG. 9. The window voltage VHWA is for buck mode of operation when the input voltage is above the output voltage. The window voltage VHWB is for the boost mode of operation when the input voltage is lower than the output voltage. The Vmin voltage source 902 defines the minimum window voltage for the constant ripple operation.
The circuit of FIG. 9 more particularly includes a diode 904 connected between the output VHW voltage node 906 and the Vmin voltage source 902. A diode 908 is connected between node 906 and node 910. A resistor 912 is connected between node 910 and ground. A capacitor 914 is in parallel with resistor 912 between node 910 and ground. A voltage source 916 in series with a switch 918 is connected between node 910 and ground. The voltage source equals GM×(VOUT−VIN) and the switch 918 is opened and closed responsive to the PWMB control signal. A diode 920 is connected between node 906 and node 922. Resistor 924 is connected between node 922 and ground. Capacitor 926 is connected between node 922 and ground. The series connection of voltage source 928 and switch 930 are also connected between node 922 and ground. The voltage source=GM×(VIN−VO), the switch is under the control of the PWMA control signal.
To avoid audible noise, the minimum switching frequency should remain greater than, for example, 25 kHz. Once simple way to achieve this is to reduce the window voltage when no switching operation occurs for some time. As illustrated in FIG. 10, after waiting for a period of 35 microseconds between time T2 and T3, the window voltage is gradually reduced to zero within 5 microseconds between time T1 and T4. Once a switching operation is triggered, the window voltage is reset to its original value at time T4 or a smaller value, thus guaranteeing a one switching operation within 40 microseconds.
One challenge in a buck-boost converter is sensing the inductor current with good accuracy and low noise. In accordance with one embodiment, a synthesized ripple signal is built to emulate the inductor ripple current as shown in FIG. 11. The input voltage and output voltage controls two current sources 1102 and 1104 which charge or discharge capacitor 1106 connected between node 1108 and ground. According to two PWM control signals, PWMA applied to switch 1110 and PWMB applied to switch 1112. The resistor R Rr 1114 is used to eliminate the DC component of the voltage signal applied by voltage source VR Vr 1120. The current through capacitor 1106, IRIPPLE has a similar ripple wave form as the inductor current. With the synthesized ripple signal, the hysteretic current mode control may be implemented without the actual inductor current information.
It will be appreciated by those skilled in the art having the benefit of this disclosure that this hysteretic controlled buck-boost converter provides an improved operation with less switching losses. It should be understood that the drawings and detailed description herein are to be regarded in an illustrative rather than a restrictive manner, and are not intended to be limiting to the particular forms and examples disclosed. On the contrary, included are any further modifications, changes, rearrangements, substitutions, alternatives, design choices, and embodiments apparent to those of ordinary skill in the art, without departing from the spirit and scope hereof, as defined by the following claims. Thus, it is intended that the following claims be interpreted to embrace all such further modifications, changes, rearrangements, substitutions, alternatives, design choices, and embodiments.

Claims (29)

What is claimed is:
1. An apparatus, comprising:
a buck boost converter for generating a regulated output voltage responsive to an input voltage, the buck boost converter including an inductor, a first pair of switching transistors responsive to a first PWM signal and a second pair of switching transistors responsive to a second PWM signal;
an error amplifier for generating an error voltage responsive to the regulated output voltage;
a control circuit for generating a plurality of window voltages responsive to the error voltage, and for generating the first PWM signal and the second PWM signal responsive to the error voltage plurality of window voltages and a sensed current voltage responsive to a sensed current through the inductor; and
wherein the control circuit controls switching of the first pair of switching transistors and the second pair of switching transistors using the first PWM signal and the second PWM signal responsive to the sensed current through the inductor and a the plurality of offset error window voltages based on the error voltage.
2. The apparatus of claim 1, wherein the control circuit further comprises:
summation circuitry for generating the plurality of offset error window voltages responsive to the error voltage and a first offset voltage and a second offset voltage; and
voltage mode control circuitry for generating the first PWM signal and the second PWM signal responsive to a comparison of the sensed current voltage with each of the plurality of offset error window voltages.
3. The apparatus of claim 2, wherein the voltage mode control circuitry further comprises:
a plurality of comparators, each of the comparators comparing the sensed current voltage with one of the plurality of offset error window voltages to generate a voltage control signal;
a first latch circuit connected to receive a first pair of the voltage control signals and generate the first PWM signal responsive thereto; and
a second latch circuit connected to receive a second pair of the voltage control signals and generate the second PWM signal responsive thereto.
4. The apparatus of claim 2, wherein in a buck mode of operation the first PWM signal alternately turns on and off each of the first pair of switching transistors responsive to the sensed current voltage either exceeding a first of the plurality of offset error window voltages or falling below a second of the plurality of offset error window voltages and the second PWM signal keeps turned off the one of the second pair of switching transistors and keeps turned on the other of the second pair of switching transistors.
5. The apparatus of claim 2, wherein in a boost mode of operation the second PWM signal alternately turns on and off each of the second pair of switching transistors responsive to the sensed current voltage either exceeding a third of the plurality of offset error window voltages or falling below a fourth of the plurality of offset error window voltages and the first PWM signal keeps turned off one of the first pair of switching transistors and keeps turned on the other of the first pair of switching transistors.
6. The apparatus of claim 2, wherein in a buck-boost mode of operation the first PWM signal alternatively turns on and off each of the first pair of switching transistors responsive to the sensed current voltage either exceeding the first of the plurality of offset error window voltages or falling below the second of the plurality of offset error window voltages while the second PWM signal alternatively turns on and off each of the second pair of switching transistors responsive to the sensed current voltage either exceeding the third of the plurality of offset error window voltages or falling below the fourth of the plurality of offset error window voltages.
7. A control circuit for controlling switching of a buck boost converter, the control circuit comprising:
a first input for receiving a sensed current voltage responsive to a sensed current through an inductor of a buck boost converter;
a second input for receiving an error voltage from an error amplifier;
a pair of outputs for providing a first PWM signal and a second PWM signal;
a PWM control circuit for generating the first PWM signal and the second PWM signal responsive to the error voltage and a sensed current voltage responsive to a sensed current through the inductor; and
wherein the control circuit controls switching of thea first pair of switching transistors and thea second pair of switching transistors using the first PWM signal and the second PWM signal responsive to the sensed current through the inductor and a plurality of offset error window voltages based on the error voltage.
8. The control circuit of claim 7, wherein the control circuit further comprises:
summation circuitry for generating the plurality of offset error window voltages responsive to the error voltage and a first offset voltage and a second offset voltage; and
a hysteretic voltage mode control circuitry for generating the first PWM signal and the second PWM signal responsive to comparison of the sensed current voltage with each of the plurality of offset error window voltages.
9. The control circuit of claim 8, wherein the hysteretic voltage mode control circuitry further comprises:
a plurality of comparators, each pair of the plurality of comparators comparing the sensed current voltage with one of the plurality of offset error window voltages to generate a voltage control signal;
a first latch circuit connected to receive a first pair of the voltage control signals and generate the first PWM signal responsive thereto; and
a second latch circuit connected to receive a second pair of the voltage control signals and generate the second PWM signal responsive thereto.
10. The control circuit of claim 8, wherein in a buck mode of operation the first PWM signal alternately turns on and off each of the first pair of switching transistors responsive to the sensed current voltage either exceeding a first of the plurality of offset error window voltages or falling below a second of the plurality of offset error window voltages and the second PWM signal keeps turned off the one of the second pair of switching transistors and keeps turned on the other of the second pair of switching transistors.
11. The control circuit of claim 8, wherein in a boost mode of operation the second PWM signal alternately turns on and off each of the second pair of switching transistors responsive to the sensed current voltage either exceeding a third of the plurality of offset error window voltages or falling below a fourth of the plurality of offset error window voltages and the first PWM signal keeps turned off one of the first pair of switching transistors and keeps turned on the other of the first pair of switching transistors.
12. The control circuit of claim 8, wherein in a boost mode of operation the second PWM signal alternately turns on and off each of the second pair of switching transistors responsive to the sensed current voltage either exceeding a third of the plurality of offset error voltages or falling below a fourth of the plurality of offset error voltages and the first PWM signal keeps turned off one of the first pair of switching transistors and keeps turned on the other of the first pair of switching transistors.
13. A method for controlling operations of a buck boost converter, comprising the steps of:
generating a regulated output voltage responsive to an input voltage;
generating an error voltage responsive to the regulated output voltage and a reference voltage;
generating a first PWM signal and a second PWM signal responsive to a sensed current through an inductor and a plurality of offset error window voltages based on the error voltage; and
switching of a first pair of switching transistors and a second pair of switching transistors using the first PWM signal and the second PWM signal.
14. The method of claim 13, wherein the step of generating the first PWM signal and the second PWM signal further comprises the steps of:
generating the plurality of offset error window voltages responsive to the error voltage and a first offset voltage and a second offset voltage; and
comparing thea sensed current voltage with each of the plurality of offset error window voltagevoltages to generate the first PWM signal and the second PWM signal.
15. The method of claim 14, further including the step of:
generating the first PWM signal responsive to a first pair of voltage control signals from the step of comparing; and
generating the second PWM signal responsive to a second pair of voltage control signals from the step of comparing.
16. The method of claim 13, wherein the step of generating the first PWM signal and the second PWM signal further comprises the step of generating the first PWM signal and the second PWM signal in a buck mode of operation, further comprising the steps of:
alternately turning on and off each of the first pair of switching transistors responsive to the sensed current voltage either exceeding a first of the plurality of offset error window voltages or falling below a second of the plurality of offset error window voltages;
keeping turned off the one of the second pair of switching transistors; and
keeping turned on an other of the second pair of switching transistors. turning off the second pair of switching transistors.
17. The method of claim 13, wherein the step of generating the first PWM signal and the second PWM signal further comprises the step of generating the first PWM signal and the second PWM signal in a boost mode of operation, further comprising the steps of:
alternately turning on and off each of the second pair of switching transistors responsive to the sensed current voltage either exceeding a third of the plurality of offset error window voltages or falling below a fourth of the plurality of offset error window voltages;
keeping turned off one of the first pair of switching transistors; and
keeping turned on another of the first pair of switching transistors,
turning off the first pair of switching transistors.
18. The method of claim 13, wherein the step of generating the first PWM signal and the second PWM signal further comprises the step of generating the first PWM signal and the second PWM signal in a buck-boost mode of operation, further comprising the steps of:
alternately turning on and off each of the first pair of switching transistors responsive to the sensed current voltage either exceeding a first of the plurality of offset error window voltages or falling below a second of the plurality of offset error window voltages; and
alternately turning on and off each of the second pair of switching transistors responsive to the sensed current voltage either exceeding a third of the plurality of offset error window voltages or falling below a fourth of the plurality of offset error window voltages.
19. A method for controlling operations of a buck-boost converter, comprising:
receiving a sensed current voltage responsive to a current through an inductor of the buck-boost converter;
determining if the sensed current voltage is above or below a predefined window voltage;
if the sensed current voltage is below the predefined window voltage, determining if the sensed current voltage is substantially equal to a zero voltage;
if the sensed current voltage is below the predefined window voltage and substantially equal to the zero voltage, switching the buck-boost converter to a first mode of operation; and
if the sensed current voltage is below the predefined window voltage and not substantially equal to the zero voltage, switching the buck-boost converter to a second mode of operation.
20. The method of claim 19, further comprising:
responsive to the determining if the sensed current voltage is above or below the predefined window voltage, if the sensed current voltage is above the predefined window voltage, switching the buck-boost converter to the second mode of operation.
21. The method of claim 19, further comprising:
if the buck-boost converter is in the second mode of operation, and the sensed current voltage is below the predefined window voltage, determining if an increase in the sensed current voltage occurred in response to the switching the buck-boost converter to the second mode of operation; and
if the increase in the sensed current voltage did not occur in response to the switching the buck-boost converter to the second mode of operation, switching the buck-boost converter to a third mode of operation.
22. The method of claim 20, further comprising:
if the buck-boost converter is in the second mode of operation, and the sensed current voltage is above the predefined window voltage, determining if a decrease in the sensed current voltage occurred in response to the switching the buck-boost converter to the second mode of operation; and
if the decrease in the sensed current voltage did not occur in response to the switching the buck-boost converter to the second mode of operation, switching the buck-boost converter to a fourth mode of operation.
23. The method of claim 21, further comprising:
if the buck-boost converter is in the third mode of operation, determining if an output voltage of the buck-boost converter is decreased to a predefined threshold level;
if the output voltage is decreased to the predefined threshold level, switching the buck-boost converter to a fifth mode of operation; and
if the output voltage is not decreased to the predefined threshold level, switching the buck-boost converter to the second mode of operation.
24. The method of claim 22, further comprising:
if the decrease in the sensed current voltage occurred in response to the switching the buck-boost converter to the second mode of operation, determining if an output voltage of the buck-boost converter is decreased to a predefined threshold level;
if the output voltage is decreased to the predefined threshold level, switching the buck-boost converter to a fifth mode of operation; and
if the output voltage is not decreased to the predefined threshold level, switching the buck-boost converter to the second mode of operation.
25. The method of claim 21, further comprising:
if the increase in the sensed current voltage occurred in response to the switching the buck-boost converter to the second mode of operation, determining if an output voltage of the buck-boost converter is decreased to a predefined threshold level;
if the output voltage is decreased to the predefined threshold level, switching the buck-boost converter to a fifth mode of operation; and
if the output voltage is not decreased to the predefined threshold level, switching the buck-boost converter to the second mode of operation.
26. The method of claim 19, wherein the first mode of operation is a diode emulation mode, and the second mode of operation is a direct pass mode.
27. The method of claim 21, wherein the third mode of operation comprises a charging mode.
28. The method of claim 22, wherein the fourth mode of operation comprises a discharge mode.
29. The method of claim 23, wherein the fifth mode of operation comprises a free-wheeling mode.
US14/301,169 2009-10-15 2014-06-10 Hysteretic controlled buck-boost converter Active 2031-08-11 USRE46045E1 (en)

Priority Applications (1)

Application Number Priority Date Filing Date Title
US14/301,169 USRE46045E1 (en) 2009-10-15 2014-06-10 Hysteretic controlled buck-boost converter

Applications Claiming Priority (3)

Application Number Priority Date Filing Date Title
US25205409P 2009-10-15 2009-10-15
US12/903,683 US8330435B2 (en) 2009-10-15 2010-10-13 Hysteretic controlled buck-boost converter
US14/301,169 USRE46045E1 (en) 2009-10-15 2014-06-10 Hysteretic controlled buck-boost converter

Related Parent Applications (1)

Application Number Title Priority Date Filing Date
US12/903,683 Reissue US8330435B2 (en) 2009-10-15 2010-10-13 Hysteretic controlled buck-boost converter

Publications (1)

Publication Number Publication Date
USRE46045E1 true USRE46045E1 (en) 2016-06-28

Family

ID=43878795

Family Applications (2)

Application Number Title Priority Date Filing Date
US12/903,683 Ceased US8330435B2 (en) 2009-10-15 2010-10-13 Hysteretic controlled buck-boost converter
US14/301,169 Active 2031-08-11 USRE46045E1 (en) 2009-10-15 2014-06-10 Hysteretic controlled buck-boost converter

Family Applications Before (1)

Application Number Title Priority Date Filing Date
US12/903,683 Ceased US8330435B2 (en) 2009-10-15 2010-10-13 Hysteretic controlled buck-boost converter

Country Status (3)

Country Link
US (2) US8330435B2 (en)
CN (2) CN102055332B (en)
TW (1) TWI434504B (en)

Families Citing this family (56)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JP4967588B2 (en) * 2006-10-17 2012-07-04 トヨタ自動車株式会社 Converter control device
US8446133B2 (en) * 2010-01-08 2013-05-21 Mediatek Inc. Methods and control circuits for controlling buck-boost converting circuit to generate regulated output voltage under reduced average inductor current
EP2466740B1 (en) * 2010-12-14 2020-02-05 Dialog Semiconductor GmbH Circuit of high efficient buck-boost switching regulator and control method thereof
US8680821B2 (en) * 2010-12-22 2014-03-25 Intel Corporation Load adaptive voltage regulator
EP2479878B1 (en) * 2011-01-25 2016-07-20 Siemens Aktiengesellschaft Method for regulating a step-up/step-down converter
CN103187854B (en) * 2011-12-31 2016-01-20 意法半导体研发(深圳)有限公司 For controlling the system and method for the DCM-CCM vibration in power supply changeover device
JP6407722B2 (en) 2012-01-06 2018-10-17 フィリップス ライティング ホールディング ビー ヴィ Power converter with separate buck and boost conversion circuit
US9588532B2 (en) * 2012-03-26 2017-03-07 Infineon Technologies Americas Corp. Voltage regulator having an emulated ripple generator
JP5979955B2 (en) * 2012-04-20 2016-08-31 ルネサスエレクトロニクス株式会社 Semiconductor integrated circuit device, power supply device, and control method of power supply device
KR101923585B1 (en) 2012-07-11 2018-11-30 삼성전자 주식회사 Apparatus and method for supplying a power of terminal equipment using a battery
US9287778B2 (en) * 2012-10-08 2016-03-15 Nvidia Corporation Current parking response to transient load demands
EP2720362A1 (en) * 2012-10-12 2014-04-16 ST-Ericsson SA Independent output control for single-inductor, bipolar outputs, buck-boost converters
EP2720363A1 (en) * 2012-10-12 2014-04-16 ST-Ericsson SA Independent output control for single-inductor, bipolar outputs, buck-boost converters
US9178421B2 (en) * 2012-10-30 2015-11-03 Nvidia Corporation Multi-stage power supply with fast transient response
US9362828B2 (en) * 2013-02-06 2016-06-07 Microsemi Corporation Hysteretic current mode control converter with low, medium and high current thresholds
EP2779398B1 (en) 2013-03-15 2019-01-23 Dialog Semiconductor GmbH A control method of high efficient buck-boost switching regulator
CN104104361B (en) * 2013-04-08 2018-07-10 恩智浦美国有限公司 Comparator and clock signal generating circuit
WO2014173293A1 (en) * 2013-04-22 2014-10-30 Mediatek Inc. Switching mode charger for charging system
US9231477B2 (en) 2013-04-23 2016-01-05 Nvidia Corporation Control of a soft-switched variable frequency buck regulator
US20140312868A1 (en) * 2013-04-23 2014-10-23 Nvidia Corporation Control of a soft-switched variable frequency multi-phase regulator
US9722490B2 (en) 2013-09-05 2017-08-01 Intersil Americas LLC Smooth transition of a power supply from a first mode, such as a pulse-frequency-modulation (PFM) mode, to a second mode, such as a pulse-width-modulation (PWM) mode
CN103633627A (en) * 2013-11-07 2014-03-12 矽力杰半导体技术(杭州)有限公司 Method and circuit for overvoltage protection control of four-switch Buck-Boost converter
CN104716837B (en) * 2013-12-17 2018-06-15 通用电气公司 Buck-boost converter and buck control method
US9525350B2 (en) * 2014-06-26 2016-12-20 Texas Instruments Incorporated Cascaded buck boost DC to DC converter and controller for smooth transition between buck mode and boost mode
CN106464188B (en) * 2014-07-03 2019-01-04 三菱电机株式会社 Power-converting device and the air-conditioning device for having the power-converting device
US9887624B2 (en) * 2014-08-04 2018-02-06 Infineon Technologies Austria Ag System and method for a switching converter
KR102193987B1 (en) 2014-10-06 2020-12-22 삼성전자주식회사 Buck-boost converter and power management integrated circuit including the same
US9614380B2 (en) 2014-10-10 2017-04-04 Intersil Americas LLC Hysteretic current mode buck-boost control architecture
CN105356743B (en) * 2015-05-26 2018-01-23 成都芯源系统有限公司 Step-up and step-down switching power converter and control circuit thereof
US10177661B2 (en) 2015-06-15 2019-01-08 Futurewei Technologies, Inc. Control method for buck-boost power converters
CN105119482B (en) * 2015-07-22 2018-07-24 矽力杰半导体技术(杭州)有限公司 The buck-boost type circuit and its control method of single inductance multi output
US9634552B2 (en) * 2015-07-24 2017-04-25 Paul Wilkinson Dent Solid-state phase splitting transformer
CN108880249A (en) * 2015-08-25 2018-11-23 华为技术有限公司 Voltage conversion circuit, method and Multiphase Parallel power-supply system
WO2017100788A1 (en) * 2015-12-11 2017-06-15 Endura Technologies LLC Boost dc-dc converter having digital control and reference pwm generators
US10734918B2 (en) 2015-12-28 2020-08-04 Illinois Tool Works Inc. Systems and methods for efficient provision of arc welding power source
US10193442B2 (en) 2016-02-09 2019-01-29 Faraday Semi, LLC Chip embedded power converters
US10224813B2 (en) 2016-03-24 2019-03-05 Nvidia Corporation Variable frequency soft-switching control of a buck converter
US10122168B2 (en) 2016-03-25 2018-11-06 Qualcomm Incorporated Power supply current priority based auto de-rating for power concurrency management
US10056828B2 (en) 2016-07-11 2018-08-21 Infineon Technologies Austria Ag System and method for controlling current in a switching regulator
US10211640B2 (en) 2016-07-14 2019-02-19 Koolbridge Solar, Inc. Adaptive load sharing system
TWI628904B (en) * 2016-08-25 2018-07-01 國立成功大學 Buck-boost voltage converting apparatus, controller and controlling method thereof
RU167451U1 (en) 2016-08-31 2017-01-10 Общество с ограниченной ответственностью "Смартер" DEVICE FOR ELECTRIC ENERGY STORAGE
CN106787730B (en) * 2017-02-15 2023-07-18 杰华特微电子股份有限公司 Control method and control circuit of switching circuit and switching circuit
US10128757B2 (en) 2017-03-03 2018-11-13 Dialog Semiconductor (Uk) Limited Buck-boost converter with small disturbance at mode transitions
DE102017214056B3 (en) 2017-08-11 2018-10-18 Continental Automotive Gmbh Driver circuit for a light-emitting diode arrangement and lighting device and motor vehicle
DE102018101932A1 (en) * 2018-01-29 2019-08-01 Infineon Technologies Ag Switching converter that uses pulse frequency modulation and current operation control
BE1026021B1 (en) * 2018-02-14 2019-09-16 Phoenix Contact Gmbh & Co Power switch control
US10504848B1 (en) 2019-02-19 2019-12-10 Faraday Semi, Inc. Chip embedded integrated voltage regulator
US10686381B1 (en) 2019-02-27 2020-06-16 Analog Devices International Unlimited Company Synchronous boost regulator circuit with pass-through operation control
US11183935B2 (en) * 2019-03-14 2021-11-23 Microchip Technology Incorporated Current control for buck-boost converters using conditional offsets
WO2020214857A1 (en) 2019-04-17 2020-10-22 Faraday Semi, Inc. Electrical devices and methods of manufacture
US11381171B2 (en) * 2020-05-11 2022-07-05 Hamilton Sundstrand Corporation Universal buck-boost topology and switching sequence
US11063516B1 (en) 2020-07-29 2021-07-13 Faraday Semi, Inc. Power converters with bootstrap
US11428717B2 (en) 2020-09-25 2022-08-30 Apple Inc. Current measurement circuit
CN114744875A (en) * 2022-05-06 2022-07-12 长春捷翼汽车零部件有限公司 Combined control voltage converter, control method, power supply and new energy automobile
US11990839B2 (en) 2022-06-21 2024-05-21 Faraday Semi, Inc. Power converters with large duty cycles

Citations (13)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4929882A (en) 1987-06-23 1990-05-29 National Semiconductor Corporation Apparatus for converting DC to DC having non-feed back variable hysteretic current-mode control for maintaining approximately constant frequency
US5602463A (en) 1995-12-11 1997-02-11 Lockheed Martin Corporation DC power supply with enhanced input power factor using a buck and boost converter
US6166527A (en) 2000-03-27 2000-12-26 Linear Technology Corporation Control circuit and method for maintaining high efficiency in a buck-boost switching regulator
US20030222629A1 (en) 2002-05-28 2003-12-04 Matsushita Electric Industrial Co., Ltd. DC-DC converter
TW591866B (en) 1999-09-23 2004-06-11 Texas Instruments Inc Frequency control of hysteretic switch-mode power supply
CN1637677A (en) 2004-01-06 2005-07-13 横河电机株式会社 Rise-and-fall current regulator and control method for rise-and-fall current regulator
CN101123395A (en) 2006-08-04 2008-02-13 凌特公司 Circuits and methods for adjustable peak inductor current and hysteresis for burst mode in switching regulators
US20080067993A1 (en) 2006-09-16 2008-03-20 Texas Instruments Incorporated Frequency Regulated Hysteretic Average Current Mode Converter
CN101167239A (en) 2005-08-17 2008-04-23 半导体元件工业有限责任公司 Method of forming a buck-boost mode power supply controller and structure therefor
US7391190B1 (en) * 2006-04-03 2008-06-24 National Semiconductor Corporation Apparatus and method for three-phase buck-boost regulation
CN101212173A (en) 2006-12-29 2008-07-02 智原科技股份有限公司 Control circuit and method for multi-mode switching boost/down rectifier
CN101499717A (en) 2009-02-17 2009-08-05 浙江大学 Controlling method and apparatus for four switch step-up step-down DC-DC converter
US7843177B2 (en) * 2007-10-31 2010-11-30 Elite Semiconductor Memory Technology Inc. Control circuit and method for maintaining high efficiency in switching regulator

Family Cites Families (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
DE102006005853A1 (en) * 2006-02-09 2007-08-23 Robert Bosch Gmbh Switching power supply with adaptive and lossless switching operations
US7495419B1 (en) * 2006-04-03 2009-02-24 National Semiconductor Corporation Apparatus and method for PFM buck-or-boost converter with smooth transition between modes

Patent Citations (13)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4929882A (en) 1987-06-23 1990-05-29 National Semiconductor Corporation Apparatus for converting DC to DC having non-feed back variable hysteretic current-mode control for maintaining approximately constant frequency
US5602463A (en) 1995-12-11 1997-02-11 Lockheed Martin Corporation DC power supply with enhanced input power factor using a buck and boost converter
TW591866B (en) 1999-09-23 2004-06-11 Texas Instruments Inc Frequency control of hysteretic switch-mode power supply
US6166527A (en) 2000-03-27 2000-12-26 Linear Technology Corporation Control circuit and method for maintaining high efficiency in a buck-boost switching regulator
US20030222629A1 (en) 2002-05-28 2003-12-04 Matsushita Electric Industrial Co., Ltd. DC-DC converter
CN1637677A (en) 2004-01-06 2005-07-13 横河电机株式会社 Rise-and-fall current regulator and control method for rise-and-fall current regulator
CN101167239A (en) 2005-08-17 2008-04-23 半导体元件工业有限责任公司 Method of forming a buck-boost mode power supply controller and structure therefor
US7391190B1 (en) * 2006-04-03 2008-06-24 National Semiconductor Corporation Apparatus and method for three-phase buck-boost regulation
CN101123395A (en) 2006-08-04 2008-02-13 凌特公司 Circuits and methods for adjustable peak inductor current and hysteresis for burst mode in switching regulators
US20080067993A1 (en) 2006-09-16 2008-03-20 Texas Instruments Incorporated Frequency Regulated Hysteretic Average Current Mode Converter
CN101212173A (en) 2006-12-29 2008-07-02 智原科技股份有限公司 Control circuit and method for multi-mode switching boost/down rectifier
US7843177B2 (en) * 2007-10-31 2010-11-30 Elite Semiconductor Memory Technology Inc. Control circuit and method for maintaining high efficiency in switching regulator
CN101499717A (en) 2009-02-17 2009-08-05 浙江大学 Controlling method and apparatus for four switch step-up step-down DC-DC converter

Also Published As

Publication number Publication date
US20110089915A1 (en) 2011-04-21
CN104393758A (en) 2015-03-04
TWI434504B (en) 2014-04-11
US8330435B2 (en) 2012-12-11
CN102055332A (en) 2011-05-11
CN102055332B (en) 2014-11-12
CN104393758B (en) 2017-08-29
TW201131956A (en) 2011-09-16

Similar Documents

Publication Publication Date Title
USRE46045E1 (en) Hysteretic controlled buck-boost converter
US11303212B2 (en) Peak-buck peak-boost current-mode control for switched step-up step-down regulators
US6366070B1 (en) Switching voltage regulator with dual modulation control scheme
CN110391744B (en) Light load efficiency improvement method and apparatus for hybrid switched capacitor converter
US7180274B2 (en) Switching voltage regulator operating without a discontinuous mode
US5731731A (en) High efficiency switching regulator with adaptive drive output circuit
US7902800B2 (en) Adaptive power supply and related circuitry
US6853174B1 (en) Selective high-side and low-side current sensing in switching power supplies
CN113630007B (en) Multiphase power regulator with discontinuous conduction mode control
US9124177B2 (en) Systems and methods of smooth light load operation in a DC/DC converter
US20080042709A1 (en) Method and apparatus for improving light load efficiency in switching power supplies
US10243463B2 (en) Non-inverting buck-boost converter control
JPH10225105A (en) Dc-dc converter
US20010054883A1 (en) Integrated low ripple, high frequency power efficient hysteretic controller for dc-dc converters
JP2002233139A (en) Dc-dc converter
US10404173B1 (en) Buck-boost switching converter
US20140253080A1 (en) Method and apparatus for advanced pulse skipping control in buck regulators
EP3002860A1 (en) Peak-buck peak-boost current-mode control for switched step-up step-down regulators
US8378649B2 (en) Voltage regulator including quasi transition diode emulation mode of operation
US9819262B2 (en) Systems and methods for enhancing dynamic response of power conversion systems
US20230198404A1 (en) Constant time buck-boost switching converter and modulation control circuit and control method thereof
TWI482403B (en) Dc-dc converter operating in pulse width modulation mode or pulse-skipping mode and switching method thereof
CN113437870B (en) DC-DC converter, mode switching method and circuit thereof, and electronic device
US8344703B2 (en) Variable on-time control method for high light-load efficiency, small output voltage ripple, and audible-noise-free operation
US11081957B2 (en) Power converter with multi-mode timing control

Legal Events

Date Code Title Description
AS Assignment

Owner name: INTERSIL AMERICAS INC., CALIFORNIA

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:QIU, WEIHONG;MOUSSAOUI, ZAKI;LIU, JUN;REEL/FRAME:033070/0543

Effective date: 20101013

Owner name: INTERSIL AMERICAS LLC, CALIFORNIA

Free format text: CHANGE OF NAME;ASSIGNOR:INTERSIL AMERICAS INC.;REEL/FRAME:033124/0148

Effective date: 20111223

MAFP Maintenance fee payment

Free format text: PAYMENT OF MAINTENANCE FEE, 8TH YEAR, LARGE ENTITY (ORIGINAL EVENT CODE: M1552); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY

Year of fee payment: 8

MAFP Maintenance fee payment

Free format text: PAYMENT OF MAINTENANCE FEE, 12TH YEAR, LARGE ENTITY (ORIGINAL EVENT CODE: M1553); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY

Year of fee payment: 12