USRE44624E1 - Symmetric pilot processing for robust timing offset and frequency offset estimation in receivers - Google Patents

Symmetric pilot processing for robust timing offset and frequency offset estimation in receivers Download PDF

Info

Publication number
USRE44624E1
USRE44624E1 US13/645,478 US201213645478A USRE44624E US RE44624 E1 USRE44624 E1 US RE44624E1 US 201213645478 A US201213645478 A US 201213645478A US RE44624 E USRE44624 E US RE44624E
Authority
US
United States
Prior art keywords
sub
carriers
sets
bad
carrier
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Expired - Fee Related, expires
Application number
US13/645,478
Inventor
Yongru Gu
Jun Ma
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Atmel Corp
Original Assignee
Newport Media Inc
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Newport Media Inc filed Critical Newport Media Inc
Priority to US13/645,478 priority Critical patent/USRE44624E1/en
Assigned to NEWPORT MEDIA, INC. reassignment NEWPORT MEDIA, INC. ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: MA, JUN, GU, YONGRU
Assigned to PINNACLE VENTURES, L.L.C. reassignment PINNACLE VENTURES, L.L.C. SECURITY AGREEMENT Assignors: NEWPORT MEDIA, INC., A CALIFORNIA CORPORATION, NEWPORT MEDIA, INC., A DELAWARE CORPORATION
Assigned to HORIZON TECHNOLOGY FINANCE CORPORATION, AS COLLATERAL AGENT reassignment HORIZON TECHNOLOGY FINANCE CORPORATION, AS COLLATERAL AGENT SECURITY AGREEMENT Assignors: NEWPORT MEDIA, INC.
Publication of USRE44624E1 publication Critical patent/USRE44624E1/en
Application granted granted Critical
Assigned to MORGAN STANLEY SENIOR FUNDING, INC., AS COLLATERAL AGENT reassignment MORGAN STANLEY SENIOR FUNDING, INC., AS COLLATERAL AGENT PATENT SECURITY AGREEMENT Assignors: ATMEL WIRELESS MCU TECHNOLOGIES CORPORATION
Assigned to MORGAN STANLEY SENIOR FUNDING, INC., AS COLLATERAL AGENT reassignment MORGAN STANLEY SENIOR FUNDING, INC., AS COLLATERAL AGENT PATENT SECURITY AGREEMENT Assignors: NEWPORT MEDIA, INC.
Assigned to ATMEL CORPORATION reassignment ATMEL CORPORATION TERMINATION OF SECURITY Assignors: BRIDGE BANK, NATIONAL ASSOCIATION
Assigned to ATMEL CORPORATION reassignment ATMEL CORPORATION TERMINATION OF SECURITY Assignors: HORIZON TECHNOLOGY FINANCE CORPORATION
Assigned to ATMEL CORPORATION reassignment ATMEL CORPORATION TERMINATION OF SECURITY Assignors: NEWPORT MEDIA, INC.
Assigned to ATMEL CORPORATION reassignment ATMEL CORPORATION TERMINATION OF SECURITY Assignors: NEWPORT MEDIA, INC.
Assigned to ATMEL CORPORATION reassignment ATMEL CORPORATION TERMINATION OF SECURITY Assignors: PINNACLE VENTURES, L.L.C.
Assigned to ATMEL CORPORATION reassignment ATMEL CORPORATION TERMINATION OF SECURITY Assignors: PINNACLE VENTURES, L.L.C.
Assigned to ATMEL CORPORATION reassignment ATMEL CORPORATION TERMINATION OF SECURITY Assignors: NEWPORT MEDIA, INC.
Assigned to ATMEL CORPORATION reassignment ATMEL CORPORATION ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: NEWPORT MEDIA, INC.
Assigned to ATMEL WIRELESS MCU TECHNOLOGIES CORPORATION reassignment ATMEL WIRELESS MCU TECHNOLOGIES CORPORATION TERMINATION AND RELEASE OF SECURITY INTEREST IN PATENT COLLATERAL Assignors: MORGAN STANLEY SENIOR FUNDING, INC.
Assigned to NEWPORT MEDIA, INC. reassignment NEWPORT MEDIA, INC. TERMINATION AND RELEASE OF SECURITY INTEREST IN PATENT COLLATERAL Assignors: MORGAN STANLEY SENIOR FUNDING, INC.
Assigned to JPMORGAN CHASE BANK, N.A., AS ADMINISTRATIVE AGENT reassignment JPMORGAN CHASE BANK, N.A., AS ADMINISTRATIVE AGENT SECURITY INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: ATMEL CORPORATION
Assigned to JPMORGAN CHASE BANK, N.A., AS ADMINISTRATIVE AGENT reassignment JPMORGAN CHASE BANK, N.A., AS ADMINISTRATIVE AGENT SECURITY INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: ATMEL CORPORATION, MICROCHIP TECHNOLOGY INCORPORATED, MICROSEMI CORPORATION, MICROSEMI STORAGE SOLUTIONS, INC., SILICON STORAGE TECHNOLOGY, INC.
Assigned to WELLS FARGO BANK, NATIONAL ASSOCIATION, AS NOTES COLLATERAL AGENT reassignment WELLS FARGO BANK, NATIONAL ASSOCIATION, AS NOTES COLLATERAL AGENT SECURITY INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: ATMEL CORPORATION, MICROCHIP TECHNOLOGY INCORPORATED, MICROSEMI CORPORATION, MICROSEMI STORAGE SOLUTIONS, INC., SILICON STORAGE TECHNOLOGY, INC.
Assigned to MICROSEMI STORAGE SOLUTIONS, INC., ATMEL CORPORATION, SILICON STORAGE TECHNOLOGY, INC., MICROSEMI CORPORATION, MICROCHIP TECHNOLOGY INCORPORATED reassignment MICROSEMI STORAGE SOLUTIONS, INC. RELEASE BY SECURED PARTY (SEE DOCUMENT FOR DETAILS). Assignors: JPMORGAN CHASE BANK, N.A., AS ADMINISTRATIVE AGENT
Assigned to ATMEL CORPORATION reassignment ATMEL CORPORATION RELEASE BY SECURED PARTY (SEE DOCUMENT FOR DETAILS). Assignors: JPMORGAN CHASE BANK, N.A., AS ADMINISTRATIVE AGENT
Assigned to MICROCHIP TECHNOLOGY INCORPORATED, ATMEL CORPORATION, SILICON STORAGE TECHNOLOGY, INC., MICROSEMI CORPORATION, MICROSEMI STORAGE SOLUTIONS, INC. reassignment MICROCHIP TECHNOLOGY INCORPORATED RELEASE BY SECURED PARTY (SEE DOCUMENT FOR DETAILS). Assignors: WELLS FARGO BANK, NATIONAL ASSOCIATION, AS NOTES COLLATERAL AGENT
Expired - Fee Related legal-status Critical Current
Adjusted expiration legal-status Critical

Links

Images

Classifications

    • HELECTRICITY
    • H04ELECTRIC COMMUNICATION TECHNIQUE
    • H04LTRANSMISSION OF DIGITAL INFORMATION, e.g. TELEGRAPHIC COMMUNICATION
    • H04L27/00Modulated-carrier systems
    • H04L27/26Systems using multi-frequency codes
    • H04L27/2601Multicarrier modulation systems
    • H04L27/2647Arrangements specific to the receiver only
    • H04L27/2655Synchronisation arrangements
    • H04L27/2657Carrier synchronisation
    • HELECTRICITY
    • H04ELECTRIC COMMUNICATION TECHNIQUE
    • H04LTRANSMISSION OF DIGITAL INFORMATION, e.g. TELEGRAPHIC COMMUNICATION
    • H04L27/00Modulated-carrier systems
    • H04L27/0014Carrier regulation
    • HELECTRICITY
    • H04ELECTRIC COMMUNICATION TECHNIQUE
    • H04LTRANSMISSION OF DIGITAL INFORMATION, e.g. TELEGRAPHIC COMMUNICATION
    • H04L27/00Modulated-carrier systems
    • H04L27/26Systems using multi-frequency codes
    • H04L27/2601Multicarrier modulation systems
    • H04L27/2647Arrangements specific to the receiver only
    • H04L27/2655Synchronisation arrangements
    • H04L27/2662Symbol synchronisation
    • HELECTRICITY
    • H04ELECTRIC COMMUNICATION TECHNIQUE
    • H04LTRANSMISSION OF DIGITAL INFORMATION, e.g. TELEGRAPHIC COMMUNICATION
    • H04L27/00Modulated-carrier systems
    • H04L27/0014Carrier regulation
    • H04L2027/0024Carrier regulation at the receiver end
    • H04L2027/0026Correction of carrier offset
    • HELECTRICITY
    • H04ELECTRIC COMMUNICATION TECHNIQUE
    • H04LTRANSMISSION OF DIGITAL INFORMATION, e.g. TELEGRAPHIC COMMUNICATION
    • H04L27/00Modulated-carrier systems
    • H04L27/0014Carrier regulation
    • H04L2027/0044Control loops for carrier regulation
    • H04L2027/0063Elements of loops
    • H04L2027/0067Phase error detectors

Definitions

  • the embodiments herein generally relate to communication systems, and more particularly to the field of estimating offsets in Integrated Services Digital Broadcasting (ISDB) systems.
  • ISDB Integrated Services Digital Broadcasting
  • Timing and frequency offsets cause sub-carrier phase rotation in an orthogonal frequency division multiplexing (OFDM) system, and can degrade system performance and, therefore, lead to large bit error rates. Thus, it is important to estimate and compensate for the offsets.
  • the mean phase rotation indicates the frequency offset while the slope of phase rotation across the sub-carriers indicates the timing offset.
  • the frequency and timing offsets can be estimated based on the mean and the slope of sub-carrier phase rotations.
  • the sub-carriers are divided into two sub-sets, each subset having equal number of sub-carriers.
  • One of the sub-sets contain sub-carriers which are to the left side the sub-carrier whose frequency is equal to the radio frequency (RF) center frequency of the transmitting station; i.e., the DC sub-carrier.
  • the other sub-set contains sub-carriers to the right side of the DC sub-carrier.
  • one sub-carrier in one of the sub-sets is a bad sub-carrier, then such a bad sub-carrier is removed from the computation of the mean phase rotation of that sub-set, and nothing is done for the computation of the mean phase rotation of the other sub-set.
  • an embodiment herein provides a method of computing timing and frequency offset in sub-carriers in an Integrated Services Digital Broadcasting-Terrestrial (ISDB-T) receiver system, and a program storage device readable by computer, tangibly embodying a program of instructions executable by the computer to perform the method of computing timing and frequency offset in sub-carriers in an ISDB-T receiver system, wherein the method comprises dividing the sub-carriers into two sub-sets, wherein the sub-sets comprise an equal number of sub-carriers; removing bad sub-carriers from a first sub-set of the sub-sets; removing sub-carriers from a second sub-set of the sub-sets that correspond to the bad sub-carriers from the first sub-set of the subsets; computing a phase difference on each sub-carrier from each sub-set; computing mean phase differences of each of the sub-sets; and computing a timing offset and a frequency offset in the sub-carriers using the compute
  • the frequency offset in the sub-carriers is computed by summing the mean phase differences of the sub-sets.
  • the timing offset in the sub-carriers may be computed by calculating the difference of the mean phase differences of the sub-sets.
  • a bad sub-carrier occurs when a magnitude of a received signal in the sub-carrier is smaller than a predetermined threshold level.
  • the sub-carriers from the second sub-set of the sub-sets that correspond to the bad sub-carriers from the first sub-set of the subsets are bad sub-carriers.
  • the sub-carriers from the second sub-set of the sub-sets that correspond to the bad sub-carriers from the first sub-set of the subsets are good sub-carriers.
  • a good sub-carrier occurs when a magnitude of a received signal in the sub-carrier is equal to or larger than a predetermined threshold level.
  • Another embodiment provides an apparatus for computing timing and frequency offset in sub-carriers in an ISDB-T receiver system, wherein the apparatus comprises means for dividing the sub-carriers into two sub-sets, wherein the sub-sets comprise an equal number of sub-carriers; means for removing bad sub-carriers from a first sub-set of the sub-sets; means for removing sub-carriers from a second sub-set of the sub-sets that correspond to the bad sub-carriers from the first sub-set of the subsets; means for computing a phase difference on each sub-carrier from each sub-set; means for computing mean phase differences of each of the sub-sets; and means for computing a timing offset and a frequency offset in the sub-carriers using the computed mean differences.
  • the frequency offset in the sub-carriers is computed by summing the mean phase differences of the sub-sets.
  • the timing offset in the sub-carriers may be computed by calculating the difference of the mean phase differences of the sub-sets.
  • a bad sub-carrier occurs when a magnitude of a received signal in the sub-carrier is smaller than a predetermined threshold level.
  • the sub-carriers from the second sub-set of the sub-sets that correspond to the bad sub-carriers from the first sub-set of the subsets are bad sub-carriers.
  • the sub-carriers from the second sub-set of the sub-sets that correspond to the bad sub-carriers from the first sub-set of the subsets are good sub-carriers.
  • a good sub-carrier occurs when a magnitude of a received signal in the sub-carrier is equal to or larger than a predetermined threshold level.
  • FIG. 1 illustrates sub-carrier rotation due to frequency and timing offset
  • FIG. 2 is a flow diagram illustrating a preferred method according to a first embodiment herein;
  • FIG. 3 is a flow diagram illustrating a preferred method according to a second embodiment herein;
  • FIG. 4 is a flow diagram illustrating a preferred method according to a third embodiment herein;
  • FIG. 5 is a block diagram illustrating an apparatus for performing timing and frequency offset estimation according to an embodiment herein.
  • FIG. 6 is a system diagram of computer architecture used in accordance with the embodiments herein.
  • the embodiments herein provide techniques for removing bad sub-carriers from sub-carriers received at an ISDB-T receiver by performing symmetric processing on the sub-carriers.
  • FIG. 1 illustrates a graph representing timing and frequency offsets caused due to sub-carrier phase rotation in an OFDM system.
  • Estimation and compensation of the offsets is accomplished by dividing the sub-carriers into two subsets with equal number of sub-carriers.
  • One of the subsets contains sub-carriers which are to the left of the central sub-carrier; i.e., DC sub-carrier (e.g., sub-carrier K).
  • the other sub-set contains sub-carriers to the right side of the DC sub-carrier.
  • An average of two mean phase rotations provides an assessment for the frequency offset and/or the difference of the two mean phase rotations provides estimation for the time offset.
  • phase differences/rotation ⁇ L i and ⁇ R i (e.g., present on each side of the central DC sub-carrier) caused by timing and frequency offset is approximated as: ⁇ k ⁇ fT u + ⁇ k (1)
  • T u is the OFDM symbol time
  • ⁇ f is the frequency offset
  • ⁇ T/T and is the timing offset in percentage
  • k is the sub-carrier index, as described in Speth, M. et. al, “Optimum receiver design for wireless broad-band systems using OFDM—Part I,” IEEE Trans. on Communications, vol. 47, no. 11, pp. 1668-1677, November 1999, the complete disclosure of which, in its entirety, is herein incorporated by reference.
  • the mean of phase rotation is equal to ⁇ fT u and the slope of the phase rotation curve is the timing offset ⁇ .
  • FIG. 2 is a flow diagram of a method according to a first embodiment herein.
  • Sub-carriers are divided ( 201 ) into two equal sets and the phase difference on each sub-carrier is computed ( 202 ). Further, the mean phase difference of each set is computed ( 203 ) by:
  • the frequency offset is enumerated ( 204 ) by ( ⁇ L + ⁇ R )/2.
  • the timing offset is computed ( 205 ) by ( ⁇ L ⁇ R )/N, wherein N is the mean distance of bin indices between the right sub-set and the left sub-set.
  • phase differences caused by frequency and timing offset of two-adjacent symbols is described as: ⁇ ⁇ 1 ⁇ T u ⁇ f ⁇ (4) ⁇ ⁇ 2 ⁇ T u ⁇ f ⁇ 2 ⁇ (5) ⁇ 1 ⁇ T u ⁇ f+ ⁇ (6) ⁇ 2 ⁇ T u ⁇ f+2 ⁇ (7)
  • ⁇ R ⁇ ( ⁇ 1 + ⁇ 2 )/2 (2T u ⁇ f+3 ⁇ )/2 (9)
  • the sum and difference of the set differences are: ⁇ L + ⁇ T R ⁇ (3T u ⁇ f+2 ⁇ )/2 (14) ⁇ R ⁇ T L ⁇ (T u ⁇ f+4 ⁇ )/2
  • ⁇ L + ⁇ T R is a function of both frequency offset and timing offset
  • ⁇ R ⁇ T L is also a function of both of two offsets. If the frequency offset and timing offset are calculated, then very noisy estimates may be derived. Therefore, to alleviate this, in case there are bad sub-carriers, the embodiments herein perform symmetric processing for the bad pilots.
  • the embodiments herein not only remove the bad sub-carriers in one of the sub-set, but also remove their corresponding sub-carriers in the other sub-set.
  • the corresponding bad sub-carriers are different for the estimation of the timing and frequency offsets, so for each sub-set, two mean differences are computed, one for the timing offset, and one for the frequency offset.
  • one bin in one of the sub-sets is a bad bin
  • this bin is removed and also the corresponding bin in the other set in the calculation of the set phase differences is removed.
  • two mean phase differences are computed: one for timing offset, and the other for frequency offset.
  • bins L i and R M ⁇ i+1 form a pair of correlated sets. In one of bins in the correlated set is bad, it is removed from the calculation of the set phase difference. Furthermore, the other bin in the set for calculation of the set phase difference is removed even though that bin is a good bin. For performing timing offset calculation, bins L i and R i form a pair of correlated sets. If one of bins in the correlated is bad, it is removed from the calculation of the set phase difference, and the other bin in the set for calculation of the set phase difference is also removed even though that bin is a good bin.
  • ⁇ Lf and ⁇ T Rf indicates the frequency offset and the difference between ⁇ Rt and ⁇ T Lt indicates the timing offset.
  • FIG. 3 is a flow diagram according to a second embodiment herein, where division of sub-carriers into two equal sets (first and second) is performed ( 301 ). The presence of any bad sub-carrier is detected ( 302 ). If there are no bad sub-carriers detected, then the phase difference of each sub-carrier of each set is calculated ( 303 ). Further, the mean phase difference of each set is calculated ( 304 ). Thereafter, the frequency offset is computed ( 305 ) and the timing offset is computed ( 306 ). If a bad sub-carrier is detected, then the process of performing symmetric processing for bad sub-carriers is enacted.
  • the phase difference on each of the sub-carriers of each sub-set is computed ( 309 ).
  • the mean phase difference of the first set is calculated ( 310 ).
  • the mean phase difference for the frequency offset is then calculated ( 311 ).
  • the frequency offset is calculated ( 312 ).
  • FIG. 4 is a flow diagram of a third embodiment according to the embodiments herein, where division of sub-carriers into two equal sets (first and second) is performed ( 401 ).
  • the presence of any bad sub-carrier is detected ( 402 ). If there are no bad sub-carriers detected, then the phase difference on each sub-carrier of each set is computed ( 403 ).
  • the mean phase difference of each set is calculated ( 404 ).
  • the frequency offset is computed ( 405 ) and the timing offset is computed ( 406 ). If bad sub-carriers are detected, then the process of symmetric processing for bad sub-carriers is enacted.
  • the bad sub-carriers if any bad sub-carrier is detected, then that particular sub-carrier is removed ( 407 ) from the respective sub-set; i.e. the bad sub-carrier is removed from the first set.
  • the corresponding sub-carriers in the other sub-set (second set) are removed ( 408 ).
  • the phase difference on each of the sub-carrier of each the sub-set is computed ( 409 ).
  • the mean phase difference of the first set is calculated ( 410 ).
  • the mean phase difference for the timing offset is calculated ( 411 ).
  • the timing offset is calculated ( 412 ).
  • FIG. 5 is a block diagram illustrating an apparatus for performing timing and frequency offset estimation according to an embodiment herein. As shown, it is first determined whether a bin is good bin or bad bin. If the bin is bad bin, it is marked as a bad bin. This bad bin classification will be used subsequently when these bad bins are excluded in the accumulation processes. Since the bad bins will be used later, they are stored in storage devices. For example, in an integrated circuit chip, registers or memory may be used to store this information. Bad bins are marked as “bad bins” in register 501 for the left sub-set, and bad bins are marked as “bad bins” in register 502 for the right sub-set.
  • OR logic 503 - 505 is embodied as a digital logic device adapted to perform a Boolean operation ‘OR’.
  • the bad bins are processed in reverse order 506 , 507 prior to being entered into the OR logic devices 504 , 505 . Thereafter, bad bins are marked as “bad bins” in registers 508 - 510 for, respectively, both the left and right sub-sets for the timing offset (register 508 ), the left sub-set for the frequency offset (register 509 ), and the right sub-set for the frequency offset (register 510 ).
  • phase difference for the “good bins” in the left sub-set are accumulated in accumulator 511 and then are scaled ( 515 ) by M (where M is the number of bins in the left-right sub-set). Also, from register 508 , the phase difference for the “good bins” in the right sub-set are accumulated in accumulator 512 and then are scaled ( 516 ) by M. From register 509 , the phase difference for the “good bins” in the left sub-set are accumulated in accumulator 513 and then are scaled ( 517 ) by M.
  • the phase difference for the “good bins” in the right sub-set are accumulated in accumulator 514 and then are scaled ( 518 ) by M.
  • the offset is multiplied ( 519 ) by ⁇ 1 and then is added ( 520 ) with the offset from the scaling process ( 515 ) to generate the overall timing offset estimation.
  • the scaling 517 - 518 are combined ( 521 ) together to generate the overall frequency offset estimation.
  • the techniques provided by the embodiments herein may be implemented on an integrated circuit chip (not shown).
  • the chip design is created in a graphical computer programming language, and stored in a computer storage medium (such as a disk, tape, physical hard drive, or virtual hard drive such as in a storage access network). If the designer does not fabricate chips or the photolithographic masks used to fabricate chips, the designer transmits the resulting design by physical means (e.g., by providing a copy of the storage medium storing the design) or electronically (e.g., through the Internet) to such entities, directly or indirectly.
  • the stored design is then converted into the appropriate format (e.g., GDSII) for the fabrication of photolithographic masks, which typically include multiple copies of the chip design in question that are to be formed on a wafer.
  • the photolithographic masks are utilized to define areas of the wafer (and/or the layers thereon) to be etched or otherwise processed.
  • the resulting integrated circuit chips can be distributed by the fabricator in raw wafer form (that is, as a single wafer that has multiple unpackaged chips), as a bare die, or in a packaged form.
  • the chip is mounted in a single chip package (such as a plastic carrier, with leads that are affixed to a motherboard or other higher level carrier) or in a multichip package (such as a ceramic carrier that has either or both surface interconnections or buried interconnections).
  • the chip is then integrated with other chips, discrete circuit elements, and/or other signal processing devices as part of either (a) an intermediate product, such as a motherboard, or (b) an end product.
  • the end product can be any product that includes integrated circuit chips, ranging from toys and other low-end applications to advanced computer products having a display, a keyboard or other input device, and a central processor.
  • the embodiments herein can take the form of an entirely hardware embodiment, an entirely software embodiment or an embodiment including both hardware and software elements.
  • the embodiments that are implemented in software include but are not limited to, firmware, resident software, microcode, etc.
  • a computer-usable or computer-readable medium can be any apparatus that can comprise, store, communicate, propagate, or transport the program for use by or in connection with the instruction execution system, apparatus, or device.
  • the medium can be an electronic, magnetic, optical, electromagnetic, infrared, or semiconductor system (or apparatus or device) or a propagation medium.
  • Examples of a computer-readable medium include a semiconductor or solid state memory, magnetic tape, a removable computer diskette, a random access memory (RAM), a read-only memory (ROM), a rigid magnetic disk and an optical disk.
  • Current examples of optical disks include compact disk-read only memory (CD-ROM), compact disk-read/write (CD-R/W) and DVD.
  • a data processing system suitable for storing and/or executing program code will include at least one processor coupled directly or indirectly to memory elements through a system bus.
  • the memory elements can include local memory employed during actual execution of the program code, bulk storage, and cache memories which provide temporary storage of at least some program code in order to reduce the number of times code must be retrieved from bulk storage during execution.
  • I/O devices can be coupled to the system either directly or through intervening I/O controllers.
  • Network adapters may also be coupled to the system to enable the data processing system to become coupled to other data processing systems or remote printers or storage devices through intervening private or public networks. Modems, cable modem and Ethernet cards are just a few of the currently available types of network adapters.
  • FIG. 6 A representative hardware environment for practicing the embodiments herein is depicted in FIG. 6 .
  • the system 600 comprises at least one processor or central processing unit (CPU) 610 .
  • the CPUs 610 are interconnected via system bus 612 to various devices such as a random access memory (RAM) 614 , read-only memory (ROM) 616 , and an input/output (I/O) adapter 618 .
  • RAM random access memory
  • ROM read-only memory
  • I/O input/output
  • the I/O adapter 618 can connect to peripheral devices, such as disk units 611 and tape drives 613 , or other program storage devices that are readable by the system 600 .
  • the system 600 can read the inventive instructions on the program storage devices and follow these instructions to execute the methodology of the embodiments herein.
  • the system 600 further includes a user interface adapter 619 that connects a keyboard 615 , mouse 617 , speaker 624 , microphone 622 , and/or other user interface devices such as a touch screen device (not shown) to the bus 612 to gather user input.
  • a communication adapter 620 connects the bus 612 to a data processing network 625
  • a display adapter 621 connects the bus 612 to a display device 623 which may be embodied as an output device such as a monitor, printer, or transmitter, for example.
  • the embodiments provide a symmetric processing approach to estimate the time offset is to remove the bad sub-carrier and the corresponding sub-carrier in other set while calculating the set phase differences.
  • sub-carriers L i and R i form a pair of correlated sets. If one of the sub-carriers in the sub-set is bad, the bad sub-carrier has to be removed from calculation of set phase difference. The other sub-carrier in the set is removed for calculation of the set phase difference even if that sub-carrier is a good sub-carrier.

Landscapes

  • Engineering & Computer Science (AREA)
  • Computer Networks & Wireless Communication (AREA)
  • Signal Processing (AREA)
  • Digital Transmission Methods That Use Modulated Carrier Waves (AREA)

Abstract

Timing and frequency offset processing in sub-carriers is performed in an Integrated Services Digital Broadcasting-Terrestrial (ISDB-T) a receiver system. Sub-carriers are divided into two sub-sets, where the sub-sets contain an equal number of sub-carriers. Subsequently bad sub-carriers are removed, if present, from first sub-set of the sub-sets, and corresponding sub-carriers from a second sub-set of the sub-sets are also removed. Further, a phase difference on each sub-carrier from each sub-set is computed, and mean phase differences of each of the sub-sets are computed. Furthermore, frequency offset is computed by averaging the mean phase differences of the sets.

Description

CROSS REFERENCE TO RELATED APPLICATION
This application is a reissue of U.S. Pat. No. 7,912,157, issued on Mar. 22, 2011, the contents of which in its entirety, is herein incorporated by reference.
BACKGROUND
1. Technical Field
The embodiments herein generally relate to communication systems, and more particularly to the field of estimating offsets in Integrated Services Digital Broadcasting (ISDB) systems.
2. Description of the Related Art
Timing and frequency offsets cause sub-carrier phase rotation in an orthogonal frequency division multiplexing (OFDM) system, and can degrade system performance and, therefore, lead to large bit error rates. Thus, it is important to estimate and compensate for the offsets. The mean phase rotation indicates the frequency offset while the slope of phase rotation across the sub-carriers indicates the timing offset. Thus, the frequency and timing offsets can be estimated based on the mean and the slope of sub-carrier phase rotations. To estimate the frequency and the timing offsets, the sub-carriers are divided into two sub-sets, each subset having equal number of sub-carriers. One of the sub-sets contain sub-carriers which are to the left side the sub-carrier whose frequency is equal to the radio frequency (RF) center frequency of the transmitting station; i.e., the DC sub-carrier. The other sub-set contains sub-carriers to the right side of the DC sub-carrier. Next, the mean of sub-carrier phase rotations of the two sets are computed. Then, the average of the two mean phase rotations are the estimate of the frequency offset, and the difference of the two mean phase rotations is the estimate of the time offset. In a traditional method, if one sub-carrier in one of the sub-sets is a bad sub-carrier, then such a bad sub-carrier is removed from the computation of the mean phase rotation of that sub-set, and nothing is done for the computation of the mean phase rotation of the other sub-set.
However, for systems like 1-segment ISDB-T and ISDB-TSB, since the numbers of sub-carriers are very small, removal of bad sub-carriers would introduce large noise in the estimations of timing and frequency offsets.
SUMMARY
In view of the foregoing, an embodiment herein provides a method of computing timing and frequency offset in sub-carriers in an Integrated Services Digital Broadcasting-Terrestrial (ISDB-T) receiver system, and a program storage device readable by computer, tangibly embodying a program of instructions executable by the computer to perform the method of computing timing and frequency offset in sub-carriers in an ISDB-T receiver system, wherein the method comprises dividing the sub-carriers into two sub-sets, wherein the sub-sets comprise an equal number of sub-carriers; removing bad sub-carriers from a first sub-set of the sub-sets; removing sub-carriers from a second sub-set of the sub-sets that correspond to the bad sub-carriers from the first sub-set of the subsets; computing a phase difference on each sub-carrier from each sub-set; computing mean phase differences of each of the sub-sets; and computing a timing offset and a frequency offset in the sub-carriers using the computed mean differences.
In an embodiment, the frequency offset in the sub-carriers is computed by summing the mean phase differences of the sub-sets. Moreover, the timing offset in the sub-carriers may be computed by calculating the difference of the mean phase differences of the sub-sets. Preferably, a bad sub-carrier occurs when a magnitude of a received signal in the sub-carrier is smaller than a predetermined threshold level. In an embodiment, the sub-carriers from the second sub-set of the sub-sets that correspond to the bad sub-carriers from the first sub-set of the subsets are bad sub-carriers. In another embodiment, the sub-carriers from the second sub-set of the sub-sets that correspond to the bad sub-carriers from the first sub-set of the subsets are good sub-carriers. Preferably, a good sub-carrier occurs when a magnitude of a received signal in the sub-carrier is equal to or larger than a predetermined threshold level.
Another embodiment provides an apparatus for computing timing and frequency offset in sub-carriers in an ISDB-T receiver system, wherein the apparatus comprises means for dividing the sub-carriers into two sub-sets, wherein the sub-sets comprise an equal number of sub-carriers; means for removing bad sub-carriers from a first sub-set of the sub-sets; means for removing sub-carriers from a second sub-set of the sub-sets that correspond to the bad sub-carriers from the first sub-set of the subsets; means for computing a phase difference on each sub-carrier from each sub-set; means for computing mean phase differences of each of the sub-sets; and means for computing a timing offset and a frequency offset in the sub-carriers using the computed mean differences.
In an embodiment, the frequency offset in the sub-carriers is computed by summing the mean phase differences of the sub-sets. Moreover, the timing offset in the sub-carriers may be computed by calculating the difference of the mean phase differences of the sub-sets. Preferably, a bad sub-carrier occurs when a magnitude of a received signal in the sub-carrier is smaller than a predetermined threshold level. In an embodiment, the sub-carriers from the second sub-set of the sub-sets that correspond to the bad sub-carriers from the first sub-set of the subsets are bad sub-carriers. In another embodiment, the sub-carriers from the second sub-set of the sub-sets that correspond to the bad sub-carriers from the first sub-set of the subsets are good sub-carriers. Preferably, a good sub-carrier occurs when a magnitude of a received signal in the sub-carrier is equal to or larger than a predetermined threshold level.
These and other aspects of the embodiments herein will be better appreciated and understood when considered in conjunction with the following description and the accompanying drawings. It should be understood, however, that the following descriptions, while indicating preferred embodiments and numerous specific details thereof, are given by way of illustration and not of limitation. Many changes and modifications may be made within the scope of the embodiments herein without departing from the spirit thereof, and the embodiments herein include all such modifications.
BRIEF DESCRIPTION OF THE DRAWINGS
The embodiments herein will be better understood from the following detailed description with reference to the drawings, in which:
FIG. 1 illustrates sub-carrier rotation due to frequency and timing offset;
FIG. 2 is a flow diagram illustrating a preferred method according to a first embodiment herein;
FIG. 3 is a flow diagram illustrating a preferred method according to a second embodiment herein;
FIG. 4 is a flow diagram illustrating a preferred method according to a third embodiment herein;
FIG. 5 is a block diagram illustrating an apparatus for performing timing and frequency offset estimation according to an embodiment herein; and
FIG. 6 is a system diagram of computer architecture used in accordance with the embodiments herein.
DETAILED DESCRIPTION OF PREFERRED EMBODIMENTS
The embodiments herein and the various features and advantageous details thereof are explained more fully with reference to the non-limiting embodiments that are illustrated in the accompanying drawings and detailed in the following description. Descriptions of well-known components and processing techniques are omitted so as to not unnecessarily obscure the embodiments herein. The examples used herein are intended merely to facilitate an understanding of ways in which the embodiments herein may be practiced and to further enable those of skill in the art to practice the embodiments herein. Accordingly, the examples should not be construed as limiting the scope of the embodiments herein.
The embodiments herein provide techniques for removing bad sub-carriers from sub-carriers received at an ISDB-T receiver by performing symmetric processing on the sub-carriers. Referring now to the drawings, and more particularly to FIGS. 1 through 6, where similar reference characters denote corresponding features consistently throughout the figures, there are shown preferred embodiments.
FIG. 1 illustrates a graph representing timing and frequency offsets caused due to sub-carrier phase rotation in an OFDM system. Estimation and compensation of the offsets is accomplished by dividing the sub-carriers into two subsets with equal number of sub-carriers. One of the subsets contains sub-carriers which are to the left of the central sub-carrier; i.e., DC sub-carrier (e.g., sub-carrier K). The other sub-set contains sub-carriers to the right side of the DC sub-carrier. An average of two mean phase rotations provides an assessment for the frequency offset and/or the difference of the two mean phase rotations provides estimation for the time offset. In addition, in an OFDM system, the phase differences/rotation ΔφL i and ΔφR i (e.g., present on each side of the central DC sub-carrier) caused by timing and frequency offset is approximated as:
Δφk≈ΔfTu+ξk   (1)
where Tu is the OFDM symbol time, Δf is the frequency offset, ξ=ΔT/T and is the timing offset in percentage, and k is the sub-carrier index, as described in Speth, M. et. al, “Optimum receiver design for wireless broad-band systems using OFDM—Part I,” IEEE Trans. on Communications, vol. 47, no. 11, pp. 1668-1677, November 1999, the complete disclosure of which, in its entirety, is herein incorporated by reference. As illustrated in FIG. 1, the mean of phase rotation is equal to ΔfTu and the slope of the phase rotation curve is the timing offset ξ.
FIG. 2, with reference to FIG. 1, is a flow diagram of a method according to a first embodiment herein. Sub-carriers are divided (201) into two equal sets and the phase difference on each sub-carrier is computed (202). Further, the mean phase difference of each set is computed (203) by:
Δ Γ L = i = 1 M Δ φ L i / M ( 2 ) Δ Γ R = i = 1 M Δ φ R i / M ( 3 )
Furthermore, the frequency offset is enumerated (204) by (ΔΓL+ΔΓR)/2. Lastly, the timing offset is computed (205) by (ΔΓL−ΔΓR)/N, wherein N is the mean distance of bin indices between the right sub-set and the left sub-set.
In a traditional way, if a bin is a bad bin and all other bins are good, then the bad bin could simply be removed from the computation of the mean phase difference in equations (2) and (3). In this context, a bin is “bad” when the received signal magnitude on that bin is too small. For example, if the signal magnitude is below half of the average signal magnitude, one may assume this to be a bad bin. This can cause some serious problems especially if the number of sub-carriers is very small. For example, consider a case where M=2, and SL={−1, −2} and SR={1, 2}. The phase differences caused by frequency and timing offset of two-adjacent symbols is described as:
Δφ−1≈TuΔf−ξ  (4)
Δφ−2≈TuΔf−2ξ  (5)
Δφ1≈TuΔf+ξ  (6)
Δφ2≈TuΔf+2ξ  (7)
The mean set differences are obtained as:
ΔΓL≈(Δφ−1+Δφ−2)/2=(2TuΔf−3ξ)/2   (8)
ΔΓR≈(Δφ1+Δφ2)/2=(2TuΔf+3ξ)/2   (9)
The frequency offset and timing offset is calculated as:
ΔΓL+ΔTR=2TuΔf   (10)
ΔΓR−ΔTL≈3ξ  (11)
In case one of the bins is a bad bin, for example, bin −2 is a bad bin, the mean set phase differences are:
ΔΓL≈Δφ−1/2=(TuΔf−ξ)/2   (12)
ΔΓR≈(Δφ1+Δφ2)/2=(2TuΔf+3ξ)/2   (13)
The sum and difference of the set differences are:
ΔΓL+ΔTR≈(3TuΔf+2ξ)/2   (14)
ΔΓR−ΔTL≈(TuΔf+4ξ)/2   (15)
ΔΓL+ΔTR is a function of both frequency offset and timing offset, and ΔΓR−ΔTL is also a function of both of two offsets. If the frequency offset and timing offset are calculated, then very noisy estimates may be derived. Therefore, to alleviate this, in case there are bad sub-carriers, the embodiments herein perform symmetric processing for the bad pilots.
In the computation of the mean set difference, the embodiments herein not only remove the bad sub-carriers in one of the sub-set, but also remove their corresponding sub-carriers in the other sub-set. The corresponding bad sub-carriers are different for the estimation of the timing and frequency offsets, so for each sub-set, two mean differences are computed, one for the timing offset, and one for the frequency offset. Consider the above example, if it is assumed only bin −2 is a bad bin, then the mean set difference of the left sub-set is calculated as:
ΔΓL≈Δφ−1/2=(TuΔf−ξ)/2   (16)
This mean difference can be used for both the frequency and timing offset estimations. For the right sub-set, two means are computed; one will be used for the timing offset estimation and the other will be used for the frequency offset. These are denoted as ΔΓRf and ΔΓRt, respectively. In the calculation of ΔΓRf, the embodiments herein remove bin 2 even if bin 2 is a good bin and for ΔΓRt, the embodiments herein remove bin 1 even if bin 1 is a good bin. In this context, a good sub-carrier occurs when a magnitude of a received signal in the sub-carrier is equal to or larger than a predetermined threshold level.
ΔΓRf≈(Δφ1)/2=(TuΔf+ξ)/2   (17)
ΔΓRt≈(Δφ2)/2=(TuΔf+2ξ)/2   (18)
For the left set, the mean differences for the timing and frequency offsets ΔΓLt and ΔΓLf would be same in this case and are equal to:
ΔΓLt=ΔΓLf=(TuΔf−ξ)/2   (19)
The summation of the mean phase differences of the two sub-sets for frequency offset would be:
ΔΓLf+ΔTRf≈TuΔf   (20)
From the above equation (20), it can be seen that ΔΓLf+ΔTRf is no longer a function of both frequency offset and timing offset. It is a linear function of the frequency offset. The difference of the mean phase differences of the two sub-sets for frequency offset would be:
ΔΓRt−ΔTLt≈1.5ξ  (21)
From the above equation (21), it can be seen that ΔΓRt−ΔTLt is no longer a function of both frequency offset and timing offset; rather it is a linear function of the timing offset.
In order to conduct the symmetric processing process to estimate the frequency and timing offsets, according to the embodiments herein, if one bin in one of the sub-sets is a bad bin, this bin is removed and also the corresponding bin in the other set in the calculation of the set phase differences is removed. Furthermore, for each set, two mean phase differences are computed: one for timing offset, and the other for frequency offset.
For frequency offset calculation, bins Li and RM−i+1 form a pair of correlated sets. In one of bins in the correlated set is bad, it is removed from the calculation of the set phase difference. Furthermore, the other bin in the set for calculation of the set phase difference is removed even though that bin is a good bin. For performing timing offset calculation, bins Li and Ri form a pair of correlated sets. If one of bins in the correlated is bad, it is removed from the calculation of the set phase difference, and the other bin in the set for calculation of the set phase difference is also removed even though that bin is a good bin.
For example, if it is assumed bin Ln in the left bin sub-set SL={L1, L2, L3, . . . , LM} is a bad bin. The left set phase differences for timing offset and frequency offsets would be:
Δ Γ Lf = Δ Γ Lt = ( i = 1 , i n M Δ φ L i ) / M ( 22 )
To calculate the mean phase difference of the right sub-set for frequency offset, bin RM−n+1 is removed; i.e.,
Δ Γ Rf = ( i = 1 , i M - n + 1 M Δ φ L i ) / M ( 23 )
To calculate the mean phase difference of the right sub-set for timing offset, bin Rn is removed; i.e.,
Δ Γ Rt = ( i = 1 , i n M Δ φ L i ) / M ( 24 )
The summation of ΔΓLf and ΔTRf indicates the frequency offset and the difference between ΔΓRt and ΔTLt indicates the timing offset.
FIG. 3 is a flow diagram according to a second embodiment herein, where division of sub-carriers into two equal sets (first and second) is performed (301). The presence of any bad sub-carrier is detected (302). If there are no bad sub-carriers detected, then the phase difference of each sub-carrier of each set is calculated (303). Further, the mean phase difference of each set is calculated (304). Thereafter, the frequency offset is computed (305) and the timing offset is computed (306). If a bad sub-carrier is detected, then the process of performing symmetric processing for bad sub-carriers is enacted. In symmetric processing for the bad sub-carriers, if any of the bad sub-carrier is detected, then that particular sub-carrier is removed (307) from the respective sub-set (first set). According to symmetric processing for the bad sub-carriers, the corresponding sub-carriers in other sub-set (second set) is also removed (308). After removal of the bad sub-carrier, the phase difference on each of the sub-carriers of each sub-set is computed (309). In the next step, the mean phase difference of the first set is calculated (310). Furthermore, the mean phase difference for the frequency offset is then calculated (311). Lastly the frequency offset is calculated (312).
FIG. 4 is a flow diagram of a third embodiment according to the embodiments herein, where division of sub-carriers into two equal sets (first and second) is performed (401). In the next step, the presence of any bad sub-carrier is detected (402). If there are no bad sub-carriers detected, then the phase difference on each sub-carrier of each set is computed (403). In the next step, the mean phase difference of each set is calculated (404). Moreover, the frequency offset is computed (405) and the timing offset is computed (406). If bad sub-carriers are detected, then the process of symmetric processing for bad sub-carriers is enacted. In symmetric processing, for the bad sub-carriers if any bad sub-carrier is detected, then that particular sub-carrier is removed (407) from the respective sub-set; i.e. the bad sub-carrier is removed from the first set. According to symmetric processing for bad sub-carriers, the corresponding sub-carriers in the other sub-set (second set) are removed (408). After removal of the corresponding bad sub-carrier, the phase difference on each of the sub-carrier of each the sub-set is computed (409). Next, the mean phase difference of the first set is calculated (410). Furthermore, the mean phase difference for the timing offset is calculated (411). Finally, the timing offset is calculated (412).
FIG. 5 is a block diagram illustrating an apparatus for performing timing and frequency offset estimation according to an embodiment herein. As shown, it is first determined whether a bin is good bin or bad bin. If the bin is bad bin, it is marked as a bad bin. This bad bin classification will be used subsequently when these bad bins are excluded in the accumulation processes. Since the bad bins will be used later, they are stored in storage devices. For example, in an integrated circuit chip, registers or memory may be used to store this information. Bad bins are marked as “bad bins” in register 501 for the left sub-set, and bad bins are marked as “bad bins” in register 502 for the right sub-set. OR logic 503-505 is embodied as a digital logic device adapted to perform a Boolean operation ‘OR’. The bad bins are processed in reverse order 506, 507 prior to being entered into the OR logic devices 504, 505. Thereafter, bad bins are marked as “bad bins” in registers 508-510 for, respectively, both the left and right sub-sets for the timing offset (register 508), the left sub-set for the frequency offset (register 509), and the right sub-set for the frequency offset (register 510).
From register 508, the phase difference for the “good bins” in the left sub-set are accumulated in accumulator 511 and then are scaled (515) by M (where M is the number of bins in the left-right sub-set). Also, from register 508, the phase difference for the “good bins” in the right sub-set are accumulated in accumulator 512 and then are scaled (516) by M. From register 509, the phase difference for the “good bins” in the left sub-set are accumulated in accumulator 513 and then are scaled (517) by M. From register 510, the phase difference for the “good bins” in the right sub-set are accumulated in accumulator 514 and then are scaled (518) by M. After scaling (516) by M, the offset is multiplied (519) by −1 and then is added (520) with the offset from the scaling process (515) to generate the overall timing offset estimation. The scaling 517-518 are combined (521) together to generate the overall frequency offset estimation.
The techniques provided by the embodiments herein may be implemented on an integrated circuit chip (not shown). The chip design is created in a graphical computer programming language, and stored in a computer storage medium (such as a disk, tape, physical hard drive, or virtual hard drive such as in a storage access network). If the designer does not fabricate chips or the photolithographic masks used to fabricate chips, the designer transmits the resulting design by physical means (e.g., by providing a copy of the storage medium storing the design) or electronically (e.g., through the Internet) to such entities, directly or indirectly. The stored design is then converted into the appropriate format (e.g., GDSII) for the fabrication of photolithographic masks, which typically include multiple copies of the chip design in question that are to be formed on a wafer. The photolithographic masks are utilized to define areas of the wafer (and/or the layers thereon) to be etched or otherwise processed.
The resulting integrated circuit chips can be distributed by the fabricator in raw wafer form (that is, as a single wafer that has multiple unpackaged chips), as a bare die, or in a packaged form. In the latter case the chip is mounted in a single chip package (such as a plastic carrier, with leads that are affixed to a motherboard or other higher level carrier) or in a multichip package (such as a ceramic carrier that has either or both surface interconnections or buried interconnections). In any case the chip is then integrated with other chips, discrete circuit elements, and/or other signal processing devices as part of either (a) an intermediate product, such as a motherboard, or (b) an end product. The end product can be any product that includes integrated circuit chips, ranging from toys and other low-end applications to advanced computer products having a display, a keyboard or other input device, and a central processor.
The embodiments herein can take the form of an entirely hardware embodiment, an entirely software embodiment or an embodiment including both hardware and software elements. The embodiments that are implemented in software include but are not limited to, firmware, resident software, microcode, etc.
Furthermore, the embodiments herein can take the form of a computer program product accessible from a computer-usable or computer-readable medium providing program code for use by or in connection with a computer or any instruction execution system. For the purposes of this description, a computer-usable or computer readable medium can be any apparatus that can comprise, store, communicate, propagate, or transport the program for use by or in connection with the instruction execution system, apparatus, or device.
The medium can be an electronic, magnetic, optical, electromagnetic, infrared, or semiconductor system (or apparatus or device) or a propagation medium. Examples of a computer-readable medium include a semiconductor or solid state memory, magnetic tape, a removable computer diskette, a random access memory (RAM), a read-only memory (ROM), a rigid magnetic disk and an optical disk. Current examples of optical disks include compact disk-read only memory (CD-ROM), compact disk-read/write (CD-R/W) and DVD.
A data processing system suitable for storing and/or executing program code will include at least one processor coupled directly or indirectly to memory elements through a system bus. The memory elements can include local memory employed during actual execution of the program code, bulk storage, and cache memories which provide temporary storage of at least some program code in order to reduce the number of times code must be retrieved from bulk storage during execution.
Input/output (I/O) devices (including but not limited to keyboards, displays, pointing devices, etc.) can be coupled to the system either directly or through intervening I/O controllers. Network adapters may also be coupled to the system to enable the data processing system to become coupled to other data processing systems or remote printers or storage devices through intervening private or public networks. Modems, cable modem and Ethernet cards are just a few of the currently available types of network adapters.
A representative hardware environment for practicing the embodiments herein is depicted in FIG. 6. This schematic drawing illustrates a hardware configuration of an information handling/computer system 600 in accordance with the embodiments herein. The system 600 comprises at least one processor or central processing unit (CPU) 610. The CPUs 610 are interconnected via system bus 612 to various devices such as a random access memory (RAM) 614, read-only memory (ROM) 616, and an input/output (I/O) adapter 618. The I/O adapter 618 can connect to peripheral devices, such as disk units 611 and tape drives 613, or other program storage devices that are readable by the system 600. The system 600 can read the inventive instructions on the program storage devices and follow these instructions to execute the methodology of the embodiments herein. The system 600 further includes a user interface adapter 619 that connects a keyboard 615, mouse 617, speaker 624, microphone 622, and/or other user interface devices such as a touch screen device (not shown) to the bus 612 to gather user input. Additionally, a communication adapter 620 connects the bus 612 to a data processing network 625, and a display adapter 621 connects the bus 612 to a display device 623 which may be embodied as an output device such as a monitor, printer, or transmitter, for example.
Generally, the embodiments provide a symmetric processing approach to estimate the time offset is to remove the bad sub-carrier and the corresponding sub-carrier in other set while calculating the set phase differences. For the timing offset calculation, sub-carriers Li and Ri form a pair of correlated sets. If one of the sub-carriers in the sub-set is bad, the bad sub-carrier has to be removed from calculation of set phase difference. The other sub-carrier in the set is removed for calculation of the set phase difference even if that sub-carrier is a good sub-carrier.
The foregoing description of the specific embodiments will so fully reveal the general nature of the embodiments herein that others can, by applying current knowledge, readily modify and/or adapt for various applications such specific embodiments without departing from the generic concept, and, therefore, such adaptations and modifications should and are intended to be comprehended within the meaning and range of equivalents of the disclosed embodiments. It is to be understood that the phraseology or terminology employed herein is for the purpose of description and not of limitation. Therefore, while the embodiments herein have been described in terms of preferred embodiments, those skilled in the art will recognize that the embodiments herein can be practiced with modification within the spirit and scope of the appended claims.

Claims (23)

What is claimed is:
1. A method of computing timing and frequency offset in sub-carriers in an Integrated Services Digital Broadcasting-Terrestrial (ISDB-T) a receiver system, said method comprising:
storing said sub-carriers in a storage device;
using a processor for dividing said sub-carriers into two sub-sets, using a processor, wherein said the sub-sets comprise an equal number of sub-carriers;
removing bad sub-carriers from a first sub-set of said sub-sets;
removing sub-carriers from a second sub-set of said sub-sets that correspond to said bad sub-carriers from said first sub-set of said subsets sub-sets;
computing a phase difference on each sub-carrier from each sub-set responsive to the removing steps;
computing mean phase differences of each of said sub-sets responsive to the computing step; and
computing a timing offset and a frequency offset in said sub-carriers using the computed mean differences.
2. The method of claim 1, wherein said frequency offset in said sub-carriers is computed by summing said mean phase differences of said sub-sets.
3. The method of claim 1, wherein said timing offset in said sub-carriers is computed by calculating the a difference of said mean phase differences of said sub-sets.
4. The method of claim 1, wherein a bad sub-carrier occurs when a magnitude of a received signal in said sub-carrier is smaller than a predetermined threshold level.
5. The method of claim 1, wherein said sub-carriers from said second sub-set of said sub-sets that correspond to said bad sub-carriers from said first sub-set of said subsets sub-sets are bad sub-carriers.
6. The method of claim 1, wherein said sub-carriers from said second sub-set of said sub-sets that correspond to said bad sub-carriers from said first sub-set of said subsets sub-sets are good sub-carriers.
7. The method of claim 6, wherein a good sub-carrier occurs when a magnitude of a received signal in said sub-carrier is equal to or larger than a predetermined threshold level.
8. A non-transitory program storage device readable by computer, tangibly embodying a program of instructions executable by said computer to perform a method of computing timing and frequency offset in sub-carriers in an Integrated Services Digital Broadcasting-Terrestrial (ISDB-T) a receiver system, said method comprising:
using a processor for dividing said sub-carriers into two sub-sets, using a processor, wherein said the sub-sets comprise an equal number of sub-carriers;
removing bad sub-carriers from a first sub-set of said sub-sets;
removing sub-carriers from a second sub-set of said sub-sets that correspond to said bad sub-carriers from said first sub-set of said subsets sub-sets;
computing a phase difference on each sub-carrier from each sub-set responsive to the removing steps;
computing mean phase differences of each of said sub-sets responsive to the computing step; and
computing a timing offset and a frequency offset in said sub-carriers using the computed mean differences.
9. The program storage device of claim 1, wherein said frequency offset in said sub-carriers is computed by summing said mean phase differences of said sub-sets.
10. The program storage device of claim 1, wherein said timing offset in said sub-carriers is computed by calculating the a difference of said mean phase differences of said sub-sets.
11. The program storage device of claim 1, wherein a bad sub-carrier occurs when a magnitude of a received signal in said sub-carrier is smaller than a predetermined threshold level.
12. The program storage device of claim 1, wherein said sub-carriers from said second sub-set of said sub-sets that correspond to said bad sub-carriers from said first sub-set of said subsets sub-sets are bad sub-carriers.
13. The program storage device of claim 1, wherein said sub-carriers from said second sub-set of said sub-sets that correspond to said bad sub-carriers from said first sub-set of said subsets sub-sets are good sub-carriers.
14. The program storage device of claim 13, wherein a good sub-carrier occurs when a magnitude of a received signal in said sub-carrier is equal to or larger than a predetermined threshold level.
15. An apparatus for computing timing and frequency offset in sub-carriers in an Integrated Services Digital Broadcasting-Terrestrial (ISDB-T) a receiver system, said apparatus comprising:
a storage device for storing said sub-carriers;
a processor for dividing said sub-carriers into two sub-sets, wherein said the sub-sets comprise an equal number of sub-carriers;
digital logic means for removing bad sub-carriers from a first sub-set of said sub-sets;
digital logic means for removing sub-carriers from a second sub-set of said sub-sets that correspond to said bad sub-carriers from said first sub-set of said subsets sub-sets;
means for computing a phase difference on each sub-carrier from each sub-set;
means for computing mean phase differences of each of said sub-sets; and
means for computing a timing offset and a frequency offset in said sub-carriers using the computed mean differences.
16. The apparatus of claim 15, wherein said frequency offset in said sub-carriers is computed by summing said mean phase differences of said sub-sets.
17. The apparatus of claim 15, wherein said timing offset in said sub-carriers is computed by calculating the a difference of said mean phase differences of said sub-sets.
18. The apparatus of claim 15, wherein a bad sub-carrier occurs when a magnitude of a received signal in said sub-carrier is smaller than a predetermined threshold level.
19. The apparatus of claim 15, wherein said sub-carriers from said second sub-set of said sub-sets that correspond to said bad sub-carriers from said first sub-set of said subsets sub-sets are bad sub-carriers.
20. The apparatus of claim 15, wherein said sub-carriers from said second sub-set of said sub-sets that correspond to said bad sub-carriers from said first sub-set of said subsets sub-sets are good sub-carriers, wherein a good sub-carrier occurs when a magnitude of a received signal in said sub-carrier is equal to or larger than a predetermined threshold level.
21. The method of claim 1, wherein said receiver comprises a mobile television receiver.
22. The program storage device of claim 8, wherein said receiver comprises a mobile television receiver.
23. The apparatus of claim 15, wherein said receiver comprises a mobile television receiver.
US13/645,478 2008-04-04 2012-10-04 Symmetric pilot processing for robust timing offset and frequency offset estimation in receivers Expired - Fee Related USRE44624E1 (en)

Priority Applications (1)

Application Number Priority Date Filing Date Title
US13/645,478 USRE44624E1 (en) 2008-04-04 2012-10-04 Symmetric pilot processing for robust timing offset and frequency offset estimation in receivers

Applications Claiming Priority (2)

Application Number Priority Date Filing Date Title
US12/062,661 US7912157B2 (en) 2008-04-04 2008-04-04 Symmetric pilot processing for robust timing offset and frequency offset estimation in ISDB-T and ISDB-TSB receivers
US13/645,478 USRE44624E1 (en) 2008-04-04 2012-10-04 Symmetric pilot processing for robust timing offset and frequency offset estimation in receivers

Related Parent Applications (1)

Application Number Title Priority Date Filing Date
US12/062,661 Reissue US7912157B2 (en) 2008-04-04 2008-04-04 Symmetric pilot processing for robust timing offset and frequency offset estimation in ISDB-T and ISDB-TSB receivers

Publications (1)

Publication Number Publication Date
USRE44624E1 true USRE44624E1 (en) 2013-12-03

Family

ID=41133268

Family Applications (2)

Application Number Title Priority Date Filing Date
US12/062,661 Active 2029-10-09 US7912157B2 (en) 2008-04-04 2008-04-04 Symmetric pilot processing for robust timing offset and frequency offset estimation in ISDB-T and ISDB-TSB receivers
US13/645,478 Expired - Fee Related USRE44624E1 (en) 2008-04-04 2012-10-04 Symmetric pilot processing for robust timing offset and frequency offset estimation in receivers

Family Applications Before (1)

Application Number Title Priority Date Filing Date
US12/062,661 Active 2029-10-09 US7912157B2 (en) 2008-04-04 2008-04-04 Symmetric pilot processing for robust timing offset and frequency offset estimation in ISDB-T and ISDB-TSB receivers

Country Status (1)

Country Link
US (2) US7912157B2 (en)

Families Citing this family (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
CN103234624B (en) * 2012-08-20 2015-01-07 苏州大学 High-precision frequency estimation system
US10863543B2 (en) * 2017-12-01 2020-12-08 Qualcomm Incorporated Subband based uplink access for NR-SS

Citations (11)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20060269003A1 (en) * 2005-05-31 2006-11-30 Hammerschmidt Joachim S Method and apparatus for frequency domain compensation of DC offset in an orthogonal frequency division multiplexing system
US7184495B2 (en) 2001-09-24 2007-02-27 Atheros Communications, Inc. Efficient pilot tracking method for OFDM receivers
US7203255B2 (en) 2001-09-24 2007-04-10 Atheros Communications, Inc. Method and system to implement non-linear filtering and crossover detection for pilot carrier signal phase tracking
US7251283B2 (en) 2003-10-20 2007-07-31 Mediatek, Inc. Timing offset compensation in orthogonal frequency division multiplexing systems
US20070253499A1 (en) 2006-01-26 2007-11-01 Texas Instruments Incorporated Robust Detection of Packet Types
US20070263576A1 (en) 2006-01-16 2007-11-15 Kabushiki Kaisha Toshiba Multicarrier radio communication system, control station, base station and method
US7333548B2 (en) 2003-11-10 2008-02-19 Mediatek Inc. Phase and frequency drift compensation in Orthogonal Frequency Division Multiplexing systems
US20080075212A1 (en) * 2006-09-27 2008-03-27 Joon-Hwa Chun Method of initial synchronization of a communication signal
US20080219340A1 (en) 2003-09-12 2008-09-11 Zarbana Digital Fund Llc Frequency domain equalizer for wireless communications system
US20090225822A1 (en) 2008-03-07 2009-09-10 Miika Sakari Tupala System and Methods for Receiving OFDM Symbols Having Timing and Frequency Offsets
US7769095B2 (en) 2006-09-12 2010-08-03 Oki Techno Centre (Singapore) Pte Ltd Apparatus, a receiver and a method for timing recovery in an OFDM system

Patent Citations (11)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US7184495B2 (en) 2001-09-24 2007-02-27 Atheros Communications, Inc. Efficient pilot tracking method for OFDM receivers
US7203255B2 (en) 2001-09-24 2007-04-10 Atheros Communications, Inc. Method and system to implement non-linear filtering and crossover detection for pilot carrier signal phase tracking
US20080219340A1 (en) 2003-09-12 2008-09-11 Zarbana Digital Fund Llc Frequency domain equalizer for wireless communications system
US7251283B2 (en) 2003-10-20 2007-07-31 Mediatek, Inc. Timing offset compensation in orthogonal frequency division multiplexing systems
US7333548B2 (en) 2003-11-10 2008-02-19 Mediatek Inc. Phase and frequency drift compensation in Orthogonal Frequency Division Multiplexing systems
US20060269003A1 (en) * 2005-05-31 2006-11-30 Hammerschmidt Joachim S Method and apparatus for frequency domain compensation of DC offset in an orthogonal frequency division multiplexing system
US20070263576A1 (en) 2006-01-16 2007-11-15 Kabushiki Kaisha Toshiba Multicarrier radio communication system, control station, base station and method
US20070253499A1 (en) 2006-01-26 2007-11-01 Texas Instruments Incorporated Robust Detection of Packet Types
US7769095B2 (en) 2006-09-12 2010-08-03 Oki Techno Centre (Singapore) Pte Ltd Apparatus, a receiver and a method for timing recovery in an OFDM system
US20080075212A1 (en) * 2006-09-27 2008-03-27 Joon-Hwa Chun Method of initial synchronization of a communication signal
US20090225822A1 (en) 2008-03-07 2009-09-10 Miika Sakari Tupala System and Methods for Receiving OFDM Symbols Having Timing and Frequency Offsets

Non-Patent Citations (2)

* Cited by examiner, † Cited by third party
Title
Speth, M. et al., "Optimum Receiver Design for Wireless Broad-Band Systems Using OFDM-Part I," IEEE Transactions On Communications, vol. 47, No. 11, Nov. 1999, pp. 1668 to 1677.
Speth, M. et al., "Optimum Receiver Design for Wireless Broad-Band Systems Using OFDM—Part I," IEEE Transactions On Communications, vol. 47, No. 11, Nov. 1999, pp. 1668 to 1677.

Also Published As

Publication number Publication date
US7912157B2 (en) 2011-03-22
US20090252262A1 (en) 2009-10-08

Similar Documents

Publication Publication Date Title
US7889803B2 (en) Time and frequency domain based approaches for fine timing and frequency estimations
USRE44622E1 (en) Coarse carrier frequency offset estimation for a receiver
US7899140B2 (en) Scattered pilot correlation in DVB-H systems
US20090252263A1 (en) Estimating doppler frequency in isdb-t systems
WO2009032385A1 (en) Adaptive time-domain interpolation for ofdm scattered pilot symbols
US8948317B2 (en) Receiver apparatus, reception method, communication system, and communication method
US8165230B2 (en) Doppler frequency estimation in wireless communication systems
US7710857B2 (en) Coherent detection for differentially encoded OFDM systems
USRE44624E1 (en) Symmetric pilot processing for robust timing offset and frequency offset estimation in receivers
US8064553B2 (en) Coarse frequency offset estimation in ISDB receivers
US20110310945A1 (en) Radio communication apparatus and radio communication method
US8005173B2 (en) Coarse frequency offset estimation for digital multimedia broadcasting
US7711031B2 (en) Adaptive technique for inter-carrier-interference canceling in OFDM systems
US20090161773A1 (en) Channel Estimation Of Orthogonal Frequency Division Multiplexed Systems
US8159929B2 (en) Low complexity high performance TMCC acquisition in ISDB-T and ISDB-TBS receivers
US11374733B2 (en) Synchronisation symbol detector
US9853840B2 (en) Receiver unit and receiving method
US8036291B2 (en) Time domain based approach for fast fading channel FFT trigger point tracking in ISDB receivers
US20090221255A1 (en) Digital approach for image rejection correction in low intermediate frequency conversion tuner
CN110943952B (en) Method and device for detecting amplitude modulation signal
TWI623217B (en) Device and method of handling carrier frequency offset
JP4257733B2 (en) Carrier frequency synchronization circuit

Legal Events

Date Code Title Description
AS Assignment

Owner name: NEWPORT MEDIA, INC., CALIFORNIA

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:GU, YONGRU;MA, JUN;SIGNING DATES FROM 20080314 TO 20080315;REEL/FRAME:029080/0614

AS Assignment

Owner name: PINNACLE VENTURES, L.L.C., CALIFORNIA

Free format text: SECURITY AGREEMENT;ASSIGNORS:NEWPORT MEDIA, INC., A DELAWARE CORPORATION;NEWPORT MEDIA, INC., A CALIFORNIA CORPORATION;REEL/FRAME:029818/0138

Effective date: 20130215

AS Assignment

Owner name: HORIZON TECHNOLOGY FINANCE CORPORATION, AS COLLATE

Free format text: SECURITY AGREEMENT;ASSIGNOR:NEWPORT MEDIA, INC.;REEL/FRAME:029956/0891

Effective date: 20121214

FPAY Fee payment

Year of fee payment: 4

AS Assignment

Owner name: MORGAN STANLEY SENIOR FUNDING, INC., AS COLLATERAL

Free format text: PATENT SECURITY AGREEMENT;ASSIGNOR:NEWPORT MEDIA, INC.;REEL/FRAME:033689/0195

Effective date: 20140902

Owner name: MORGAN STANLEY SENIOR FUNDING, INC., AS COLLATERAL

Free format text: PATENT SECURITY AGREEMENT;ASSIGNOR:ATMEL WIRELESS MCU TECHNOLOGIES CORPORATION;REEL/FRAME:033689/0214

Effective date: 20140902

AS Assignment

Owner name: ATMEL CORPORATION, CALIFORNIA

Free format text: TERMINATION OF SECURITY;ASSIGNOR:NEWPORT MEDIA, INC.;REEL/FRAME:033907/0748

Effective date: 20140618

Owner name: ATMEL CORPORATION, CALIFORNIA

Free format text: TERMINATION OF SECURITY;ASSIGNOR:NEWPORT MEDIA, INC.;REEL/FRAME:033908/0242

Effective date: 20140618

Owner name: ATMEL CORPORATION, CALIFORNIA

Free format text: TERMINATION OF SECURITY;ASSIGNOR:BRIDGE BANK, NATIONAL ASSOCIATION;REEL/FRAME:033907/0517

Effective date: 20140801

Owner name: ATMEL CORPORATION, CALIFORNIA

Free format text: TERMINATION OF SECURITY;ASSIGNOR:NEWPORT MEDIA, INC.;REEL/FRAME:033907/0775

Effective date: 20140618

Owner name: ATMEL CORPORATION, CALIFORNIA

Free format text: TERMINATION OF SECURITY;ASSIGNOR:HORIZON TECHNOLOGY FINANCE CORPORATION;REEL/FRAME:033907/0702

Effective date: 20140801

Owner name: ATMEL CORPORATION, CALIFORNIA

Free format text: TERMINATION OF SECURITY;ASSIGNOR:PINNACLE VENTURES, L.L.C.;REEL/FRAME:033908/0379

Effective date: 20140801

Owner name: ATMEL CORPORATION, CALIFORNIA

Free format text: TERMINATION OF SECURITY;ASSIGNOR:PINNACLE VENTURES, L.L.C.;REEL/FRAME:033908/0435

Effective date: 20140801

FEPP Fee payment procedure

Free format text: PAT HOLDER NO LONGER CLAIMS SMALL ENTITY STATUS, ENTITY STATUS SET TO UNDISCOUNTED (ORIGINAL EVENT CODE: STOL); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY

FEPP Fee payment procedure

Free format text: PAYOR NUMBER ASSIGNED (ORIGINAL EVENT CODE: ASPN); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY

AS Assignment

Owner name: ATMEL CORPORATION, CALIFORNIA

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:NEWPORT MEDIA, INC.;REEL/FRAME:034705/0090

Effective date: 20141216

AS Assignment

Owner name: NEWPORT MEDIA, INC., CALIFORNIA

Free format text: TERMINATION AND RELEASE OF SECURITY INTEREST IN PATENT COLLATERAL;ASSIGNOR:MORGAN STANLEY SENIOR FUNDING, INC.;REEL/FRAME:038364/0659

Effective date: 20160404

Owner name: ATMEL WIRELESS MCU TECHNOLOGIES CORPORATION, CALIF

Free format text: TERMINATION AND RELEASE OF SECURITY INTEREST IN PATENT COLLATERAL;ASSIGNOR:MORGAN STANLEY SENIOR FUNDING, INC.;REEL/FRAME:038364/0615

Effective date: 20160404

AS Assignment

Owner name: JPMORGAN CHASE BANK, N.A., AS ADMINISTRATIVE AGENT, ILLINOIS

Free format text: SECURITY INTEREST;ASSIGNOR:ATMEL CORPORATION;REEL/FRAME:041715/0747

Effective date: 20170208

Owner name: JPMORGAN CHASE BANK, N.A., AS ADMINISTRATIVE AGENT

Free format text: SECURITY INTEREST;ASSIGNOR:ATMEL CORPORATION;REEL/FRAME:041715/0747

Effective date: 20170208

AS Assignment

Owner name: JPMORGAN CHASE BANK, N.A., AS ADMINISTRATIVE AGENT, ILLINOIS

Free format text: SECURITY INTEREST;ASSIGNORS:MICROCHIP TECHNOLOGY INCORPORATED;SILICON STORAGE TECHNOLOGY, INC.;ATMEL CORPORATION;AND OTHERS;REEL/FRAME:046426/0001

Effective date: 20180529

Owner name: JPMORGAN CHASE BANK, N.A., AS ADMINISTRATIVE AGENT

Free format text: SECURITY INTEREST;ASSIGNORS:MICROCHIP TECHNOLOGY INCORPORATED;SILICON STORAGE TECHNOLOGY, INC.;ATMEL CORPORATION;AND OTHERS;REEL/FRAME:046426/0001

Effective date: 20180529

AS Assignment

Owner name: WELLS FARGO BANK, NATIONAL ASSOCIATION, AS NOTES COLLATERAL AGENT, CALIFORNIA

Free format text: SECURITY INTEREST;ASSIGNORS:MICROCHIP TECHNOLOGY INCORPORATED;SILICON STORAGE TECHNOLOGY, INC.;ATMEL CORPORATION;AND OTHERS;REEL/FRAME:047103/0206

Effective date: 20180914

Owner name: WELLS FARGO BANK, NATIONAL ASSOCIATION, AS NOTES C

Free format text: SECURITY INTEREST;ASSIGNORS:MICROCHIP TECHNOLOGY INCORPORATED;SILICON STORAGE TECHNOLOGY, INC.;ATMEL CORPORATION;AND OTHERS;REEL/FRAME:047103/0206

Effective date: 20180914

FEPP Fee payment procedure

Free format text: MAINTENANCE FEE REMINDER MAILED (ORIGINAL EVENT CODE: REM.); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY

LAPS Lapse for failure to pay maintenance fees

Free format text: PATENT EXPIRED FOR FAILURE TO PAY MAINTENANCE FEES (ORIGINAL EVENT CODE: EXP.); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY

AS Assignment

Owner name: MICROSEMI STORAGE SOLUTIONS, INC., ARIZONA

Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:JPMORGAN CHASE BANK, N.A., AS ADMINISTRATIVE AGENT;REEL/FRAME:059333/0222

Effective date: 20220218

Owner name: MICROSEMI CORPORATION, ARIZONA

Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:JPMORGAN CHASE BANK, N.A., AS ADMINISTRATIVE AGENT;REEL/FRAME:059333/0222

Effective date: 20220218

Owner name: ATMEL CORPORATION, ARIZONA

Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:JPMORGAN CHASE BANK, N.A., AS ADMINISTRATIVE AGENT;REEL/FRAME:059333/0222

Effective date: 20220218

Owner name: SILICON STORAGE TECHNOLOGY, INC., ARIZONA

Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:JPMORGAN CHASE BANK, N.A., AS ADMINISTRATIVE AGENT;REEL/FRAME:059333/0222

Effective date: 20220218

Owner name: MICROCHIP TECHNOLOGY INCORPORATED, ARIZONA

Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:JPMORGAN CHASE BANK, N.A., AS ADMINISTRATIVE AGENT;REEL/FRAME:059333/0222

Effective date: 20220218

AS Assignment

Owner name: ATMEL CORPORATION, ARIZONA

Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:JPMORGAN CHASE BANK, N.A., AS ADMINISTRATIVE AGENT;REEL/FRAME:059262/0105

Effective date: 20220218

AS Assignment

Owner name: MICROSEMI STORAGE SOLUTIONS, INC., ARIZONA

Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:WELLS FARGO BANK, NATIONAL ASSOCIATION, AS NOTES COLLATERAL AGENT;REEL/FRAME:059358/0001

Effective date: 20220228

Owner name: MICROSEMI CORPORATION, ARIZONA

Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:WELLS FARGO BANK, NATIONAL ASSOCIATION, AS NOTES COLLATERAL AGENT;REEL/FRAME:059358/0001

Effective date: 20220228

Owner name: ATMEL CORPORATION, ARIZONA

Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:WELLS FARGO BANK, NATIONAL ASSOCIATION, AS NOTES COLLATERAL AGENT;REEL/FRAME:059358/0001

Effective date: 20220228

Owner name: SILICON STORAGE TECHNOLOGY, INC., ARIZONA

Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:WELLS FARGO BANK, NATIONAL ASSOCIATION, AS NOTES COLLATERAL AGENT;REEL/FRAME:059358/0001

Effective date: 20220228

Owner name: MICROCHIP TECHNOLOGY INCORPORATED, ARIZONA

Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:WELLS FARGO BANK, NATIONAL ASSOCIATION, AS NOTES COLLATERAL AGENT;REEL/FRAME:059358/0001

Effective date: 20220228