USRE44410E1 - Charge comparator with low input offset - Google Patents

Charge comparator with low input offset Download PDF

Info

Publication number
USRE44410E1
USRE44410E1 US12/322,658 US32265809A USRE44410E US RE44410 E1 USRE44410 E1 US RE44410E1 US 32265809 A US32265809 A US 32265809A US RE44410 E USRE44410 E US RE44410E
Authority
US
United States
Prior art keywords
charge
output
input
pair
sample
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Expired - Fee Related
Application number
US12/322,658
Inventor
Cuneyt Demirdag
Michael P. Anthony
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Intersil Americas LLC
Original Assignee
Kenet LLC
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Kenet LLC filed Critical Kenet LLC
Priority to US12/322,658 priority Critical patent/USRE44410E1/en
Assigned to MORGAN STANLEY & CO. INCORPORATED reassignment MORGAN STANLEY & CO. INCORPORATED SECURITY AGREEMENT Assignors: D2AUDIO CORPORATION, ELANTEC SEMICONDUCTOR, INC., INTERSIL AMERICAS INC., INTERSIL COMMUNICATIONS, INC., INTERSIL CORPORATION, KENET, INC., PLANET ATE, INC., QUELLAN, INC., TECHWELL, INC., ZILKER LABS, INC.
Application granted granted Critical
Publication of USRE44410E1 publication Critical patent/USRE44410E1/en
Assigned to KENET, INC. reassignment KENET, INC. ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: DEMIRDAG, CUNEYT, ANTHONY, MICHAEL P.
Assigned to Intersil Americas LLC reassignment Intersil Americas LLC ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: KENET LLC
Assigned to KENET LLC reassignment KENET LLC CHANGE OF NAME (SEE DOCUMENT FOR DETAILS). Assignors: KENET, INC.
Expired - Fee Related legal-status Critical Current
Anticipated expiration legal-status Critical

Links

Images

Classifications

    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03FAMPLIFIERS
    • H03F3/00Amplifiers with only discharge tubes or only semiconductor devices as amplifying elements
    • H03F3/45Differential amplifiers
    • H03F3/45071Differential amplifiers with semiconductor devices only
    • H03F3/45076Differential amplifiers with semiconductor devices only characterised by the way of implementation of the active amplifying circuit in the differential amplifier
    • H03F3/45475Differential amplifiers with semiconductor devices only characterised by the way of implementation of the active amplifying circuit in the differential amplifier using IC blocks as the active amplifying circuit
    • GPHYSICS
    • G11INFORMATION STORAGE
    • G11CSTATIC STORES
    • G11C19/00Digital stores in which the information is moved stepwise, e.g. shift registers
    • G11C19/28Digital stores in which the information is moved stepwise, e.g. shift registers using semiconductor elements
    • G11C19/282Digital stores in which the information is moved stepwise, e.g. shift registers using semiconductor elements with charge storage in a depletion layer, i.e. charge coupled devices [CCD]
    • G11C19/285Peripheral circuits, e.g. for writing into the first stage; for reading-out of the last stage
    • GPHYSICS
    • G11INFORMATION STORAGE
    • G11CSTATIC STORES
    • G11C27/00Electric analogue stores, e.g. for storing instantaneous values
    • G11C27/02Sample-and-hold arrangements
    • GPHYSICS
    • G11INFORMATION STORAGE
    • G11CSTATIC STORES
    • G11C27/00Electric analogue stores, e.g. for storing instantaneous values
    • G11C27/02Sample-and-hold arrangements
    • G11C27/024Sample-and-hold arrangements using a capacitive memory element
    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03FAMPLIFIERS
    • H03F3/00Amplifiers with only discharge tubes or only semiconductor devices as amplifying elements
    • H03F3/45Differential amplifiers
    • H03F3/45071Differential amplifiers with semiconductor devices only
    • H03F3/45479Differential amplifiers with semiconductor devices only characterised by the way of common mode signal rejection
    • H03F3/45928Differential amplifiers with semiconductor devices only characterised by the way of common mode signal rejection using IC blocks as the active amplifying circuit
    • H03F3/45968Differential amplifiers with semiconductor devices only characterised by the way of common mode signal rejection using IC blocks as the active amplifying circuit by offset reduction
    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03KPULSE TECHNIQUE
    • H03K5/00Manipulating of pulses not covered by one of the other main groups of this subclass
    • H03K5/22Circuits having more than one input and one output for comparing pulses or pulse trains with each other according to input signal characteristics, e.g. slope, integral
    • H03K5/24Circuits having more than one input and one output for comparing pulses or pulse trains with each other according to input signal characteristics, e.g. slope, integral the characteristic being amplitude
    • H03K5/2472Circuits having more than one input and one output for comparing pulses or pulse trains with each other according to input signal characteristics, e.g. slope, integral the characteristic being amplitude using field effect transistors
    • H03K5/249Circuits having more than one input and one output for comparing pulses or pulse trains with each other according to input signal characteristics, e.g. slope, integral the characteristic being amplitude using field effect transistors using clock signals
    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03FAMPLIFIERS
    • H03F2200/00Indexing scheme relating to amplifiers
    • H03F2200/78A comparator being used in a controlling circuit of an amplifier
    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03FAMPLIFIERS
    • H03F2203/00Indexing scheme relating to amplifiers with only discharge tubes or only semiconductor devices as amplifying elements covered by H03F3/00
    • H03F2203/45Indexing scheme relating to differential amplifiers
    • H03F2203/45614Indexing scheme relating to differential amplifiers the IC comprising two cross coupled switches

Definitions

  • the present invention relates to charge comparators, especially those which may be used with Charge Coupled Device (CCD) pipeline-based structures.
  • CCD Charge Coupled Device
  • Circuits for performing signal processing functions are now common in numerous consumer devices such as digital cameras, cellular telephones, wireless data network equipment, audio devices such as MP3 players, video equipment such as Digital Video Disc (DVD) players, High Definition Digital Television (HDTV) equipment and numerous other products. It is well known that Charge Coupled Devices (CCDs) circuits may be used to implement many of the signal processing functions required in such products.
  • CCDs Charge Coupled Devices
  • QDC Charge to Digital
  • One way to implement a QDC is as a successive approximation type converter that includes a number of charge storage stages arranged as a serial pipeline register.
  • the input signal voltage is typically represented as a pair of complimentary charges which are processed in positive (plus) and negative (minus) signal paths.
  • the complimentary input charges pass from stage to stage down respective pipelines dedicated to processing the plus and minus signals.
  • the reference charge comparator compares an input charge amount to a reference charge amount, and then optionally adds a reference charge amount to each charge as it travels through the stage.
  • the invention is a Direct Current (DC) charge comparator that provides low input offset. Low offset is achieved through a single final amplification path using an alternate path switch and a track and hold input circuits.
  • DC Direct Current
  • the two complimentary charge inputs are each first fed to a cross point switch.
  • the switch In a first state, the switch sends the input plus signal charge down a first path to first output and the minus signal charge down a second path to a second output. This is called the “non-inverted” condition.
  • the state of the switch is swapped, so that the plus charge travels down a path to the second output, and so that the minus charge down a path to the first output. This is called the “inverted” condition of the switch.
  • the charges appearing at each switch output are then integrated, and the integrated outputs are then sampled and stored, such as by storage capacitors.
  • the storage capacitors can be precharged to a preset voltage before the switch state is swapped and the output sampled and stored again. These outputs are preferably tracked by a sample and hold circuit, to avoid spikes close to the comparator decision times.
  • the output of the sample and hold circuit is then typically amplified before further processing.
  • the circuit thus provides a pair of outputs, in each of two different states.
  • One pair of output represents the amplified and sampled plus and minus inputs in the non-inverted switch state, and another pair of outputs represents the amplified and sampled plus and minus inputs in the inverted switch state.
  • the input offset is amplified in the same way for both the inverted and non-inverted switch conditions, the input offset is effectively cancelled by the difference amplifier. As a result, any input charge differences are more accurately determined.
  • FIG. 1 is a high level diagram of a Charge to Digital (QDC) converter that may use a DC sensor according the present invention.
  • QDC Charge to Digital
  • FIG. 2 is a more detailed block diagram of the DC sensor.
  • FIG. 3 is a detailed circuit diagram of portions of the DC sensor.
  • FIG. 4 is a timing diagram for the DC sensor.
  • FIG. 1 is a block diagram of device 10 that may use a Direct Current (DC) sensor 20 according to the present invention.
  • the illustrated device 10 is a Charge to Digital converter (QDC), but it should be understood that the DC sensor 20 may be used in other types of circuits adopted for processing charge packets.
  • QDC Charge to Digital converter
  • QDC 10 is a so-called successive approximation type converter that uses a number of charge storage stages arranged as a serial pipeline register.
  • an input source charge passes from stage to stage along the pipeline.
  • a reference charge generator and a charge splitter connected to each stage generate a reference charge signal for that stage.
  • the reference charge signal is then optionally added to the charge as it travels down the pipeline, depending upon the comparison result.
  • the illustrated circuit there are actually two pipelines. That is, charges are carried in the circuit as complimentary pairs, which correspond to a complimentary representation of the input signals.
  • the overall operation of QDC 10 is similar to the QDC described in U.S. Pat. No. 5,579,007 issued to Paul.
  • an input voltage is presented as a complimentary pair of voltages, VinP and VinM, representing a positive (plus) and a negative (minus) version of the input signal to be converted.
  • Switches 22 -P and 22 -M one for each of the plus and minus paths, provide the selected input signal to a corresponding sampler 23 -P and 23 -M.
  • the samplers 23 each convert their respective input voltage to a charge.
  • the charges output by the samplers 23 are then fed to an input stage of a respective charge pipeline 24 -P, 24 -M.
  • the charge pipelines 24 may each use a Charge Coupled Device (CCD) analog shift register.
  • CCD Charge Coupled Device
  • the plus and minus paths through the converter 10 also have a respective Digital to Analog (DAC) ladder 27 -P, 27 -M.
  • DAC Digital to Analog
  • the DC sensor 20 is used for comparing the output charge from plus CCD pipeline 24 -M to the output of minus CCD pipeline 24 -P calibrates the circuit 10 in such a way that a low input offset is provided.
  • the basic idea is to provide a circuit that determines a difference between the charges provided in the complimentary charge paths, by periodically swapping the connection between the inputs and the comparison circuits.
  • FIG. 2 shows one embodiment of DC sensor 20 in more detail.
  • DC sensor 20 consists of an input cross point (A/B) switch 210 , integrators 220 -A, 220 -B, prechargers 221 -A, 221 -B, amplifier 215 , sampling switches, 222 -A- 1 , 222 -A- 2 , 222 -B- 1 , 222 -B- 2 , sampling capacitors 223 -A- 1 , 223 -A- 2 , 223 -B- 1 , 223 -B- 2 and output difference amplifier 225 .
  • A/B input cross point
  • Positive and negative charges, Q M , Q P such as may be provided by the CCD pipelines 24 -P, 24 -M are first received at the switch 210 .
  • the charges may be input at a relatively high clock rate of, for example, 100 Megahertz (MHz) or higher.
  • the switch 210 allows for either the plus charge Q M or the minus charge Q P to be fed to the respective switch 210 output port A or B.
  • the switch 210 feeds Q M to output A and Q P to output B; in the other, or “inverted” state, switch 210 feeds charge Q P to output A and Q M to output B.
  • the A/B state or mode of the switch is changed at a rate which is somewhat slower than the input sample rate.
  • the A/B toggle rate may be 1/48 th of the input charge sample rate.
  • the respective outputs of the switch 210 therefore are a series of charges that for a length of time correspond to the signal charges provided on input Q M , followed by a series of the signal charges provided on input Q P for a subsequent length of time, then followed again by a series of the charges on input Q M , then the Q P charges again, etc.
  • the switch outputs A and B can thus be thought of as having two states—a normal or “non-inverted” state when the switch 210 is in one position, and an inverted state when the switch is 210 is in the other position.
  • integrator 220 -A, 220 -B associated with each of the A and B outputs.
  • the integrators 220 are of the pre-chargeable type such that they are recharged to a preset voltage by the respective pre-charger 221 before each cycle of operation.
  • An amplifier 215 provides amplified versions of the integrator outputs for further processing.
  • the integrator outputs are amplified and then fed to a set of four sampling switches 222 -A- 1 , 222 -A- 2 , 222 -B- 1 , 222 -B- 2 and four sampling capacitors 223 -A- 1 , 223 -A- 2 , 223 -B- 1 , and 223 -B- 2 .
  • sampling switch 222 and corresponding capacitor 223 for storing each possible combination of switch state and input signal path—that is separate a sampling switch is provided for storing the integration result when (1) charge Q P is coupled to switch port A, (2) charge Q M is coupled to switch port B, (3) charge Q P is coupled to switch port B, and (4) charge Q M is coupled to switch port A.
  • the resulting pair of differential, sampled charges (carried on the four capacitor ouputs) are then compared using the differential difference amplifier 225 . Since the input offset is amplified the same way for both the inverted and non-inverted input charge conditions (i.e., for both modes of the switch 210 ) any difference is effectively cancelled by the difference amplifier 225 . Therefore, only the input charges themselves end up being compared, and any input offset is cancelled.
  • the output of the difference amplifier which may be a digital bit, can then be fed back to control circuits such as a reference charge input, or calibration circuits.
  • FIG. 3 A more detailed circuit diagram of certain portion of the DC charge comparator 20 is shown in FIG. 3 .
  • the input switch 210 , integrator pre-charge circuits 221 , integrating capacitors 223 , as well as a first stage of amplifier 220 are shown in much greater detail in this drawing.
  • the input chargers Q P and Q M are fed to a respective portions of the input switch 210 .
  • the input switch 210 consists of four transistors arranged in pairs.
  • the first transistor pair 310 - 1 and 310 - 2 are coupled to receive the plus charge Q P
  • transistor pair 311 - 1 and 311 - 2 are arranged to receive the minus charge Q M .
  • the transistor pairs select their respective input charges to be passed along one of two outputs, either drain P 1 or drain M 1 .
  • a precharge circuit 221 is used to precharge the integrating capacitors.
  • precharge circuit 221 consists of a pair of transistors 313 - 1 , 313 - 2 that respectively receive the drain P 1 and drain M 1 signals.
  • the gates terminals of these transistors 313 are controlled by a clock input K PCH that determines the precharger state.
  • Integrating capacitors 314 are arranged to be fed to be coupled to the source terminals of respective transistors 313 - 1 and 313 - 2 . Although four (4) capacitors are shown (with a pair of capacitors being necessary to provide the required capacitance for each path) other configurations for capacitors 314 are possible.
  • the integrated signals are then fed to an amplifier 215 in the preferred embodiment they are first fed, however, through a preamplifier 318 .
  • the preamplifier 318 consists of a pair of transistors 320 - 1 , 320 - 2 for amplifying each of the respective signal paths.
  • a reference voltage may be provided to control these preamplifiers 318 via reference stages 322 - 1 , 322 - 2 .
  • V IM1 and V IP1 represent the plus and minus signal paths after they have been sampled and held and after they have been subjected to the operation of the input switch 210 .
  • signal V IM1 will for a period of time have a value associated with it that depends on the value of the input charge Q P , and for a period of time then correspond to the value of input charge Q M .
  • V IP1 will for a time have a value that depends upon input charge Q M , and then take on a value for a period of time that depends on input charge Q P .
  • FIG. 4 is a set of timing diagrams that further explain the operation of the DC charge comparator circuit 20 .
  • the top signal trace 40 represents the A/B state of the mode switch 210 .
  • integrator A 220 -A
  • the output of integrator A is shown in signal trace 41 .
  • the switch set in the A mode after being pre-charged at time T 1 , the integrator output will slowly ramp down as each successive charge is fed through the pipeline.
  • a time T 2 is reached that corresponds to the rising edge of a clock signal fed to the sampling switch 222 .
  • the remaining charge on the integrator 220 -A is approximately 2.2 volts.
  • This voltage will then be stored by the sampling capacitor 223 -A- 1 so that its output, Q A-1 , is also set to 2.2 volts, as shown in trace 44 .
  • the integrator 220 -B for signal path B will be pre-charged at time T 1 and gradually reach a particular voltage at time T 2 .
  • This final voltage will be different for the B path, at 2.1 volts for example, due to the difference on charge Q M .
  • This voltage will be stored in the capacitor 223 -B- 1 as output Q B-1 as shown in trace 45 .
  • the comparator output signal 48 will stay at a logic 1 or high logic state. The signal can then be fed back to the microprocessor 30 to effect an adjustment to the reference charge generators 25 -P, 25 -M to increase the level of Q M .
  • Q M is increased to a level larger than Q P
  • the comparator output will switch to logic 0 or low state.
  • FIG. 2 it is suggested by FIG. 2 that adjustments will be made such that the charge Q M is gradually increased from 39 fc up to 40 fc, eventually reaching a point where the two input charges are equal.
  • a redirecting switch or “chopper” to feed a pair of integrators, to compare the integrator result at a first time with that as of a second time.

Abstract

A Direct Current (DC) charge comparator that provides low input offset by feeding complimentary plus and minus charge inputs to a single amplification path via an alternate input path switch. Multiple sample and hold circuits at the output of the amplification path permit comparison of the result when each of the charge inputs travels down each of the paths, to determine a correction.

Description

RELATED APPLICATION
This application claims the benefit of U.S. Provisional Application No. 60/585,611, filed on Jul. 6, 2004, the entire content of which is incorporated herein by reference.
BACKGROUND OF THE INVENTION
The present invention relates to charge comparators, especially those which may be used with Charge Coupled Device (CCD) pipeline-based structures.
Circuits for performing signal processing functions are now common in numerous consumer devices such as digital cameras, cellular telephones, wireless data network equipment, audio devices such as MP3 players, video equipment such as Digital Video Disc (DVD) players, High Definition Digital Television (HDTV) equipment and numerous other products. It is well known that Charge Coupled Devices (CCDs) circuits may be used to implement many of the signal processing functions required in such products.
One circuit, called a Charge to Digital (QDC) converter, is used to convert an input analog voltage to digital data. One way to implement a QDC is as a successive approximation type converter that includes a number of charge storage stages arranged as a serial pipeline register. The input signal voltage is typically represented as a pair of complimentary charges which are processed in positive (plus) and negative (minus) signal paths. In this type of converter, the complimentary input charges pass from stage to stage down respective pipelines dedicated to processing the plus and minus signals.
One critical component of a QDC is the reference charge comparator used at each stage. The reference charge comparator compares an input charge amount to a reference charge amount, and then optionally adds a reference charge amount to each charge as it travels through the stage.
Accurate comparison of the charge input to each stage is therefore an extremely important part of assuring overall QDC accuracy. Unfortunately, Direct Current (DC) and/or Analog Current (AC) offset input errors can be introduced into these charge comparator circuits quite easily.
In a differential QDC, if a different input offset is introduced in the plus path than in the minus path, this can also result in erroneous results. Even a slight offset in the amount of a reference charge comparison result can thus have a ripple effect as the charges pass down multiple pipeline stages.
SUMMARY OF THE INVENTION
The invention is a Direct Current (DC) charge comparator that provides low input offset. Low offset is achieved through a single final amplification path using an alternate path switch and a track and hold input circuits.
More particularly, the two complimentary charge inputs are each first fed to a cross point switch. In a first state, the switch sends the input plus signal charge down a first path to first output and the minus signal charge down a second path to a second output. This is called the “non-inverted” condition. After a time, the state of the switch is swapped, so that the plus charge travels down a path to the second output, and so that the minus charge down a path to the first output. This is called the “inverted” condition of the switch.
The charges appearing at each switch output are then integrated, and the integrated outputs are then sampled and stored, such as by storage capacitors. The storage capacitors can be precharged to a preset voltage before the switch state is swapped and the output sampled and stored again. These outputs are preferably tracked by a sample and hold circuit, to avoid spikes close to the comparator decision times.
The output of the sample and hold circuit is then typically amplified before further processing.
The circuit thus provides a pair of outputs, in each of two different states. One pair of output represents the amplified and sampled plus and minus inputs in the non-inverted switch state, and another pair of outputs represents the amplified and sampled plus and minus inputs in the inverted switch state.
These outputs are then compared, preferably by using a differential difference amplifier, so that the response to a plus input in the non-inverted condition (that is, due to the plus charge traveling along one path) is compared to the response to a plus input in the inverted condition (that is, due to the plus charge traveling along the other path). The minus charges are similarly compared.
Since the input offset is amplified in the same way for both the inverted and non-inverted switch conditions, the input offset is effectively cancelled by the difference amplifier. As a result, any input charge differences are more accurately determined.
BRIEF DESCRIPTION OF THE DRAWINGS
The foregoing and other objects, features and advantages of the invention will be apparent from the following more particular description of preferred embodiments of the invention, as illustrated in the accompanying drawings in which like reference characters refer to the same parts throughout the different views. The drawings are not necessarily to scale, emphasis instead being placed upon illustrating the principles of the invention.
FIG. 1 is a high level diagram of a Charge to Digital (QDC) converter that may use a DC sensor according the present invention.
FIG. 2 is a more detailed block diagram of the DC sensor.
FIG. 3 is a detailed circuit diagram of portions of the DC sensor.
FIG. 4 is a timing diagram for the DC sensor.
DETAILED DESCRIPTION OF A PREFERRED EMBODIMENT
A description of preferred embodiments of the invention follows.
FIG. 1 is a block diagram of device 10 that may use a Direct Current (DC) sensor 20 according to the present invention. The illustrated device 10 is a Charge to Digital converter (QDC), but it should be understood that the DC sensor 20 may be used in other types of circuits adopted for processing charge packets.
QDC 10 is a so-called successive approximation type converter that uses a number of charge storage stages arranged as a serial pipeline register. In this type of converter, generally speaking, an input source charge passes from stage to stage along the pipeline. A reference charge generator and a charge splitter connected to each stage generate a reference charge signal for that stage. The reference charge signal is then optionally added to the charge as it travels down the pipeline, depending upon the comparison result. In the illustrated circuit there are actually two pipelines. That is, charges are carried in the circuit as complimentary pairs, which correspond to a complimentary representation of the input signals. In general, the overall operation of QDC 10 is similar to the QDC described in U.S. Pat. No. 5,579,007 issued to Paul.
It is desirable to be able to compare the charges at the outputs of the two pipelines. The present invention relates to an improvement in the accuracy of a charge comparison operation carried out within QDC 10. Referring to FIG. 1 more particularly, an input voltage is presented as a complimentary pair of voltages, VinP and VinM, representing a positive (plus) and a negative (minus) version of the input signal to be converted. Switches 22-P and 22-M, one for each of the plus and minus paths, provide the selected input signal to a corresponding sampler 23-P and 23-M.
The samplers 23 each convert their respective input voltage to a charge. The charges output by the samplers 23 are then fed to an input stage of a respective charge pipeline 24-P, 24-M. The charge pipelines 24 may each use a Charge Coupled Device (CCD) analog shift register. The plus and minus paths through the converter 10 also have a respective Digital to Analog (DAC) ladder 27-P, 27-M. Although not pertinent to the present invention, it should be noted that each charge ladder 27 has a number of internal reference charge generators and a number of adjustable charge splitters.
The DC sensor 20 is used for comparing the output charge from plus CCD pipeline 24-M to the output of minus CCD pipeline 24-P calibrates the circuit 10 in such a way that a low input offset is provided. The basic idea is to provide a circuit that determines a difference between the charges provided in the complimentary charge paths, by periodically swapping the connection between the inputs and the comparison circuits.
FIG. 2 shows one embodiment of DC sensor 20 in more detail. In this embodiment, DC sensor 20 consists of an input cross point (A/B) switch 210, integrators 220-A, 220-B, prechargers 221-A, 221-B, amplifier 215, sampling switches, 222-A-1, 222-A-2, 222-B-1, 222-B-2, sampling capacitors 223-A-1, 223-A-2, 223-B-1, 223-B-2 and output difference amplifier 225. Positive and negative charges, QM, QP, such as may be provided by the CCD pipelines 24-P, 24-M are first received at the switch 210. The charges may be input at a relatively high clock rate of, for example, 100 Megahertz (MHz) or higher.
The switch 210 allows for either the plus charge QM or the minus charge QP to be fed to the respective switch 210 output port A or B. Thus, in a first or “non-inverted” state, the switch 210 feeds QM to output A and QP to output B; in the other, or “inverted” state, switch 210 feeds charge QP to output A and QM to output B.
The A/B state or mode of the switch is changed at a rate which is somewhat slower than the input sample rate. In one embodiment, for example, the A/B toggle rate may be 1/48th of the input charge sample rate.
The respective outputs of the switch 210 therefore are a series of charges that for a length of time correspond to the signal charges provided on input QM, followed by a series of the signal charges provided on input QP for a subsequent length of time, then followed again by a series of the charges on input QM, then the QP charges again, etc.
The switch outputs A and B can thus be thought of as having two states—a normal or “non-inverted” state when the switch 210 is in one position, and an inverted state when the switch is 210 is in the other position.
There is an integrator 220-A, 220-B associated with each of the A and B outputs. The integrators 220 are of the pre-chargeable type such that they are recharged to a preset voltage by the respective pre-charger 221 before each cycle of operation.
An amplifier 215 provides amplified versions of the integrator outputs for further processing. In particular, the integrator outputs are amplified and then fed to a set of four sampling switches 222-A-1, 222-A-2, 222-B-1, 222-B-2 and four sampling capacitors 223-A-1, 223-A-2, 223-B-1, and 223-B-2. There is a sampling switch 222 and corresponding capacitor 223 for storing each possible combination of switch state and input signal path—that is separate a sampling switch is provided for storing the integration result when (1) charge QP is coupled to switch port A, (2) charge QM is coupled to switch port B, (3) charge QP is coupled to switch port B, and (4) charge QM is coupled to switch port A.
The resulting pair of differential, sampled charges (carried on the four capacitor ouputs) are then compared using the differential difference amplifier 225. Since the input offset is amplified the same way for both the inverted and non-inverted input charge conditions (i.e., for both modes of the switch 210) any difference is effectively cancelled by the difference amplifier 225. Therefore, only the input charges themselves end up being compared, and any input offset is cancelled.
The output of the difference amplifier, which may be a digital bit, can then be fed back to control circuits such as a reference charge input, or calibration circuits.
A more detailed circuit diagram of certain portion of the DC charge comparator 20 is shown in FIG. 3. The input switch 210, integrator pre-charge circuits 221, integrating capacitors 223, as well as a first stage of amplifier 220 are shown in much greater detail in this drawing. As shown the input chargers QP and QM are fed to a respective portions of the input switch 210. The input switch 210 consists of four transistors arranged in pairs. The first transistor pair 310-1 and 310-2 are coupled to receive the plus charge QP, and transistor pair 311-1 and 311-2 are arranged to receive the minus charge QM. In accordance with the state of the A/B input signal, the transistor pairs select their respective input charges to be passed along one of two outputs, either drain P1 or drain M1.
Thus, in a first mode where the A/B input is set to the A state, input charge QP will be fed to the drain P1 output and the input charge QM will be fed to the drain M1 output; when the input A/B is switched to the B mode, input charge QP is steered to the drain M1 output and input charge QM is steered to the drain P1 output.
A precharge circuit 221 is used to precharge the integrating capacitors. Specifically, precharge circuit 221 consists of a pair of transistors 313-1, 313-2 that respectively receive the drain P1 and drain M1 signals. The gates terminals of these transistors 313 are controlled by a clock input KPCH that determines the precharger state.
Integrating capacitors 314 are arranged to be fed to be coupled to the source terminals of respective transistors 313-1 and 313-2. Although four (4) capacitors are shown (with a pair of capacitors being necessary to provide the required capacitance for each path) other configurations for capacitors 314 are possible.
The integrated signals are then fed to an amplifier 215 in the preferred embodiment they are first fed, however, through a preamplifier 318. The preamplifier 318 consists of a pair of transistors 320-1, 320-2 for amplifying each of the respective signal paths. A reference voltage may be provided to control these preamplifiers 318 via reference stages 322-1, 322-2.
The result is to provide a pair of voltages VIM1 and VIP1 to the amplifier 215 that represent the plus and minus signal paths after they have been sampled and held and after they have been subjected to the operation of the input switch 210. In particular, signal VIM1 will for a period of time have a value associated with it that depends on the value of the input charge QP, and for a period of time then correspond to the value of input charge QM. Likewise, VIP1 will for a time have a value that depends upon input charge QM, and then take on a value for a period of time that depends on input charge QP.
FIG. 4 is a set of timing diagrams that further explain the operation of the DC charge comparator circuit 20.
The top signal trace 40 represents the A/B state of the mode switch 210.
Recall that a reference charge is fed to the input of the DC sensor 20. For the sake of the following discussion, let us assume an example situation where there is a slight difference in the amount of the reference charge fed to the two signal paths. In the example scenario shown in FIG. 4, an input reference charge of about 40 femto-coulombs (fc) is provided to the plus charge path QP, but an input reference charge of only 39 fc is provided to the minus QM path.
The output of integrator A (220-A) is shown in signal trace 41. With the switch set in the A mode, after being pre-charged at time T1, the integrator output will slowly ramp down as each successive charge is fed through the pipeline. Eventually, a time T2 is reached that corresponds to the rising edge of a clock signal fed to the sampling switch 222. At this point, the remaining charge on the integrator 220-A is approximately 2.2 volts. This voltage will then be stored by the sampling capacitor 223-A-1 so that its output, QA-1, is also set to 2.2 volts, as shown in trace 44.
In a similar operation, the integrator 220-B for signal path B will be pre-charged at time T1 and gradually reach a particular voltage at time T2. This final voltage will be different for the B path, at 2.1 volts for example, due to the difference on charge QM. This voltage will be stored in the capacitor 223-B-1 as output QB-1 as shown in trace 45.
When the state of the A/B switch 210 changes again, the input charges fed to paths A and B are also swapped. Thus, the outputs of the integrators will also have been swapped at time T3, the output of integrator 220-A will be at 2.1 v, and the output of integrator 220-B will be at 2.2 v.
These voltages will then be stored on the corresponding capacitors 223 as output QA-2 shown in trace 46 and QB-2 shown in trace 47.
Therefore, due to the difference in input charge QM and QP of only about one (1) femto-coulomb, the comparator output signal 48 will stay at a logic 1 or high logic state. The signal can then be fed back to the microprocessor 30 to effect an adjustment to the reference charge generators 25-P, 25-M to increase the level of QM. When QM is increased to a level larger than QP, the comparator output will switch to logic 0 or low state. In the illustrated example, it is suggested by FIG. 2 that adjustments will be made such that the charge QM is gradually increased from 39 fc up to 40 fc, eventually reaching a point where the two input charges are equal.
Since the input offset is amplified through the same path for both the inverted, and non-inverted switch states, it is effectively cancelled by the difference amplifier and only differences in the input charges are compared.
Among the novel aspects believed to exist with the present invention is the use of a redirecting switch or “chopper” to feed a pair of integrators, to compare the integrator result at a first time with that as of a second time.
While this invention has been particularly shown and described with references to preferred embodiments thereof, it will be understood by those skilled in the art that various changes in form and details may be made therein without departing from the scope of the invention encompassed by the appended claims.

Claims (21)

What is claimed is:
1. A charge comparator comprising:
a switch connected to receive a pair of charge inputs as a plus charge input and a minus charge input, with the switch having a first state wherein the plus signal charge is coupled to a first output and the minus signal charge is coupled to a second output, and a second state wherein the plus charge input is coupled to the second output and the minus charge input is coupled to the first output;
a pair of charge integrators, connected to the first and second switch outputs, to provide a first integrated output signal and a second integrated output signal;
a pair of sample and hold circuits, connected to sample and hold respective ones of the first and second integrated output signals; and
a difference amplifier, coupled to the pair of sample and hold circuits, to determine a difference between the outputs of the sample and hold circuits.
2. A charge comparator comprising:
a switch connected to receive a pair of charge inputs as a plus charge input and a minus charge input, with the switch having a first state wherein the plus signal charge is coupled to a first output and the minus signal charge is coupled to a second output, and a second state wherein the plus charge input is coupled to the second output and the minus charge input is coupled to the first output;
a pair of charge integrators, connected to the first and second switch outputs, to provide a first integrated output signal and a second integrated output signal;
a pair of sample and hold circuits, connected to sample and hold respective ones of the first and second integrated output signals;
a difference amplifier, coupled to the pair of sample and hold circuits, to determine a difference between the outputs of the sample and hold circuits; and
a signal amplifier, connected to the output of the integrators, to provide an amplified output thereof.
3. A charge comparator as in claim 2 additionally comprising:
a second pair of sample and hold circuits, connected to cooperate with the first pair of sample and hold circuits, such that in a first mode, the first pair of sample and hold circuits stores respective integrated charge samples from the plus charge input and minus charge input, and such that in a second mode, the second pair of sample and hold circuits stores the plus signal charge and the minus signal charge, respectively.
4. A charge comparator as in claim 3 wherein the difference amplifier is connected to determine the difference between the output of the first pair of sample and hold circuits in a first mode and is connected to determine a difference in the outputs between the second pair of sample and hold circuit outputs in a second mode.
5. A charge comparator as in claim 2 wherein the charge integrators integrate the respective input charges over multiple clock periods prior to operating the sample and hold circuit.
6. A charge comparator as in claim 2 additionally wherein the difference amplifier compares a charge integrator result at a first time with a charge integrator result a second time, such that a plus charge input applied with the switch in one state is compared with the plus charge input with the switch compared in another state.
7. A charge comparator as in claim 2 wherein the amplifier output in a non-inverted switch state is compared to an amplifier output in an inverted switch state, such that when fed to the differential difference amplifier any input offset is amplified in the same way for both the inverted and non-inverted switch conditions, to cancel an input offset.
8. A charge comparator as in claim 1 additionally comprising:
a second pair of sample and hold circuits, connected to cooperate with the first pair of sample and hold circuits, such that in a first mode, the first pair of sample and hold circuits stores respective integrated charge samples from the plus charge input and minus charge input, and such that in a second mode, the second pair of sample and hold circuits stores the plus signal charge and the minus signal charge, respectively.
9. A charge comparator as in claim 8 wherein the difference amplifier is connected to determine the difference between the output of the first pair of sample and hold circuits in a first mode and is connected to determine a difference in the outputs between the second pair of sample and hold circuit outputs in a second mode.
10. A charge comparator as in claim 1 wherein the charge integrators integrate the respective input charges over multiple clock periods prior to operating the sample and hold circuit.
11. A charge comparator as in claim 1 additionally wherein the difference amplifier compares a charge integrator result at a first time with a charge integrator result a second time, such that a plus charge input applied with the switch in one state is compared with the plus charge input with the switch compared in another state.
12. A charge comparator as in claim 1 wherein the amplifier output in a non-inverted switch state is compared to an amplifier output in an inverted switch state, such that when fed to the differential difference amplifier any input offset is amplified in the same way for both the inverted and non-inverted switch conditions, to cancel an input offset.
13. An apparatus for converting an input charge to a digital value comprising:
a first charge pipeline for accepting a first pipeline charge input, and providing a first pipeline charge output;
a second charge pipeline for receiving a second pipeline charge input, and providing a second pipeline charge output;
the first and second charge pipeline inputs representing the input charge as a complimentary pair of input charges;
a first and second reference charge generator, for generating, respectively, a first and second reference charge representing a complimentary pair of reference charges;
a first and second charge domain digital-to-analog converter, coupled to respective ones of the first and second reference charge generators and coupled to respective ones of the first and second charge pipelines, to provide a first and second output charge representative of a complimentary pair of digital values; and
a charge offset sensor coupled to the first and second charge pipeline outputs, the charge offset sensor having
a first sensor state wherein the first pipeline charge output is coupled to a first sensor output and the second pipeline charge output is coupled to a second sensor output,
a second sensor state wherein the first pipeline charge output is coupled to the second sensor output and the second pipeline charge output is coupled to the first sensor output,
a pair of charge integrators, connected to the first and second sensor outputs, to provide a first integrated output signal and a second integrated output signal and
the charge sensor further determining a charge offset introduced by the apparatus by comparing the first integrated output signal provided in the first sensor state to the second integrated output signal provided in the second sensor state, and for also comparing the second integrated output signal provided in the first sensor state to the first integrated output signal provided in the second sensor state.
14. A method for charge comparison comprising:
receiving a complimentary pair of signal charge inputs as a plus charge input and a minus charge input;
in a first state, coupling the plus charge input to a first output and the minus charge input to a second output,
in a second state, coupling the plus charge input to the second output and the minus charge input to the first output;
integrating the first and second outputs to provide a first integrated output signal and a second integrated output signal;
a first step of sampling and holding respective ones of the first and second integrated output signals in the first state, to provide first and second sample and hold output signals;
a second step of sampling and holding respective ones of the first and second integrated output signals in the second state, to provide third and fourth sample and hold output signals; and
determining a difference between the first and second sample and hold output signals and the third and fourth sample and hold output signals.
15. An apparatus for converting an input charge to a digital value comprising:
a first charge pipeline for accepting a first pipeline charge input, and providing a first pipeline charge output;
a second charge pipeline for receiving a second pipeline charge input, and providing a second pipeline charge output;
the first and second charge pipeline inputs representing the input charge as a complimentary pair of input charges;
a first and second reference charge generator, for generating, respectively, a first and second reference charge representing a complimentary pair of reference charges;
a first and second charge domain digital-to-analog converter, coupled to respective ones of the first and second reference charge generators and coupled to respective ones of the first and second charge pipelines, to provide a first and second output charge representative of a complimentary pair of digital values; and
a charge offset sensor coupled to the first and second charge pipeline outputs, wherein charge offset sensor further comprises:
a switch connected to receive a pair of charge inputs as a plus charge input and a minus charge input, with the switch having a first state wherein the plus signal charge is coupled to a first output and the minus signal charge is coupled to a second output, and a second state wherein the plus charge input is coupled to the second output and the minus charge input is coupled to the first output; and
a pair of charge integrators, connected to the first and second switch outputs, to provide a first integrated output signal and a second integrated output signal.
16. An apparatus as in claim 15 wherein the charge offset sensor further comprises:
a pair of sample and hold circuits, connected to sample and hold respective ones of the first and second integrated output signals.
17. An apparatus as in claim 16 wherein the charge offset sensor further comprises:
a difference amplifier, coupled to the pair of sample and hold circuits, to determine a difference between the outputs of the sample and hold circuits.
18. An apparatus as in claim 17 wherein the charge offset sensor further comprises:
a signal amplifier, connected to the output of the integrators, to provide an amplified output thereof.
19. An apparatus as in claim 17 additionally comprising:
a second pair of sample and hold circuits, connected to cooperate with the first pair of sample and hold circuits, such that in a first mode, the first pair of sample and hold circuits stores respective integrated charge samples from the plus charge input and minus charge input, and such that in a second mode, the second pair of sample and hold circuits stores the plus signal charge and the minus signal charge, respectively.
20. An apparatus as in claim 19 wherein the difference amplifier is connected to determine the difference between the output of the first pair of sample and hold circuits in the first mode and is connected to determine a difference in the outputs between the second pair of sample and hold circuit outputs in the second mode.
21. An apparatus as in claim 19 wherein the difference amplifier compares a charge integrator result at a first time with a charge integrator result a second time, such that a plus charge input applied with the switch in one state is compared with the plus charge input with the switch compared in another state.
US12/322,658 2004-07-06 2009-02-05 Charge comparator with low input offset Expired - Fee Related USRE44410E1 (en)

Priority Applications (1)

Application Number Priority Date Filing Date Title
US12/322,658 USRE44410E1 (en) 2004-07-06 2009-02-05 Charge comparator with low input offset

Applications Claiming Priority (3)

Application Number Priority Date Filing Date Title
US58561104P 2004-07-06 2004-07-06
US11/175,994 US7173558B2 (en) 2004-07-06 2005-07-06 Charge comparator with low input offset
US12/322,658 USRE44410E1 (en) 2004-07-06 2009-02-05 Charge comparator with low input offset

Related Parent Applications (1)

Application Number Title Priority Date Filing Date
US11/175,994 Reissue US7173558B2 (en) 2004-07-06 2005-07-06 Charge comparator with low input offset

Publications (1)

Publication Number Publication Date
USRE44410E1 true USRE44410E1 (en) 2013-08-06

Family

ID=35787626

Family Applications (2)

Application Number Title Priority Date Filing Date
US11/175,994 Ceased US7173558B2 (en) 2004-07-06 2005-07-06 Charge comparator with low input offset
US12/322,658 Expired - Fee Related USRE44410E1 (en) 2004-07-06 2009-02-05 Charge comparator with low input offset

Family Applications Before (1)

Application Number Title Priority Date Filing Date
US11/175,994 Ceased US7173558B2 (en) 2004-07-06 2005-07-06 Charge comparator with low input offset

Country Status (2)

Country Link
US (2) US7173558B2 (en)
WO (1) WO2006014500A2 (en)

Families Citing this family (7)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US7358876B1 (en) * 2006-02-02 2008-04-15 Marvell International Ltd. Mixed-mode analog offset cancellation for data conversion systems
US8587465B2 (en) 2011-10-11 2013-11-19 International Business Machines Corporation Successive approximation analog to digital converter with comparator input toggling
US8659360B2 (en) 2011-12-28 2014-02-25 St-Ericsson Sa Charge-to-digital timer
US8618965B2 (en) * 2011-12-28 2013-12-31 St-Ericsson Sa Calibration of a charge-to-digital timer
US9379729B2 (en) 2011-12-28 2016-06-28 St-Ericsson Sa Resistive/residue charge-to-digital timer
US20190050012A1 (en) * 2017-08-10 2019-02-14 Macronix International Co., Ltd. Voltage regulator with improved slew rate
JP2020198524A (en) * 2019-05-31 2020-12-10 ルネサスエレクトロニクス株式会社 Semiconductor device

Citations (7)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4121248A (en) 1977-03-07 1978-10-17 Texas Instruments Incorporated Streak reduction system for FLIR display
US5008698A (en) 1987-09-28 1991-04-16 Kyocera Corporation Control apparatus for image sensor
US5661397A (en) 1995-09-22 1997-08-26 H. R. Textron Inc. Demodulator circuit for determining position, velocity and acceleration of displacement sensor independent of frequency or amplitude changes in sensor excitation signal
US5754056A (en) 1996-04-23 1998-05-19 David Sarnoff Research Center, Inc. Charge detector with long integration time
US5929800A (en) 1996-08-05 1999-07-27 California Institute Of Technology Charge integration successive approximation analog-to-digital converter for focal plane applications using a single amplifier
US6355926B1 (en) 1999-08-13 2002-03-12 Xerox Corporation Raster output scanner beam steering
US6788563B2 (en) 2000-08-24 2004-09-07 Thin Film Electronics Asa Sensing device for a passive matrix memory and a read method for use therewith

Patent Citations (7)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4121248A (en) 1977-03-07 1978-10-17 Texas Instruments Incorporated Streak reduction system for FLIR display
US5008698A (en) 1987-09-28 1991-04-16 Kyocera Corporation Control apparatus for image sensor
US5661397A (en) 1995-09-22 1997-08-26 H. R. Textron Inc. Demodulator circuit for determining position, velocity and acceleration of displacement sensor independent of frequency or amplitude changes in sensor excitation signal
US5754056A (en) 1996-04-23 1998-05-19 David Sarnoff Research Center, Inc. Charge detector with long integration time
US5929800A (en) 1996-08-05 1999-07-27 California Institute Of Technology Charge integration successive approximation analog-to-digital converter for focal plane applications using a single amplifier
US6355926B1 (en) 1999-08-13 2002-03-12 Xerox Corporation Raster output scanner beam steering
US6788563B2 (en) 2000-08-24 2004-09-07 Thin Film Electronics Asa Sensing device for a passive matrix memory and a read method for use therewith

Also Published As

Publication number Publication date
US20060017603A1 (en) 2006-01-26
WO2006014500A2 (en) 2006-02-09
WO2006014500A3 (en) 2006-07-20
US7173558B2 (en) 2007-02-06

Similar Documents

Publication Publication Date Title
US6384758B1 (en) High-speed sampler structures and methods
USRE44410E1 (en) Charge comparator with low input offset
US7126415B2 (en) Switched-capacitor circuits with reduced finite-gain effect
EP0749205B1 (en) Switched capacitor gain stage
US7733168B2 (en) Fully differential comparator and fully differential amplifier
US8368430B2 (en) Sample and hold circuit and A/D converter apparatus
US8004435B2 (en) Discrete-time circuit
US7525383B2 (en) Differential amplifier
US20090201051A1 (en) Sample-and-Hold Circuit and Pipeline Ad Converter Using Same
US8183889B2 (en) Common-mode insensitive sampler
US9716510B2 (en) Comparator circuits with constant input capacitance for a column-parallel single-slope ADC
JP2006115003A (en) Sample-hold circuit and pipeline a-d converter using the same
US6570411B1 (en) Switched-capacitor structures with reduced distortion and noise and enhanced isolation
US6304206B1 (en) Voltage comparator, operational amplifier and analog-to-digital conversion circuit employing the same
US10659027B2 (en) Comparator circuitry
US7248199B2 (en) Analog-to-digital converter
US6999019B2 (en) Subranging analog-to-digital converter with integrating sample-and-hold
US7764214B2 (en) Analog-to-digital converter for converting input analog signal into digital signal through multiple conversion processings
KR930007719B1 (en) Analog to digital converter circuit
US8232904B2 (en) Folding analog-to-digital converter
US20060261900A1 (en) Buffer amplifiers with enhanced efficiency
US7414556B2 (en) Analog-to-digital converter
JP2707471B2 (en) Sample and hold amplifier for integrated circuits
US7385536B2 (en) Methods and circuits for output of sample-and-hold in pipelined ADC
EP2106586B1 (en) Analog error correction for a pipelined charge-domain a/d converter

Legal Events

Date Code Title Description
AS Assignment

Owner name: MORGAN STANLEY & CO. INCORPORATED, NEW YORK

Free format text: SECURITY AGREEMENT;ASSIGNORS:INTERSIL CORPORATION;TECHWELL, INC.;INTERSIL COMMUNICATIONS, INC.;AND OTHERS;REEL/FRAME:024312/0163

Effective date: 20100427

CC Certificate of correction
AS Assignment

Owner name: KENET LLC, DELAWARE

Free format text: CHANGE OF NAME;ASSIGNOR:KENET, INC.;REEL/FRAME:032621/0922

Effective date: 20111223

Owner name: KENET, INC., MASSACHUSETTS

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:DEMIRDAG, CUNEYT;ANTHONY, MICHAEL P.;SIGNING DATES FROM 20050908 TO 20050920;REEL/FRAME:032617/0917

Owner name: INTERSIL AMERICAS LLC, CALIFORNIA

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:KENET LLC;REEL/FRAME:032618/0066

Effective date: 20130329

FPAY Fee payment

Year of fee payment: 8

FEPP Fee payment procedure

Free format text: MAINTENANCE FEE REMINDER MAILED (ORIGINAL EVENT CODE: REM.); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY

LAPS Lapse for failure to pay maintenance fees

Free format text: PATENT EXPIRED FOR FAILURE TO PAY MAINTENANCE FEES (ORIGINAL EVENT CODE: EXP.); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY