USRE37569E1 - High-speed modem synchronized to a remote codec - Google Patents
High-speed modem synchronized to a remote codec Download PDFInfo
- Publication number
- USRE37569E1 USRE37569E1 US08/805,831 US80583197A USRE37569E US RE37569 E1 USRE37569 E1 US RE37569E1 US 80583197 A US80583197 A US 80583197A US RE37569 E USRE37569 E US RE37569E
- Authority
- US
- United States
- Prior art keywords
- modem
- analog
- signal
- converter
- clock
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Expired - Lifetime
Links
Images
Classifications
-
- H—ELECTRICITY
- H04—ELECTRIC COMMUNICATION TECHNIQUE
- H04L—TRANSMISSION OF DIGITAL INFORMATION, e.g. TELEGRAPHIC COMMUNICATION
- H04L7/00—Arrangements for synchronising receiver with transmitter
- H04L7/0054—Detection of the synchronisation error by features other than the received signal transition
-
- H—ELECTRICITY
- H04—ELECTRIC COMMUNICATION TECHNIQUE
- H04B—TRANSMISSION
- H04B14/00—Transmission systems not characterised by the medium used for transmission
- H04B14/02—Transmission systems not characterised by the medium used for transmission characterised by the use of pulse modulation
- H04B14/04—Transmission systems not characterised by the medium used for transmission characterised by the use of pulse modulation using pulse code modulation
- H04B14/046—Systems or methods for reducing noise or bandwidth
-
- H—ELECTRICITY
- H04—ELECTRIC COMMUNICATION TECHNIQUE
- H04L—TRANSMISSION OF DIGITAL INFORMATION, e.g. TELEGRAPHIC COMMUNICATION
- H04L25/00—Baseband systems
- H04L25/38—Synchronous or start-stop systems, e.g. for Baudot code
- H04L25/40—Transmitting circuits; Receiving circuits
- H04L25/49—Transmitting circuits; Receiving circuits using code conversion at the transmitter; using predistortion; using insertion of idle bits for obtaining a desired frequency spectrum; using three or more amplitude levels ; Baseband coding techniques specific to data transmission systems
- H04L25/4917—Transmitting circuits; Receiving circuits using code conversion at the transmitter; using predistortion; using insertion of idle bits for obtaining a desired frequency spectrum; using three or more amplitude levels ; Baseband coding techniques specific to data transmission systems using multilevel codes
- H04L25/4927—Transmitting circuits; Receiving circuits using code conversion at the transmitter; using predistortion; using insertion of idle bits for obtaining a desired frequency spectrum; using three or more amplitude levels ; Baseband coding techniques specific to data transmission systems using multilevel codes using levels matched to the quantisation levels of the channel
-
- H—ELECTRICITY
- H04—ELECTRIC COMMUNICATION TECHNIQUE
- H04L—TRANSMISSION OF DIGITAL INFORMATION, e.g. TELEGRAPHIC COMMUNICATION
- H04L7/00—Arrangements for synchronising receiver with transmitter
- H04L7/02—Speed or phase control by the received code signals, the signals containing no special synchronisation information
- H04L7/033—Speed or phase control by the received code signals, the signals containing no special synchronisation information using the transitions of the received signal to control the phase of the synchronising-signal-generating means, e.g. using a phase-locked loop
- H04L7/0334—Processing of samples having at least three levels, e.g. soft decisions
Definitions
- This invention relates to transmission of digital information over an analog medium in tandem with a digital network and, more particularly, this invention relates to high-speed modems.
- U.S. Pat No. 4,924,492 describes a number of approaches for transmitting digital information over an analog transmission medium. To summarize, it describes a number of techniques for combining bits in a signal stream into digital words, converting those words into symbols, associating an analog signal with each symbol, and combining the analog signals to form a contiguous signal that is transmitted over an analog transmission medium. For example, with 3-bit coding, which corresponds to 8 levels and a symbol rate of 160,000 symbols per second, a PAM baseband signal of 80 kHz bandwidth can provide passage to a digital signal of 480 kb/s rate.
- voiceband channels are digitized and multiplexed to form a single 1.544 Mb/s stream. Specifically, each 3.5 kHz channel is sampled with an 8 kHz clock, and each sample is resolved into one of 256 levels that are represented by 8 bits, resulting in a 64 kb/s rate. Twenty four such channels of 64 kb/s each are combined with framing and other control bits to form a 1.544 Mb/s stream.
- the channel capacity is in the range of 30 kb/s, assuming a nominal bandwidth of between 3 to 3.5 kHz and a signal-to-noise ratio of about 30 dB. This is based on Shannon's classical work.
- the D channel bank provides a capacity that nominally is 64 kb/s. (Actually the capacity is not quite 64 kb/s because some capacity is allocated to signaling and line coding restrictions.)
- a modem that operates reliably at a symbol rate (e.g., 7 kHz) that corresponds to twice the channel bandwidth even when it is coupled to a receiving A/D converter that operates under control of a clock that operates at a faster rate than this symbol rate (e.g., at 8 kHz).
- This modem is realized by synchronizing the modem's operation to the A/D's clock.
- the modem's output is conditioned by adjusting it to the A/D converter's sampling times and slicing levels so that the quantization noise problem existent in conventional arrangements is avoided. To do this properly, the intersymbol interference should also be minimized.
- the intersymbol interference is minimized in one embodiment by forming the modem's output from a collection of analog samples that have a zero value at all but predefined sampling instances of the A/D's sampling clock.
- the signal created at the modem is preconditioned to take account of the intersymbol interference.
- the position and value of this interference is computed at the receiver and subtracted from the received signal.
- the synchronizing of the modem's operation to the receiving A/D's clock is accomplished in a number of steps. First, the receiving A/D converter's clock is detected, then its phase is ascertained, thereafter the A/D converter's slicing levels are ascertained, and finally the transmission medium's transfer characteristics are equalized.
- FIGS. 1 and 2 present two analog sample waveforms that may be employed in a modem structured in accordance with this invention
- FIG. 3 presents the structure for advantageously utilizing the FIGS. 1 and 2 waveforms
- FIG. 4 depicts a filter arrangement
- FIG. 5 presents a novel augmentation of the FIG. 4 filter arrangement that, in accord with the principles of this invention allows passing information through the filter at a burst rate that is higher than twice the bandwidth of the filter;
- FIG. 6 is a frequency domain image of a 3.5 kHz band limited signal
- FIG. 7 is a z-domain equivalent of the FIG. 6 signal, demonstrating the switching pattern needed for the switch of FIG. 5;
- FIG. 8 is a z-domain representation of a bandpass signal, demonstrating an switching altered pattern for the switch of FIG. 5;
- FIG. 9 illustrates the end-to-end arrangement employing the modem of this invention and points to the need for intersymbol interference correction at the receiving modem;
- FIG. 10 presents a block diagram of a portion of a receiving modem
- FIG. 11 depicts elements in the transmitting modem and in the channel bank that participate in the synchronization and equalization processes.
- the first is rooted in the fact that the modem has no knowledge of the timing of the sampling instants or the slicing levels at the channel bank.
- the second lies in the fact that there is a bandpass filter bandlimited to approximately 250 Hz-3500 Hz between the modem's D/A converter and the channel bank's A/D converter.
- the third lies in the unknown loss and distortion of the subscriber line between the modem and the channel bank.
- the D/A in the modem and the A/D in the channel bank can be made to appear transparent with respect to the communication of digital information when the D/A converts the digital signal to an analog signal that is sure to be reconverted to the same digital signal by the A/D converter. That means that the A/D converter is not allowed to create any quantination noise, and whatever analog sample is created must be captured by the A/D and converted back to digital form. As indicated above, that requires the A/D to be locked to the D/A.
- the arriving signal must be such that at the time of sampling it is close enough to the correct slicing level to result in the desired digital signal; i.e., the analog level must be s ⁇ , where s is the analog slicing level and ⁇ ]is less than 1 ⁇ 2 the step size, where ⁇ may depend on s.
- the A/D converter in the D channel bank is, in fact, preceded by a bandpass filter bandlimited to 250 Hz-3.5 kHz.
- this filter can be thought to be at the output of the modem's D/A, and indeed, one can install such a filter at the modem's output in addition to having such a filter at the input of the channel bank.
- the modem With a filter at the modem's output, the modem can be thought of as a circuit that develops an analog pulse of the appropriate amplitude (corresponding to the digital signal's value) and that pulse is filtered with a filter bandlimited to 250 Hz-3500 Hz.
- the filtered analog pulses are combined to form the contiguous analog signal at the modem's output.
- the simpler case of a 3.5 kHz lowpass filter to approximate the bandpass filter is described first. Then, the bandpass case is presented.
- the best analog pulses that the modem can generate are of the form sin ⁇ ⁇ ⁇ ⁇ ⁇ x ⁇ ⁇ ⁇ x
- non-uniform sampling is employed to transmit 7000 independent samples per second—which is possible with a 3.5 kHz low-pass output filter—with a timing that corresponds to an 8 kHz clock. This is accomplished by sending the 7000 independent samples per second in groups of 7 samples in each interval of 8 periods of the 8 kHz clock.
- each of the analog samples is of a magnitude that corresponds to the symbol that created the analog sample.
- f c is the total available bandwidth in the channel and T is the period of the channel bank's A/D converter's clock.
- the above-defined y p signals form the set of analog samples that are combined (after proper modification of their amplitudes in accordance with the incoming symbols) to form the analog output of the modem, as depicted in FIG. 3 .
- Switch 50 is a conventional analog (e.g. linear MOS) switch that connects an input lead to one of 8 output leads.
- Switch 50 is under control of a 3-bit counter 60 that is driven by channel bank's clock.
- the manner by which the channel bank clock is obtained by the FIG. 3 circuit is unimportant to the circuit's operation but, of course, in this application that is a concern. This concern is addressed below. Also, it should be kept in mind that some of the parameters in the FIG. 3 circuit are related directly to the numerical parameters employed in the specific application described herein.
- switch 50 has 8 outputs in direct consequence of the fact that an 8 kHz channel bank clock is assumed (giving a Nyquist band of 4 kHz) and the low-pass filter is 3.5 kHz wide. This results in a ratio of 7:8.
- filters 61 - 67 seven out of the eight outputs of switch 50 are connected to filters 61 - 67 .
- Each of the filters possesses one of the y p impulse responses, and the outputs of the filters are combined to form the output.
- Filters y p 's can be constructed in any of a number of conventional ways, such as with FIR filters.
- the eighth output of switch 50 is not connected.
- counter 60 is cycled through all of its 8 states, resulting in the condition that during one out of every eight clock periods the input on line 51 is not coupled to terminal 68 .
- Buffer 40 is interposed ahead of line 51 to account for the uneven transmission of signals to filters 61 - 67 .
- the input to buffer 40 supplies samples at a 7000 Hz rate, while the output of buffer 40 is at an 8000 Hz rate, with one out of every 8 clocks not delivering any data out of the buffer.
- Such data rate converters are fairly conventional so their design is not elaborated herein.
- the set of analog samples y p is designed for a particular band of a baseband signal. It is also possible to design a collection of analog samples for a bandpass signal. For example, if the bandpass signal is symmetrically situated in the 0 to 4000 Hz band, such as between 500 Hz and 3500 Hz, there would be a collection of six analog samples y p , with each crossing zero at six instances of an 8 clock period interval, corresponding to the passage of 6000 independent samples with each collection of 8000 clocks.
- the output is a collection of pulses that define the filter's impulse response, h k , where k is the sample instant index.
- This potential instability is eliminated in accordance with the principles of this invention by including a switch in the feedback loop as illustrated, for example, in FIG. 5 .
- the input signal is applied in FIG. 5 to the positive input of subtractor 100
- the output signal of subtractor 100 is applied to a switch 110
- the output of switch 110 is applied to discrete time transversal filter 120 having the impulse response h n ⁇ n .
- the output of filter 120 is applied to the negative input of subtractor 100 .
- the output of switch 110 is a sequence of samples such that when passed through filter h n results in exactly the correct levels, sans the inter-symbol interference.
- this filter corresponds to the waveshape in the sample-hold followed by the output filter of the modem followed by the filtering action of the transmission medium and followed still by the input filter the channel bank. In FIG. 5 it is represented by filter block 130 .
- FIG. 6 depicts a spectrum of an analog (baseband) signal that is band-limited to 3.5 kHz. When that signal is sampled, it maps onto the unit circle of the well-known z-transform shown in FIG. 7 (assuming a 8 kHz sampling clock). In FIG. 7, coordinate ( 1 , 0 ) corresponds to zero frequency and coordinate ( ⁇ 1 , 0 ) corresponds to frequencies 4000 Hz and ⁇ 4000 Hz.
- the band-limited nature of the FIG. 6 spectrum is indicated by the forbidden region shown as the shaded sector in FIG. 7, centered about the ( ⁇ 1 , 0 ) coordinate.
- FIG. 5 circuit is stable when switch 110 is opened in a regular pattern.
- the pattern of switch openings can be ascertained by starting at ( 1 , 0 ), progressing counter clockwise (i.e., up in frequency), and dividing the encountered region in the upper half of the circle—in this case an unshaded region—into small identical sectors such that the subsequent regions in the upper half of the circle (the shaded as well as the unshaded regions) are encompassed in identifiable small sectors.
- FIG. 8 presents a generalization of the above teachings to a bandpass (rather than a low-pass) case. This generalization is important because, in some practical applications, in particular that of the 50 kb/s modem, block 130 is a bandpass element and not a low-pass element. In FIG. 8 it is assumed that the bandpass frequencies range between 250 Hz and 3500 Hz.
- FIG. 8 circle is divided into sectors that yield the (full circle) sequence: 01111111111111000011111111110.
- FIG. 9 presents the end-to-end connection between a transmitting terminal and its destination.
- the transmitting terminal develops a digital signal that is applied to transmitting modem 200 , the modem sends its analog output signal over transmission medium 210 , the analog signal is received in channel bank input circuitry 220 (A/D converter), the digital signal developed by the channel bank is communicated over network 230 to an output block 240 of perhaps another channel bank (D/A converter).
- Block 240 develops an analog signal that is applied to transmission medium 250 and lastly, a receiver modem 260 accepts the signal provided by medium 250 and converts that signal to a digital stream that, hopefully, is identical to the digital stream applied to transmitting modem 200 .
- modem 200 develops an analog output signal such that, for 7 sampling periods in each set of 8 sampling periods, the A/D converter in element 220 receives analog levels which are precisely at the A/D's slicing levels at the time of sampling. For the eighth sampling period, the analog value is not necessarily at the slicing level. For the bandpass case, the switching is different.
- FIG. 10 presents a block diagram of a receiving modem that overcomes this impediment.
- the input signal is applied to subtracter element 300
- the output of subtracter element 300 is applied to the combination of elements 301 - 303 , which duplicates the FIG. 5 transmitting modem circuit. That is, element 301 is a subtractor which receives the output of subtractor 300 , the output of subtractor 301 is applied to switch 302 , and the output of switch 302 is applied to filter 303 .
- Filter 303 which is identical to filter 120 of the transmitting modem, applies its output to the negative input of subtracter 301 .
- the output of switch 302 is also applied to filter block 304 which is designed to emulate filter 130 of the transmitter.
- Coefficients h n are sent by the transmitting modem 200 to the receiving modem 260 during the start-up sequence.
- the output of subtractor 300 is a symbol stream that is identical to the symbol stream applied to the transmitter modem's subtractor 100 , then the output of filter block 303 corresponds to the samples that hit the A/D converter in element 220 .
- Codec block 305 is an element formed from a concatenation of an A/D converter such as the one in block 220 and a D/A converter such as the one in block 240 .
- Applying the output of filter block 304 to block 305 yields a signal out of block 305 that corresponds to a replica of the signal applied to block 305 as corrupted by the quantization noise.
- Subtracting the output of filter block 304 from the output of codec 305 in subtractor 306 duplicates the quantization noise developed at the output of block 240 . Since the quantization noise developed in block 240 is filtered as it passes through medium 250 and is further filtered at the input of receiving modem 260 , the output of subtractor 306 is applied in FIG.
- filter 307 which simulates the filtering action experienced by the signal developed by elements 240 , 250 and 260 .
- the output of filter 307 is then subtracted from the input applied to subtracter 300 to yield an output signal which corresponds to the symbol stream applied to summing circuit 100 in FIG. 5 .
- This signal is then decoded in accordance with conventional techniques.
- One basic requirement of this invention is for the communicating modems to be locked in both frequency and phase to the clock of the network's A/D converter with which they interact. Another is for the modems' transmitted levels to be locked to the receiving A/Ds' slicing levels. There is no requirement, however, that the receiving A/D must be part of a channel bank, although it is there where a substantial commercial applicability exists for the present invention. In viewing the arrangement of FIG. 9, it is noted that locking of the modem to the network's A/D clocks can be accomplished solely under control of the modem that originates the call, e.g., modem 200 .
- modem 200 may specify a connection to modem 260 and, upon connection, modem 260 can place itself in a loop-back mode.
- Modem 200 can then send a training sequence that passes through elements 210 , 220 , 230 , 240 , 250 and arrives at modem 260 . That sequence is then returned to modem 200 through elements 250 - 210 .
- the returning sequence will be greatly adulterated by noise. That is, the mismatch between the signals arriving at the A/D converter in element 220 (from modem 200 ) and the mismatch between the signals arriving at the A/D converter in element 240 (from modem 260 ) will cause the signal received by modem 200 to be different from that which it sent.
- Means within modem 200 are employed to change the signal levels sent by modem 200 , to synchronize on the clock of the incoming signal, and to change the phase of the received incoming clock signal; all with the aim of improving the fidelity of the received signal.
- One advantage of this approach is that a single modem, i.e., the originating modem, initiates control of the entire synchronization process.
- One disadvantage of this approach is that, under control of the originating modem, a separate synchronization process must be carried out for modem 260 .
- Another, and perhaps a more troubling disadvantage is the need to equalize the connection between modem 200 and element 220 while passing signals through the unequalized connection between element 240 and modem 260 and between modem 260 and elements 240 and 220 back to modem 200 .
- An alternative approach causes modem 260 to enter a training mode upon connection (rather than a loop-back mode), whereupon modem 260 sends a known training sequence to modem 200 ; while modem 200 sends a known training sequence to modem 260 .
- the two signal paths (modem 200 transmitting to modem 260 and modem 260 transmitting to modem 200 ) are trained simultaneously. Simultaneous training of the two paths has the advantage that each path contains fewer sources of error.
- An even further advantage is derived from a training approach that subdivides the problem into four segments: separately training the path from modem 200 to element 220 , the path from element 240 to modem 260 , the path from modem 260 to element 240 , and the path from element 220 to modem 200 .
- This training approach can best be employed at first hook-up of the modems to the network. Thereafter, the conventional adaptive equalization approach can be undertaken.
- a connection is first established between the modem and a predetermined adaptation resource; e.g., the number 1-900-EQUALIZE.
- a predetermined adaptation resource e.g., the number 1-900-EQUALIZE.
- the network 230 can be arranged to recognize that a modem call is being established by virtue of the calling party's ID and the call can automatically be routed to the equalization source.
- a predetermined digital signal is first sent to the modem by block 270 .
- this signal is received on line 402 by equalization element 405 , which includes control circuitry and an equalization filter.
- the control circuit within element 405 detects the intersymbol interference in the incoming signal, and adapts the equalization filter to minimize this interference. In addition, it provides overall gain control.
- the signal applied by block 270 contains all of the possible levels that the A/D converter 403 must be responsive to. Hence, after equalization of element 405 , the incoming signal is used to adapt A/D converter 403 (also through an internal control block) to match the incoming analog levels.
- A/D converter 403 is applied to clock recovery circuit 406 , which recovers the clock of the incoming signal (i.e. the clock of the D/A converter in element 220 ). This recovered clock is applied to A/D converter 403 , delay element 408 , and equalizer 405 .
- Elements 405 , 403 , and 406 are conventional elements, well known in the art of modem technology.
- the transmitting portion is adapted.
- the need is to synchronize the modem's transmitting portion to the network clock—both in frequency and phase—, to generate the correct amplitudes so that the quantization error will not appear at the output of the A/D converter within element 220 , and to predistort the transmitted output signals so that it reaches element 220 without intersymbol interference.
- the general approach for training of the modem's transmitting portion is to transmit a signal to block 270 , to have block 270 analyze the received signal, and in turn, to have block 270 send control information to the modem, to instruct the modem on how to change its operating parameters.
- element 407 detects a training initiation signal from block 270 , and in response thereto, instructs it to cause signal generator 410 to deliver a particular signal to D/A 404 . That signal is converted in block 404 , conditioned in block 409 , and is transmitted to block 270 . Based on the signal received at block 270 , another control signal is sent to element 407 , directing it to adjust delay element 408 . Delay element 408 adjusts the phase of the clock within element 200 to bring it in proper phase with the network clock in element 220 .
- equalization circuit 409 is adapted to predistort the output signal so that after transmission over line 210 to element 220 , the intersymbol interference as seen at element 220 is minimized.
- elements 408 , 404 , 409 and 410 are well known and described in numerous publications; for example, “The Theory and Practice of Modem Design”, John A. C. Bingham, John Wiley & Sons, New York, 1988.
- Element 407 is a logic device that merely generates the control signal necessary for controlling elements 408 , 404 , 410 and 409 . The exact nature of the control signals is, of course, a function of the specific design of those elements. Whatever requirements are placed by those elements, control element 407 can generate them in response to input signals received from block 270 via line 210 and elements 405 and 403 .
- Control element 407 can be implemented with a conventional microprocessor.
- block 270 may be disconnected and modems 200 and 260 connected to each other.
Landscapes
- Engineering & Computer Science (AREA)
- Computer Networks & Wireless Communication (AREA)
- Signal Processing (AREA)
- Physics & Mathematics (AREA)
- Spectroscopy & Molecular Physics (AREA)
- Analogue/Digital Conversion (AREA)
Abstract
A modem that operates reliably at a symbol rate that corresponds to twice its bandwidth even when it is coupled to a receiving A/D converter that operates under control of a clock is realized by synchronizing the modem's operation to the A/D's clock. The superior operation of this modem advantageously extends to A/D clock frequencies beyond the frequency of twice the modem's bandwidth. To minimize quantization noise, the modem's output is conditioned to minimize intersymbol interference by adjusting the modem's output to the A/D converter's sampling times and slicing levels. When the A/D's clock is higher than twice the bandwidth of the modem's output signal, some intersymbol interference cannot be avoided. In accordance with this invention, the position and value of this interference is computed at the receiver and subtracted from the received signal.
Description
This application is a re-issue of U.S. Ser. No. 07/963,539, filed on Oct. 20, 1992, now U.S. Pat. No. 5,394,437.
This invention relates to transmission of digital information over an analog medium in tandem with a digital network and, more particularly, this invention relates to high-speed modems.
U.S. Pat No. 4,924,492, issued May 8, 1990, describes a number of approaches for transmitting digital information over an analog transmission medium. To summarize, it describes a number of techniques for combining bits in a signal stream into digital words, converting those words into symbols, associating an analog signal with each symbol, and combining the analog signals to form a contiguous signal that is transmitted over an analog transmission medium. For example, with 3-bit coding, which corresponds to 8 levels and a symbol rate of 160,000 symbols per second, a PAM baseband signal of 80 kHz bandwidth can provide passage to a digital signal of 480 kb/s rate.
In connection with the T1 carrier system and an associated D channel bank (such as the D4 channel bank system offered by AT&T), voiceband channels are digitized and multiplexed to form a single 1.544 Mb/s stream. Specifically, each 3.5 kHz channel is sampled with an 8 kHz clock, and each sample is resolved into one of 256 levels that are represented by 8 bits, resulting in a 64 kb/s rate. Twenty four such channels of 64 kb/s each are combined with framing and other control bits to form a 1.544 Mb/s stream.
In the modem art where signals are restricted to voiceband channels, it has generally been accepted that the channel capacity is in the range of 30 kb/s, assuming a nominal bandwidth of between 3 to 3.5 kHz and a signal-to-noise ratio of about 30 dB. This is based on Shannon's classical work.
In the past 40 years, much progress has been made toward achieving modem data rates that approach this capacity. For example, 19.2 kb/s transmission is now possible over such voiceband channels.
On first blush it may appear that 19.2 kb/s is already close enough to the Shannon limit that sizeable improvement over this number would be very difficult to achieve. Doubling this amount would be practicably out of the question. Yet, the D channel bank provides a capacity that nominally is 64 kb/s. (Actually the capacity is not quite 64 kb/s because some capacity is allocated to signaling and line coding restrictions.)
To state the obvious, 64 kb/s communication over a subscriber line that has not been limited to 3.5 kHz band is doable, as demonstrated, for example, in the aforementioned U.S. patent. The need, however, is not merely to transmit at or near 64 kb/s but, to do so in a voiceband channel in a manner that allows coupling of the developed signal to the D channel bank. Stated in other words, there is a need for a modem whose analog output can be fashioned so well that the D/A converter in the modem and the A/D converter in the channel bank contribute no degradation.
Disclosed is a modem that operates reliably at a symbol rate (e.g., 7 kHz) that corresponds to twice the channel bandwidth even when it is coupled to a receiving A/D converter that operates under control of a clock that operates at a faster rate than this symbol rate (e.g., at 8 kHz). This modem is realized by synchronizing the modem's operation to the A/D's clock. The modem's output is conditioned by adjusting it to the A/D converter's sampling times and slicing levels so that the quantization noise problem existent in conventional arrangements is avoided. To do this properly, the intersymbol interference should also be minimized.
The intersymbol interference is minimized in one embodiment by forming the modem's output from a collection of analog samples that have a zero value at all but predefined sampling instances of the A/D's sampling clock. In another embodiment the signal created at the modem is preconditioned to take account of the intersymbol interference.
When the A/D's clock is higher than twice the bandwidth of the modem's output signal, some intersymbol interference cannot be avoided. However, in accordance with the principles of this invention, the position and value of this interference is computed at the receiver and subtracted from the received signal.
The synchronizing of the modem's operation to the receiving A/D's clock is accomplished in a number of steps. First, the receiving A/D converter's clock is detected, then its phase is ascertained, thereafter the A/D converter's slicing levels are ascertained, and finally the transmission medium's transfer characteristics are equalized.
FIGS. 1 and 2 present two analog sample waveforms that may be employed in a modem structured in accordance with this invention;
FIG. 3 presents the structure for advantageously utilizing the FIGS. 1 and 2 waveforms;
FIG. 4 depicts a filter arrangement;
FIG. 5 presents a novel augmentation of the FIG. 4 filter arrangement that, in accord with the principles of this invention allows passing information through the filter at a burst rate that is higher than twice the bandwidth of the filter;
FIG. 6 is a frequency domain image of a 3.5 kHz band limited signal;
FIG. 7 is a z-domain equivalent of the FIG. 6 signal, demonstrating the switching pattern needed for the switch of FIG. 5;
FIG. 8 is a z-domain representation of a bandpass signal, demonstrating an switching altered pattern for the switch of FIG. 5;
FIG. 9 illustrates the end-to-end arrangement employing the modem of this invention and points to the need for intersymbol interference correction at the receiving modem;
FIG. 10 presents a block diagram of a portion of a receiving modem; and
FIG. 11 depicts elements in the transmitting modem and in the channel bank that participate in the synchronization and equalization processes.
There are three major obstacles to the coupling of the A/D converter (in the channel bank) to the analog signal that is developed in a modem's D/A converter (in response to an applied digital signal). The first is rooted in the fact that the modem has no knowledge of the timing of the sampling instants or the slicing levels at the channel bank. The second lies in the fact that there is a bandpass filter bandlimited to approximately 250 Hz-3500 Hz between the modem's D/A converter and the channel bank's A/D converter. The third lies in the unknown loss and distortion of the subscriber line between the modem and the channel bank.
In accordance with the principles of this invention an approach is taken which assumes that it is possible (e.g., through a start-up sequence) to learn the exact slicing levels of the channel bank's A/D converter, the channel bank's sampling clock instants, and also the loss and distortion properties of the subscriber line, and the channel bank circuitry. If it were not for the bandpass filter, following the principles of this invention by coupling of the modem's D/A converter to the channel bank's clock, and combining this action with appropriate selection of signals to be sent by the modem (as described in detail below), yields a data rate of up to 56 kb/s, even possibly 64 kb/s if signaling and line conditioning bits in PCM transmission are not used.
Stated in other words, when the effects of the bandpass filter are ignored, the D/A in the modem and the A/D in the channel bank can be made to appear transparent with respect to the communication of digital information when the D/A converts the digital signal to an analog signal that is sure to be reconverted to the same digital signal by the A/D converter. That means that the A/D converter is not allowed to create any quantination noise, and whatever analog sample is created must be captured by the A/D and converted back to digital form. As indicated above, that requires the A/D to be locked to the D/A. (It may be noted in passing that for the A/D to create no quantization noise, the arriving signal must be such that at the time of sampling it is close enough to the correct slicing level to result in the desired digital signal; i.e., the analog level must be s±δ, where s is the analog slicing level and δ]is less than ½ the step size, where δ may depend on s.)
Alas, the A/D converter in the D channel bank is, in fact, preceded by a bandpass filter bandlimited to 250 Hz-3.5 kHz. For analysis purposes this filter can be thought to be at the output of the modem's D/A, and indeed, one can install such a filter at the modem's output in addition to having such a filter at the input of the channel bank. With a filter at the modem's output, the modem can be thought of as a circuit that develops an analog pulse of the appropriate amplitude (corresponding to the digital signal's value) and that pulse is filtered with a filter bandlimited to 250 Hz-3500 Hz. The filtered analog pulses are combined to form the contiguous analog signal at the modem's output. In the following, the simpler case of a 3.5 kHz lowpass filter to approximate the bandpass filter is described first. Then, the bandpass case is presented.
(sometimes referred to as sinc x) with nulls spaced by 1/7000 seconds. This means that analog pulses that are generated at a 7 kHz clock can be sampled at that clock rate with no inter-symbol interference, because at the sampling instances the analog signal of previous and subsequent analog pulses are null and their contribution, therefore, is zero.
On the other hand, no analog pulses can be created that are band-limited to 3.5 kHz and which also exhibit nulls in time at an 8 kHz rate (i.e., spaced 125 μsec apart). (Exhibiting nulls at an 8 kHz rate suggests the presence of signals up to 4 kHz and such signals do not exist in the 3.5 kHz band-limited signal.) That means that creating an analog signal from a collection of analog samples that are spaced at an interval corresponding to the period of an 8 kHz clock cannot be accomplished without introducing inter-symbol interference in the created analog signal.
Stated in other words, it is not possible to choose 8000 independent samples per second and pass them through the modem when the modem's output is band-limited to 3.5 kHz.
In accordance with the principles of this invention, however, non-uniform sampling is employed to transmit 7000 independent samples per second—which is possible with a 3.5 kHz low-pass output filter—with a timing that corresponds to an 8 kHz clock. This is accomplished by sending the 7000 independent samples per second in groups of 7 samples in each interval of 8 periods of the 8 kHz clock. Of course, each of the analog samples is of a magnitude that corresponds to the symbol that created the analog sample.
To generalize, in accordance with the principles of this invention, the modem sends analog samples in groups of N analog samples in each interval of M clock periods, where N and M are integers such that
where fc is the total available bandwidth in the channel and T is the period of the channel bank's A/D converter's clock.
In “On Nonuniform Sampling of Bandwidth-Limited Signals”, IRE Transactions on Circuit Theory, December 1956, pp. 251-257, J. L. Yen, demonstrated that Nyquist requirements are not violated merely by sampling a signal more often, as long as the average sampling frequency is within the Nyquist bounds. Indeed, he demonstrated that nonuniform sampling can be a recurrent nonuniform sampling, and inter-symbol interference can be avoided by employing a collection of particularly constructed analog samples. This collection of band limited signals, yp, can take the form
where p=1,2, . . . 7 and Kp is a constant. The product of sine functions in the above equation is composed of sine functions that have a period 16 T, which means that at every 8th sampling instant the function has the value zero. Since each of the functions in the product is offset by tq, it follows that the product has the value zero seven times in an 8 T interval, corresponding to the seven sine functions. This 6-out-of-8-zeros product function modulates the “sinc” function to yield a collection of six different analog pulses yp that have a nonzero value at the same one clock instant. FIGS. 1 and 2 depict two of these functions for purposes of illustration (the instant where the two depicted pulses are nonzero is at clock 7).
The above-defined yp signals form the set of analog samples that are combined (after proper modification of their amplitudes in accordance with the incoming symbols) to form the analog output of the modem, as depicted in FIG. 3.
In FIG. 3, analog samples of an amplitude corresponding to the symbols to be transmitted are applied to switch 50. Switch 50 is a conventional analog (e.g. linear MOS) switch that connects an input lead to one of 8 output leads. Switch 50 is under control of a 3-bit counter 60 that is driven by channel bank's clock. As an aside, the manner by which the channel bank clock is obtained by the FIG. 3 circuit is unimportant to the circuit's operation but, of course, in this application that is a concern. This concern is addressed below. Also, it should be kept in mind that some of the parameters in the FIG. 3 circuit are related directly to the numerical parameters employed in the specific application described herein. For instance, switch 50 has 8 outputs in direct consequence of the fact that an 8 kHz channel bank clock is assumed (giving a Nyquist band of 4 kHz) and the low-pass filter is 3.5 kHz wide. This results in a ratio of 7:8.
Returning to FIG. 3, seven out of the eight outputs of switch 50 are connected to filters 61-67. Each of the filters possesses one of the yp impulse responses, and the outputs of the filters are combined to form the output. Filters yp's can be constructed in any of a number of conventional ways, such as with FIR filters.
The eighth output of switch 50 is not connected. However, counter 60 is cycled through all of its 8 states, resulting in the condition that during one out of every eight clock periods the input on line 51 is not coupled to terminal 68. Buffer 40 is interposed ahead of line 51 to account for the uneven transmission of signals to filters 61-67. Thus, the input to buffer 40 supplies samples at a 7000 Hz rate, while the output of buffer 40 is at an 8000 Hz rate, with one out of every 8 clocks not delivering any data out of the buffer. Such data rate converters are fairly conventional so their design is not elaborated herein.
The above describes one realization of a transmitting modem where the set of analog samples yp is designed for a particular band of a baseband signal. It is also possible to design a collection of analog samples for a bandpass signal. For example, if the bandpass signal is symmetrically situated in the 0 to 4000 Hz band, such as between 500 Hz and 3500 Hz, there would be a collection of six analog samples yp, with each crossing zero at six instances of an 8 clock period interval, corresponding to the passage of 6000 independent samples with each collection of 8000 clocks. These analog samples may take the form:
When a pulse of unit value is applied to a time discrete transversal filter, the output is a collection of pulses that define the filter's impulse response, hk, where k is the sample instant index. In response to an applied sequence of pulses x, the filter's output r at sample instant k is
The value contributed by hj when j is not equal to 0 is, in effect, the intersymbol interference.
In accordance with this invention, it is desired to send a signal that, at the output of the channel bank's low-pass filter creates levels that are exactly at the slicing levels of the channel bank's A/D converter. In accordance with the above and because of the intersymbol interference, signals xk should be sent to the channel bank rather than the slicing level signals sk, where xk is related to sk by
This relationship can be realized by applying the output of a circuit to a filter hn−δn, where δn−1 for n=0 and δn=0 otherwise, and subtracting the output of the filter from the input to form the circuit's output. Such an arrangement is depicted in FIG. 4.
That means that if signal s has a non-zero signal at a frequency where H is zero, the above becomes unbounded. Stated in other words, the circuit of FIG. 4 becomes unstable when the signal applied to the filter contains frequencies outside its passband.
This potential instability is eliminated in accordance with the principles of this invention by including a switch in the feedback loop as illustrated, for example, in FIG. 5. Specifically, the input signal is applied in FIG. 5 to the positive input of subtractor 100, the output signal of subtractor 100 is applied to a switch 110, and the output of switch 110 is applied to discrete time transversal filter 120 having the impulse response hn−δn. The output of filter 120 is applied to the negative input of subtractor 100.
The output of switch 110 is a sequence of samples such that when passed through filter hn results in exactly the correct levels, sans the inter-symbol interference. As indicated earlier, this filter corresponds to the waveshape in the sample-hold followed by the output filter of the modem followed by the filtering action of the transmission medium and followed still by the input filter the channel bank. In FIG. 5 it is represented by filter block 130.
FIG. 6 depicts a spectrum of an analog (baseband) signal that is band-limited to 3.5 kHz. When that signal is sampled, it maps onto the unit circle of the well-known z-transform shown in FIG. 7 (assuming a 8 kHz sampling clock). In FIG. 7, coordinate (1,0) corresponds to zero frequency and coordinate (−1,0) corresponds to frequencies 4000 Hz and −4000 Hz. The band-limited nature of the FIG. 6 spectrum is indicated by the forbidden region shown as the shaded sector in FIG. 7, centered about the (−1,0) coordinate.
It can be shown that the FIG. 5 circuit is stable when switch 110 is opened in a regular pattern. The pattern of switch openings can be ascertained by starting at (1,0), progressing counter clockwise (i.e., up in frequency), and dividing the encountered region in the upper half of the circle—in this case an unshaded region—into small identical sectors such that the subsequent regions in the upper half of the circle (the shaded as well as the unshaded regions) are encompassed in identifiable small sectors. In the case of FIG. 7, there can be 8 sectors: seven in the unshaded region and one in the shaded region. Going around the complete circle, this leads to the sequence 1111111001111111, followed by other sequences 1111111001111111. Since there fourteen 1's followed by two 0's, pairing the members of the sequence reduces the basic sequence to seven 1's followed by one 0. This means 7 periods T with switch 110 (of FIG. 5) closed, followed by one period T with switch 110 open. This comports with the 7:8 ratio discussed above.
FIG. 8 presents a generalization of the above teachings to a bandpass (rather than a low-pass) case. This generalization is important because, in some practical applications, in particular that of the 50 kb/s modem, block 130 is a bandpass element and not a low-pass element. In FIG. 8 it is assumed that the bandpass frequencies range between 250 Hz and 3500 Hz.
In accordance with the above teachings, the FIG. 8 circle is divided into sectors that yield the (full circle) sequence: 01111111111111000011111111111110. In this case, there are thirteen 1's interposed between zeros, and those cannot be paired (or otherwise combined) since the number 13 has no common factors with the number of 0's (which is 2 in one sequence and 4 in the other).
FIG. 9 presents the end-to-end connection between a transmitting terminal and its destination. The transmitting terminal develops a digital signal that is applied to transmitting modem 200, the modem sends its analog output signal over transmission medium 210, the analog signal is received in channel bank input circuitry 220 (A/D converter), the digital signal developed by the channel bank is communicated over network 230 to an output block 240 of perhaps another channel bank (D/A converter). Block 240 develops an analog signal that is applied to transmission medium 250 and lastly, a receiver modem 260 accepts the signal provided by medium 250 and converts that signal to a digital stream that, hopefully, is identical to the digital stream applied to transmitting modem 200.
In accordance with this invention as taught above for the lowpass case described above, modem 200 develops an analog output signal such that, for 7 sampling periods in each set of 8 sampling periods, the A/D converter in element 220 receives analog levels which are precisely at the A/D's slicing levels at the time of sampling. For the eighth sampling period, the analog value is not necessarily at the slicing level. For the bandpass case, the switching is different.
Alas, that presents a problem because the signal developed by the D/A converter in element 240 does not faithfully reproduce the analog signal at the input of element 220. This results from of the quantization noise that is introduced by the M-N samples xk corresponding to the unsent samples sk in every set of M samples which are not precisely at a slicing level.
FIG. 10 presents a block diagram of a receiving modem that overcomes this impediment. In FIG. 10, the input signal is applied to subtracter element 300, and the output of subtracter element 300 is applied to the combination of elements 301-303, which duplicates the FIG. 5 transmitting modem circuit. That is, element 301 is a subtractor which receives the output of subtractor 300, the output of subtractor 301 is applied to switch 302, and the output of switch 302 is applied to filter 303. Filter 303, which is identical to filter 120 of the transmitting modem, applies its output to the negative input of subtracter 301. The output of switch 302 is also applied to filter block 304 which is designed to emulate filter 130 of the transmitter. Coefficients hn are sent by the transmitting modem 200 to the receiving modem 260 during the start-up sequence.
If it is assumed that the output of subtractor 300 is a symbol stream that is identical to the symbol stream applied to the transmitter modem's subtractor 100, then the output of filter block 303 corresponds to the samples that hit the A/D converter in element 220.
One basic requirement of this invention is for the communicating modems to be locked in both frequency and phase to the clock of the network's A/D converter with which they interact. Another is for the modems' transmitted levels to be locked to the receiving A/Ds' slicing levels. There is no requirement, however, that the receiving A/D must be part of a channel bank, although it is there where a substantial commercial applicability exists for the present invention. In viewing the arrangement of FIG. 9, it is noted that locking of the modem to the network's A/D clocks can be accomplished solely under control of the modem that originates the call, e.g., modem 200. That is, modem 200 may specify a connection to modem 260 and, upon connection, modem 260 can place itself in a loop-back mode. Modem 200 can then send a training sequence that passes through elements 210, 220, 230, 240, 250 and arrives at modem 260. That sequence is then returned to modem 200 through elements 250-210. Of course, it is expected that the returning sequence will be greatly adulterated by noise. That is, the mismatch between the signals arriving at the A/D converter in element 220 (from modem 200) and the mismatch between the signals arriving at the A/D converter in element 240 (from modem 260) will cause the signal received by modem 200 to be different from that which it sent. Means within modem 200 (to be described in connection with FIG. 11) are employed to change the signal levels sent by modem 200, to synchronize on the clock of the incoming signal, and to change the phase of the received incoming clock signal; all with the aim of improving the fidelity of the received signal.
One advantage of this approach is that a single modem, i.e., the originating modem, initiates control of the entire synchronization process. One disadvantage of this approach is that, under control of the originating modem, a separate synchronization process must be carried out for modem 260. Another, and perhaps a more troubling disadvantage, is the need to equalize the connection between modem 200 and element 220 while passing signals through the unequalized connection between element 240 and modem 260 and between modem 260 and elements 240 and 220 back to modem 200.
An alternative approach causes modem 260 to enter a training mode upon connection (rather than a loop-back mode), whereupon modem 260 sends a known training sequence to modem 200; while modem 200 sends a known training sequence to modem 260. In accordance with this approach, the two signal paths (modem 200 transmitting to modem 260 and modem 260 transmitting to modem 200) are trained simultaneously. Simultaneous training of the two paths has the advantage that each path contains fewer sources of error.
An even further advantage is derived from a training approach that subdivides the problem into four segments: separately training the path from modem 200 to element 220, the path from element 240 to modem 260, the path from modem 260 to element 240, and the path from element 220 to modem 200. This training approach can best be employed at first hook-up of the modems to the network. Thereafter, the conventional adaptive equalization approach can be undertaken.
In accordance with this four segment approach, which is a network-assisted approach, when a modem is connected to the network, a connection is first established between the modem and a predetermined adaptation resource; e.g., the number 1-900-EQUALIZE. This is depicted in FIG. 9, where network 230 has “ADAPTATION” block 270 connected thereto. Block 270 represents the resource for assisting in adapting a plurality of modems.
In addition, if needed, it is possible to follow this procedure for each call without dialing a special number as above as the network 230 can be arranged to recognize that a modem call is being established by virtue of the calling party's ID and the call can automatically be routed to the equalization source.
When a modem such as modem 200 is connected to block 270, a predetermined digital signal is first sent to the modem by block 270. In accordance with FIG. 11, this signal is received on line 402 by equalization element 405, which includes control circuitry and an equalization filter. The control circuit within element 405 detects the intersymbol interference in the incoming signal, and adapts the equalization filter to minimize this interference. In addition, it provides overall gain control.
The signal applied by block 270 contains all of the possible levels that the A/D converter 403 must be responsive to. Hence, after equalization of element 405, the incoming signal is used to adapt A/D converter 403 (also through an internal control block) to match the incoming analog levels.
Simultaneously, the output of A/D converter 403 is applied to clock recovery circuit 406, which recovers the clock of the incoming signal (i.e. the clock of the D/A converter in element 220). This recovered clock is applied to A/D converter 403, delay element 408, and equalizer 405. Elements 405, 403, and 406 are conventional elements, well known in the art of modem technology.
Once the receiving portion of modem 200 has been adapted to the network, the transmitting portion is adapted. The need is to synchronize the modem's transmitting portion to the network clock—both in frequency and phase—, to generate the correct amplitudes so that the quantization error will not appear at the output of the A/D converter within element 220, and to predistort the transmitted output signals so that it reaches element 220 without intersymbol interference.
The general approach for training of the modem's transmitting portion is to transmit a signal to block 270, to have block 270 analyze the received signal, and in turn, to have block 270 send control information to the modem, to instruct the modem on how to change its operating parameters.
In accordance with this approach, element 407 detects a training initiation signal from block 270, and in response thereto, instructs it to cause signal generator 410 to deliver a particular signal to D/A 404. That signal is converted in block 404, conditioned in block 409, and is transmitted to block 270. Based on the signal received at block 270, another control signal is sent to element 407, directing it to adjust delay element 408. Delay element 408 adjusts the phase of the clock within element 200 to bring it in proper phase with the network clock in element 220. Once the delay is set at the proper level, adjustments are made within D/A converter 404, also under control of signals delivered by element 407, to match the output levels (as they arrive at the A/D converter in element 220) to minimize quantization error. Lastly, again under control of element 407, equalization circuit 409 is adapted to predistort the output signal so that after transmission over line 210 to element 220, the intersymbol interference as seen at element 220 is minimized.
As with elements 403, 405, and 406, elements 408, 404, 409 and 410 are well known and described in numerous publications; for example, “The Theory and Practice of Modem Design”, John A. C. Bingham, John Wiley & Sons, New York, 1988. Element 407 is a logic device that merely generates the control signal necessary for controlling elements 408, 404, 410 and 409. The exact nature of the control signals is, of course, a function of the specific design of those elements. Whatever requirements are placed by those elements, control element 407 can generate them in response to input signals received from block 270 via line 210 and elements 405 and 403. Control element 407 can be implemented with a conventional microprocessor.
Finally, when modem 200 is fully equalized, and modem 260 is fully equalized (simultaneously with modem 200), block 270 may be disconnected and modems 200 and 260 connected to each other.
Claims (42)
1. Apparatus comprising:
first means for developing a clock signal of period T seconds; and
second means, responsive to the first means, for developing an output signal of the apparatus, which output signal is band-limited to frequencies below fc and contains information-bearing analog pulses, at least some of which are spaced T seconds apart;
wherein T is less than ½ fc,
wherein each of the information-bearing analog pulses represents a magnitude that corresponds to an applied symbol from a constellation of symbols,
wherein in each set of M consecutive clock periods T there is a grouping of N of said analog samples, where M and N are integers and N is less than M, and
wherein said second means comprises N analog pulse generation means with their outputs combined, and each one of the analog samples in the grouping of N of said analog samples is generated by a different one of the N analog pulse generation means.
2. The apparatus of claim 1 wherein at least one of the analog pulse generation means is a filter.
3. The apparatus of claim 1 wherein said second means comprises
N analog pulse generation means, responsive to applied symbols, that contribute to the output signal of the apparatus, and
switch means for applying symbols to the N analog pulse generation means to cause each one of the analog samples in the grouping of N of said analog samples to be generated by a different one of the analog pulse generation means, resulting thereby in each one of the analog pulse generation means to be associated with a particular clock period in the set of M consecutive clock periods T.
4. The apparatus of claim 3 wherein the symbols are applied to the second means at intervals mT, where m is an integer greater than 0.
5. The apparatus of claim 3 further comprising a buffer for receiving symbols at rate 2 fc and outputting symbols to the second means at intervals mT, where m is an integer greater than 0.
6. The apparatus of claim 3 wherein each of the analog pulse generation means is characterized by a transfer function that develops essentially no output when the other of the N analog samples develop a peak output out of their respective analog pulse generation means.
7. The apparatus of claim 3 wherein each of the analog pulse generation means is characterized by a transfer function
where p is an index integer, Kp is a constant (and there are p such constants), tp is the pth sampling interval, Ts is the sampling period, tq is the qth sampling interval where q is another integer index ranging from one to seven, and yp is the pth signal sample.
8. The apparatus of claim 1 , wherein the first means further comprising control means responsive to signals from a remote system to develop said clock signal, which control means includes delay means for changing the phase of the developed clock in response to a training signal applied to said remote system.
9. The apparatus claim 8 wherein said control means affects magnitudes of the symbols applied to the second means.
10. The apparatus claim 8 wherein said control means affects magnitudes of the information-bearing analog pulses developed by the second means.
11. Apparatus comprising:
an D/A converter operating under control of a first clock, for communicating signals to a A/D converter having a second clock,
control means for receiving information from the A/D converter,
means, responsive to said control means, for synchronizing the first clock to the second clock, and
means, responsive to said control means, for adjusting levels of the output signal of the D/A converter.
12. Apparatus comprising:
an A/D converter operating under control of a first clock, for receiving signals from a D/A converter having a second clock,
control means for deriving information from the signal received by the A/D converter,
means, responsive to said control means, for synchronizing the first clock to the second clock, and
means, responsive to said control means, for adjusting the slicing levels of the A/D converter.
13. An arrangement for communicating digital information comprising a digital-to-analog conversion means, a analog-to-digital conversion means operating with a clock, and an analog medium coupling the output of the digital-to-analog conversion means with the input of the analog-to-digital conversion means, CHARACTERIZED IN THAT:
the digital-to-analog conversion means develops an analog output in synchronism with said clock at levels that are cognizant of slicing levels of the analog-to-digital conversion means, and of said analog medium.
14. The arrangement of claim 13 said analog output is of such a magnitude that when the analog output signal is communicated to the analog-to-digital conversion means, the analog-to-digital conversion means develops a digital output that is the same as the applied digital signal.
15. An modem including a transmitting section for developing an analog signal in response to an applied digital stream, which analog signal is destined to a remote clocked conversion means, a receiving section for developing a digital string in response to an analog signal from the remote clocked conversion means, means for developing a clock in synchronism with the clock in the remote conversion means, and means for employing the developed clock in the transmitting section, the receiving section comprising:
a switched filter,
a transmission-medium-emulating filter responsive the output of the switched filter,
a codec connected to the output of the transmission-medium-emulating filter,
a combiner for subtracting the output of the codec from the output of the transmission-medium-emulating filter,
a band limiting filter responsive to an output signal of the combiner, and
an input subtracter, for subtracting the output of the band limiting filter from incoming signals to form a symbol signal, the symbol signal being applied to the switched filter and to A/D means for developing said digital string.
16. A method for modifying operational parameters of a modem connected to a digital channel bank via analog lines, where the modem has a receiving portion and a transmitting portion, the method comprising the steps of:
connecting the modem, through the channel bank, to a predefined destination, which connecting is effected over digital facilities following the channel bank, having communication and signal processing capabilities,
the modem receiving a known signal, through the digital facilities though the channel bank, from the predefined destination,
the modem processing the received signal to develop first control signals for the receiving portion and second control signals for the transmitting portion,
the modem equalizing the receiving portion in response to the first control signals developed by the step of processing, and
the modem equalizing the transmitting portion in response to the second control signals developed by the step of processing.
17. An adaptation resource for connection to a digital network and which assists in adapting a modem receiver having an A/D converter that receives a voiceband analog signal from said network via a subscriber line; wherein said adaptation resource transmits a predetermined digital signal to a network D/A converter that converts the digital signal to a voiceband analog signal for transmission via said subscriber line to said modem receiver.
18. The resource of claim 17 wherein said predetermined digital signal causes said network D/A converter to transmit to the modem all of the levels that the receiver is responsive to, whereby the slicing levels of said modem receiver may be adjusted.
19. The resource of claim 17 wherein said predetermined digital signal causes said network D/A converter to transmit to the modem voiceband analog signals that adapt an equalizer in said modem receiver.
20. The resource of claim 17 wherein said predetermined digital signal is transmitted during a training period.
21. The resource of claim 17 wherein said predetermined digital signal is a PCM signal.
22. The resource of claim 21 wherein said PCM signal comprises 8 bits per sample at an 8 kHz sampling rate to result in a 64 kb/s rate.
23. The adaption resource of claim 17 wherein the analog output of said D/A converter is of such magnitude that when the analog output signal is communicated to the A/D converter, the A/D converter develops a digital output that is the same as the applied digital signal.
24. The adaptation resource of claim 23 wherein said applied digital signal is a PCM signal.
25. The resource of claim 17 wherein said predetermined digital signal causes said network D/A converter to transmit to the modem voiceband analog signals that synchronize a modem receiver clock to network clock that controls said network D/A converter.
26. A modem comprising a receiver having an A/D converter capable of receiving a voiceband analog signal via a subscriber line from a network D/A converter coupled to an adaptation resource that transmits a predetermined digital signal to said network D/A converter during a training period, and with said modem capable of being adapted by the voiceband analog signal resulting from said predetermined digital signal.
27. The modem of claim 26 wherein said modem is capable of being adapted during said training period by adjusting the slicing levels of said receiver in response to a voiceband analog signal that includes all of the levels that the receiver is responsive to.
28. The modem of claim 26 wherein said modem is capable of being adapted during said training period by training a receive equalizer in said modem receiver in response to a voiceband and analog signal.
29. The modem of claim 26 wherein said predetermined digital signal is a PCM signal.
30. The modem of claim 29 wherein said PCM signal comprises 8 bits per sample at an 8 kHz sampling rate to result in a 64 kb/s rate.
31. The adaptation resource of claim 26 wherein the analog output of said D/A converter is of such magnitude that when the analog output signal is communicated to the A/D converter, the A/D converter develops a digital output that is the same as the applied digital signal.
32. The modem of claim 31 wherein said applied digital signal is a PCM signal.
33. The modem of claim 26 wherein said modem is capable of being adapted during said training period by synchronizing the modem receiver clock to a network clock that controls said network D/A converter.
34. A method of adapting a modem comprising a receiver having an A/D converter that receives an analog signal from a network via a subscriber line, steps comprising:
transmitting a predetermined digital signal from an adaptation resource to a network D/A converter for conversion to an analog signal, and transmitting said analog signal via said subscriber line to said modem during a training period.
35. The method of claim 34 wherein said predetermined digital signal causes said network D/A converter to transmit to the modem all of the levels that the modem receiver is responsive to, whereby the slicing levels of said modem receiver may be adjusted.
36. The method of claim 34 wherein said predetermined digital signal causes said network D/A converter to transmit to the modem analog signals that train a receive equalizer in said modem receiver.
37. The method of claim 34 wherein said predetermined digital signal is a PCM signal.
38. The method of claim 37 wherein said PCM signal comprises 8 bits per sample at an 8 kHz sampling rate to result in a 64 kb/s rate.
39. The method of claim 34 wherein more than one modem is adapted by said adaptation resource.
40. The method of claim 34 wherein the analog output of said D/A converter is of such magnitude that when the analog output signal is communicated to the A/D converter, the A/D converter develops a digital output that is the same as the applied digital signal.
41. The method of claim 40 wherein said applied digital signal is a PCM signal.
42. The method of claim 34 wherein said predetermined digital signal causes said network D/A converter to transmit to the modem an analog signal that trains a timing recovery means that synchronizes a modem receiver clock to a network clock that controls said network D/A converter.
Priority Applications (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US08/805,831 USRE37569E1 (en) | 1992-10-20 | 1997-02-26 | High-speed modem synchronized to a remote codec |
Applications Claiming Priority (2)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US07/963,539 US5394437A (en) | 1992-10-20 | 1992-10-20 | High-speed modem synchronized to a remote CODEC |
US08/805,831 USRE37569E1 (en) | 1992-10-20 | 1997-02-26 | High-speed modem synchronized to a remote codec |
Related Parent Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US07/963,539 Reissue US5394437A (en) | 1992-10-20 | 1992-10-20 | High-speed modem synchronized to a remote CODEC |
Publications (1)
Publication Number | Publication Date |
---|---|
USRE37569E1 true USRE37569E1 (en) | 2002-03-05 |
Family
ID=25507367
Family Applications (2)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US07/963,539 Ceased US5394437A (en) | 1992-10-20 | 1992-10-20 | High-speed modem synchronized to a remote CODEC |
US08/805,831 Expired - Lifetime USRE37569E1 (en) | 1992-10-20 | 1997-02-26 | High-speed modem synchronized to a remote codec |
Family Applications Before (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US07/963,539 Ceased US5394437A (en) | 1992-10-20 | 1992-10-20 | High-speed modem synchronized to a remote CODEC |
Country Status (1)
Country | Link |
---|---|
US (2) | US5394437A (en) |
Cited By (5)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US6556638B1 (en) * | 1999-02-22 | 2003-04-29 | Godigital Networks Corporation | Method and apparatus for providing increased data speed using synchronization and bit robbing techniques |
US6633604B1 (en) * | 1997-08-11 | 2003-10-14 | Vocal Technologies, Ltd. | Method of improving echo canceller training in modems and of discovering characteristics of a PCM channel |
US6633582B1 (en) * | 1999-05-20 | 2003-10-14 | Cisco Technology Inc. | Symmetrical codec selection in an asymmetrical codec environment |
USRE39165E1 (en) * | 1997-06-13 | 2006-07-11 | Pctel, Inc. | Method and apparatus for training linear equalizers in a PCM modem |
US20110075780A1 (en) * | 2009-09-30 | 2011-03-31 | Entropic Communications, Inc. | Method and Apparatus for Bandpass Digital to Analog Converter |
Families Citing this family (82)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US5528625A (en) * | 1994-01-03 | 1996-06-18 | At&T Corp. | High speed quantization-level-sampling modem with equalization arrangement |
DE69532919T2 (en) * | 1994-12-09 | 2005-04-14 | Townshend, Brent, Menlo Park | FAST ARRANGEMENT SYSTEM FOR ANALOG PARTICIPANT CONNECTIONS |
US5970103A (en) | 1996-09-06 | 1999-10-19 | Townshend; Brent | High speed communications system for analog subscriber connections |
US6233275B1 (en) | 1994-12-09 | 2001-05-15 | Brent Townshend | High speed communications system for analog subscriber connections |
US5724393A (en) * | 1995-02-17 | 1998-03-03 | Lucent Technologies Inc. | Method and apparatus compensating for effects of digital loss insertion in signal transmissions between modems |
US5828696A (en) * | 1995-03-30 | 1998-10-27 | Lucent Technologies Inc. | Timing recovery in a network-synchronized modem |
US5757849A (en) * | 1995-03-30 | 1998-05-26 | Lucent Technologies Inc. | Timing recovery in a network-synchronized modem |
US6028891A (en) * | 1996-06-25 | 2000-02-22 | Analog Devices, Inc. | Asymmetric digital subscriber loop transceiver and method |
US5991278A (en) * | 1996-08-13 | 1999-11-23 | Telogy Networks, Inc. | Asymmetric modem communications system and method |
US5818879A (en) * | 1996-10-15 | 1998-10-06 | Motorola Inc. | Device, system and method for spectrally shaping transmitted data signals |
WO1998013979A1 (en) * | 1996-09-24 | 1998-04-02 | Motorola Inc. | System and device for, and method of, processing baseband signals to combat isi and non-linearities in a communication system |
SE515760C2 (en) * | 1996-09-27 | 2001-10-08 | Telia Ab | Enhancements to or with regard to data transfer |
US5875229A (en) * | 1996-10-15 | 1999-02-23 | Motorola Inc. | System and device for, and method of, detecting, characterizing, and mitigating deterministic distortion in a communications network |
US6198776B1 (en) | 1996-11-13 | 2001-03-06 | Motorola Inc. | Device and method for precoding data signals for PCM transmission |
US5812602A (en) * | 1996-11-14 | 1998-09-22 | Motorola Inc. | System and device for, and method of, communicating according to a trellis code of baseband signals chosen from a fixed set of baseband signal points |
US6081555A (en) * | 1996-12-04 | 2000-06-27 | Conexant Systems, Inc. | Methods and apparatus for implementing shell mapping techniques in the context of a PCM-based modem communications system |
US6259742B1 (en) | 1996-12-04 | 2001-07-10 | Conexant Systems, Inc. | Methods and apparatus for optimizing shell mapping techniques using an approximated power cost function |
US5862184A (en) * | 1997-02-14 | 1999-01-19 | General Datacomm, Inc. | Mapper for high data rate transmission through channels subject to robbed bit signalling |
US5838724A (en) * | 1997-02-14 | 1998-11-17 | General Datacomm, Inc. | Spectral and power shaping mapper for high data rate signalling |
US5862179A (en) * | 1997-02-14 | 1999-01-19 | General Datacomm, Inc. | Mapper for high data rate signalling |
US5822371A (en) * | 1997-02-14 | 1998-10-13 | General Datacomm Inc. | Mapper for high data rate signalling |
JP3499571B2 (en) * | 1997-02-20 | 2004-02-23 | タウンゼント、ブレント | High-speed communication system for analog subscriber connection |
US5953374A (en) * | 1997-03-03 | 1999-09-14 | Pc-Tel, Inc. | Bandpass spectral shaping of data signals |
US5867529A (en) * | 1997-03-03 | 1999-02-02 | General Datacomm | Shaping filter for high data rate signalling |
US5999564A (en) * | 1997-03-31 | 1999-12-07 | Lucent Technologies, Inc. | System and method for iteratively determining quantization intervals of a remote ADC and modem employing the same |
US6480549B1 (en) * | 1997-04-08 | 2002-11-12 | Vocal Technologies, Ltd. | Method for determining attenuation in a digital PCM channel |
US5825823A (en) * | 1997-06-06 | 1998-10-20 | General Datacomm, Inc. | PCM channel diagnosis |
US6266379B1 (en) | 1997-06-20 | 2001-07-24 | Massachusetts Institute Of Technology | Digital transmitter with equalization |
US6108354A (en) * | 1997-06-30 | 2000-08-22 | Motorola Inc. | System, device and method for detecting and characterizing impairments in a communication network |
US5970089A (en) * | 1997-08-12 | 1999-10-19 | 3Com Corporation | Method and apparatus for generating a probing signal for a system having non-linear network and codec distortion |
US6332009B2 (en) * | 1997-09-03 | 2001-12-18 | Conexant Systems, Inc. | Method and apparatus for generating a line impairment learning signal for a data communication system |
US6212247B1 (en) | 1997-09-03 | 2001-04-03 | Conexant Systems, Inc. | Method and apparatus for generating a programmable synchronization signal for a data communication system |
US6069921A (en) * | 1997-10-03 | 2000-05-30 | At&T Corporation | System and method for reducing quantization noise |
US6016327A (en) * | 1997-10-03 | 2000-01-18 | At&T Corporation | Electronic memory system and method for use in system for reducing quantization noise |
JPH11122207A (en) * | 1997-10-14 | 1999-04-30 | Fujitsu Ltd | Transmitter and signal transmission method in synchronization network |
US5887027A (en) * | 1997-12-24 | 1999-03-23 | Lucent Technologies Inc. | Method of upstream channel modeling for PCM modem |
US6181752B1 (en) | 1997-12-29 | 2001-01-30 | Motorola Inc. | Device and method for detecting PCM upstream digital impairments in a communication network |
US6201842B1 (en) | 1997-12-29 | 2001-03-13 | Motorola Inc. | Device and method for detecting PCM upstream digital impairments in a communication network |
IL123045A0 (en) * | 1998-01-25 | 1998-09-24 | Eci Telecom Ltd | Apparatus and method for digital telephony |
US6151364A (en) * | 1998-10-30 | 2000-11-21 | Raychem Corporation | Codec supporting PCM modem communications over a universal digital loop carrier |
US6052412A (en) * | 1998-10-30 | 2000-04-18 | Tyco Electronics Corporation | Codec supporting PCM modem communications over a universal digital loop carrier |
US6185249B1 (en) * | 1999-01-28 | 2001-02-06 | Ic Tel Inc. | Translation table design for a PCM modem |
US6181737B1 (en) | 1999-01-28 | 2001-01-30 | Pc Tel, Inc. | Distinguishing received A-law and μ-law signals in a PCM modem |
US6178200B1 (en) | 1999-01-28 | 2001-01-23 | Pctel, Inc. | Constellation design for a PCM modem |
US6272171B1 (en) | 1999-01-28 | 2001-08-07 | Pc Tel, Inc. | Robbed bit signaling identification in a PCM modem |
US6389064B1 (en) | 1999-03-08 | 2002-05-14 | International Business Machines Corporation | Modems, methods, and computer program products for identifying a signaling alphabet in variance with an ideal alphabet due to digital impairments |
US6341360B1 (en) | 1999-03-08 | 2002-01-22 | International Business Machines Corporation | Decision feedback equalizers, methods, and computer program products for detecting severe error events and preserving equalizer filter characteristics in response thereto |
US6553518B1 (en) | 1999-03-08 | 2003-04-22 | International Business Machines Corporation | Severe error detectors, methods and computer program products that use constellation specific error event thresholds to detect severe error events during demodulation of a signal comprising symbols from a plurality of symbol constellations |
US6661837B1 (en) | 1999-03-08 | 2003-12-09 | International Business Machines Corporation | Modems, methods, and computer program products for selecting an optimum data rate using error signals representing the difference between the output of an equalizer and the output of a slicer or detector |
US7003030B2 (en) | 1999-03-08 | 2006-02-21 | Lenovo (Singapore) Pte. Ltd. | Receivers, methods, and computer program products for an analog modem that receives data signals from a digital modem |
US6381267B1 (en) | 1999-03-08 | 2002-04-30 | International Business Machines Corporation | Modems, methods, and computer program products for falling back to a lower data rate protocol upon detecting abnormal line conditions during startup |
US6487243B1 (en) | 1999-03-08 | 2002-11-26 | International Business Machines Corporation | Modems, methods, and computer program products for recovering from errors in a tone reversal sequence between two modems |
US6185250B1 (en) * | 1999-03-10 | 2001-02-06 | Lucent Technologies Inc. | Training of level learning modems |
US6570917B1 (en) | 1999-03-10 | 2003-05-27 | Agere Systems Inc. | Equalizer training in the presence of network impairment |
US6600780B1 (en) | 1999-03-10 | 2003-07-29 | Agere Systems Inc. | Apparatus and method for adapting a filter of an analog modem |
US6661847B1 (en) | 1999-05-20 | 2003-12-09 | International Business Machines Corporation | Systems methods and computer program products for generating and optimizing signal constellations |
US6542551B1 (en) | 1999-05-20 | 2003-04-01 | Pc Tel, Inc. | Translation table and constellation design for a PCM modem subjected to alternating robbed bit signaling |
US6823004B1 (en) | 1999-10-29 | 2004-11-23 | International Business Machines Corporation | Methods, systems and computer program products for monitoring performance of a modem during a connection |
US6839382B1 (en) | 1999-10-29 | 2005-01-04 | International Business Machines Corporation | System, methods and computer program products for identifying digital impairments in modem signals using signature analysis and signal level comparison analysis |
US6816545B1 (en) | 1999-10-29 | 2004-11-09 | International Business Machines Corporation | Systems, methods and computer program products for identifying digital impairments in modems based on clusters and/or skips in pulse code modulation signal levels |
US6826157B1 (en) | 1999-10-29 | 2004-11-30 | International Business Machines Corporation | Systems, methods, and computer program products for controlling data rate reductions in a communication device by using a plurality of filters to detect short-term bursts of errors and long-term sustainable errors |
US6505222B1 (en) | 1999-10-29 | 2003-01-07 | International Business Machines Corporation | Systems methods and computer program products for controlling undesirable bias in an equalizer |
US6792040B1 (en) | 1999-10-29 | 2004-09-14 | International Business Machines Corporation | Modems having a dual power mode capability and methods of operating same |
US6611563B1 (en) | 1999-10-29 | 2003-08-26 | International Business Machines Corporation | Systems, methods and computer program products for data mode refinement of modem constellation points |
US6765955B1 (en) | 1999-10-29 | 2004-07-20 | International Business Machines Corporation | Methods, systems and computer program products establishing a communication configuration for a modem connection to compensate for echo noise |
US6650657B1 (en) | 1999-10-29 | 2003-11-18 | International Business Machines Corporation | Systems, methods and computer program products for identifying digital impairments in modem signals |
US6792004B1 (en) | 1999-10-29 | 2004-09-14 | International Business Machines Corporation | Systems, methods and computer program products for averaging learned levels in the presence of robbed-bit signaling based on proximity |
US6967995B1 (en) | 1999-10-29 | 2005-11-22 | International Business Machines Corporation | Methods, systems and computer program products for carrier drop detection using a variable threshold |
US6662322B1 (en) | 1999-10-29 | 2003-12-09 | International Business Machines Corporation | Systems, methods, and computer program products for controlling the error rate in a communication device by adjusting the distance between signal constellation points |
US6754258B1 (en) | 1999-10-29 | 2004-06-22 | International Business Machines Corporation | Systems, methods and computer program products for averaging learned levels in the presence of digital impairments based on patterns |
US6823017B1 (en) | 1999-10-29 | 2004-11-23 | International Business Machines Corporation | Systems, methods and computer program products for filtering glitches from measured values in a sequence of code points |
DE19958111B4 (en) * | 1999-12-02 | 2006-02-02 | Infineon Technologies Ag | Method for data transmission over several parallel data transmission connections |
US7099403B1 (en) | 1999-12-09 | 2006-08-29 | Agere Systems Inc. | Precoding for a non-linear codec |
US6798851B1 (en) | 1999-12-09 | 2004-09-28 | Agere Systems Inc. | Decoding for a non-linear codec |
US7292648B1 (en) * | 1999-12-09 | 2007-11-06 | Agere Systems Inc. | Precoding for a non-linear codec |
US6674794B1 (en) | 2000-02-04 | 2004-01-06 | Motorola, Inc. | System and method for sampling phase adjustment by an analog modem |
US6404807B1 (en) * | 2000-02-04 | 2002-06-11 | Motorola, Inc. | High speed dial-up service using PCM modem technology |
WO2001078241A2 (en) * | 2000-04-06 | 2001-10-18 | Lucent Technologies Inc. | Upstream data transmission |
US6785326B1 (en) | 2000-08-07 | 2004-08-31 | Freescale Semiconductor, Inc. | Method and apparatus for detecting and compensating digital losses in a communications network |
US6560277B2 (en) | 2001-02-09 | 2003-05-06 | Pc Tel, Inc. | Distinguishing between final coding of received signals in a PCM modem |
US6888885B2 (en) * | 2002-10-31 | 2005-05-03 | Agere Systems Inc. | Modem data constellation design including power compensation for analog loss and utilization of maximum dynamic range of CODEC |
US8063807B1 (en) * | 2009-04-30 | 2011-11-22 | Altera Corporation | Equalization circuitry including a digital-to-analog converter having a voltage divider and a multiplexer |
Citations (19)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JPS5793756A (en) | 1980-12-04 | 1982-06-10 | Yoshiyuki Tanaka | Transmission system for digital data using digital-to- analog, analog-to-digital conversion |
EP0180969A2 (en) | 1984-11-06 | 1986-05-14 | Nec Corporation | Automatic level control circuit for an AD converter |
US4597089A (en) * | 1983-07-11 | 1986-06-24 | Hycom Incorporated | Single pulse fast learn modem |
EP0249931A2 (en) | 1986-06-18 | 1987-12-23 | Fujitsu Limited | Decision timing control circuit |
US4796004A (en) | 1986-02-14 | 1989-01-03 | General Instrument Corp. | Integrated analog-to-digital converter |
US4815109A (en) * | 1987-06-25 | 1989-03-21 | Racal Data Communications Inc. | Sampling clock synchronization |
EP0313706A1 (en) | 1987-10-30 | 1989-05-03 | International Business Machines Corporation | Analog-to-digital and digital-to-analog conversion system and echo cancellation device including the same |
WO1989007370A1 (en) | 1988-02-01 | 1989-08-10 | Concord Data Systems, Inc. | Far end echo cancellation method and apparatus |
US4868850A (en) * | 1985-06-04 | 1989-09-19 | Fujitsu Limited | MODEM communication system having training means and method for training same |
US4890303A (en) * | 1984-03-20 | 1989-12-26 | U.S. Philips Corporation | Method and circuit for synchronizing a digital data transmission system with a network-external clock |
US4969162A (en) | 1989-05-09 | 1990-11-06 | Telerate Systems Incorporated | Polled data network auto-equalizer system and method |
US4995030A (en) | 1988-02-01 | 1991-02-19 | Memotec Datacom, Inc. | Far end echo cancellation method and apparatus |
US5184347A (en) * | 1991-07-09 | 1993-02-02 | At&T Bell Laboratories | Adaptive synchronization arrangement |
US5214637A (en) * | 1991-04-15 | 1993-05-25 | Codex Corporation | High speed two wire modem |
US5237561A (en) * | 1989-10-05 | 1993-08-17 | Nokia Data Systems Oy | Digital data transmission system |
US5261118A (en) * | 1991-10-04 | 1993-11-09 | Motorola, Inc. | Simulcast synchronization and equalization system and method therefor |
WO1993022847A1 (en) | 1992-04-24 | 1993-11-11 | Universal Data System Inc. | Modem-channel bank converter |
US5268929A (en) * | 1990-09-28 | 1993-12-07 | Nec Corporation | Method of effectively normalizing an automatic equalizer in multipoint data communications system and arrangement thereof |
US5285474A (en) * | 1992-06-12 | 1994-02-08 | The Board Of Trustees Of The Leland Stanford, Junior University | Method for equalizing a multicarrier signal in a multicarrier communication system |
-
1992
- 1992-10-20 US US07/963,539 patent/US5394437A/en not_active Ceased
-
1997
- 1997-02-26 US US08/805,831 patent/USRE37569E1/en not_active Expired - Lifetime
Patent Citations (20)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JPS5793756A (en) | 1980-12-04 | 1982-06-10 | Yoshiyuki Tanaka | Transmission system for digital data using digital-to- analog, analog-to-digital conversion |
US4597089A (en) * | 1983-07-11 | 1986-06-24 | Hycom Incorporated | Single pulse fast learn modem |
US4890303A (en) * | 1984-03-20 | 1989-12-26 | U.S. Philips Corporation | Method and circuit for synchronizing a digital data transmission system with a network-external clock |
EP0180969A2 (en) | 1984-11-06 | 1986-05-14 | Nec Corporation | Automatic level control circuit for an AD converter |
US4868850A (en) * | 1985-06-04 | 1989-09-19 | Fujitsu Limited | MODEM communication system having training means and method for training same |
US4796004A (en) | 1986-02-14 | 1989-01-03 | General Instrument Corp. | Integrated analog-to-digital converter |
EP0249931A2 (en) | 1986-06-18 | 1987-12-23 | Fujitsu Limited | Decision timing control circuit |
US4815109A (en) * | 1987-06-25 | 1989-03-21 | Racal Data Communications Inc. | Sampling clock synchronization |
EP0313706A1 (en) | 1987-10-30 | 1989-05-03 | International Business Machines Corporation | Analog-to-digital and digital-to-analog conversion system and echo cancellation device including the same |
US4995030A (en) | 1988-02-01 | 1991-02-19 | Memotec Datacom, Inc. | Far end echo cancellation method and apparatus |
WO1989007370A1 (en) | 1988-02-01 | 1989-08-10 | Concord Data Systems, Inc. | Far end echo cancellation method and apparatus |
US4969162A (en) | 1989-05-09 | 1990-11-06 | Telerate Systems Incorporated | Polled data network auto-equalizer system and method |
US5237561A (en) * | 1989-10-05 | 1993-08-17 | Nokia Data Systems Oy | Digital data transmission system |
US5268929A (en) * | 1990-09-28 | 1993-12-07 | Nec Corporation | Method of effectively normalizing an automatic equalizer in multipoint data communications system and arrangement thereof |
US5214637A (en) * | 1991-04-15 | 1993-05-25 | Codex Corporation | High speed two wire modem |
US5184347A (en) * | 1991-07-09 | 1993-02-02 | At&T Bell Laboratories | Adaptive synchronization arrangement |
US5261118A (en) * | 1991-10-04 | 1993-11-09 | Motorola, Inc. | Simulcast synchronization and equalization system and method therefor |
WO1993022847A1 (en) | 1992-04-24 | 1993-11-11 | Universal Data System Inc. | Modem-channel bank converter |
US5365545A (en) | 1992-04-24 | 1994-11-15 | Universal Data Systems, Inc. | MODEM-channel bank converter |
US5285474A (en) * | 1992-06-12 | 1994-02-08 | The Board Of Trustees Of The Leland Stanford, Junior University | Method for equalizing a multicarrier signal in a multicarrier communication system |
Non-Patent Citations (6)
Title |
---|
European Search Report, File RS 98270, dated Feb. 19, 1997, pp. 1-3. |
European Standard Search Report-Dated: Feb. 24, 1997. |
I. Kalet, "The Capacity of PCM Voiceband Channels", IEEE International Conference On Communications '93, May 23-26, 1993, pp. 507-511. |
J. L. Yen, "On Nonuniform Sampling Of Bandwith-Limited Signals", IRE Transactions On Circuit Theory, vol. 3, No. 4, Dec. 1956, New York; pp. 251-257. |
Tor A. Ramstad, "Digital Methods For Conversion Between Arbitrary Sampling Frequencies", IEEE Transactions On Accoustics and Signal Processing, Jun. 1984, No. 3, pp. 577-591. |
V. Ramamoorthy, "On Tandem Coding Of Speech", IEEE International Conference on Communications 1985, Jun. 23-26, 1985, pp. 1229-1233. |
Cited By (10)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
USRE39165E1 (en) * | 1997-06-13 | 2006-07-11 | Pctel, Inc. | Method and apparatus for training linear equalizers in a PCM modem |
US6633604B1 (en) * | 1997-08-11 | 2003-10-14 | Vocal Technologies, Ltd. | Method of improving echo canceller training in modems and of discovering characteristics of a PCM channel |
US6556638B1 (en) * | 1999-02-22 | 2003-04-29 | Godigital Networks Corporation | Method and apparatus for providing increased data speed using synchronization and bit robbing techniques |
US6633582B1 (en) * | 1999-05-20 | 2003-10-14 | Cisco Technology Inc. | Symmetrical codec selection in an asymmetrical codec environment |
US20110075780A1 (en) * | 2009-09-30 | 2011-03-31 | Entropic Communications, Inc. | Method and Apparatus for Bandpass Digital to Analog Converter |
WO2011041155A1 (en) * | 2009-09-30 | 2011-04-07 | Entropic Communications, Inc. | Method and apparatus for bandpass digital to analog converter |
CN102549928A (en) * | 2009-09-30 | 2012-07-04 | 熵敏通讯股份有限公司 | Method and apparatus for bandpass digital to analog converter |
US8237595B2 (en) | 2009-09-30 | 2012-08-07 | Entropic Communications, Inc. | Method and apparatus for bandpass digital to analog converter |
US8981980B2 (en) | 2009-09-30 | 2015-03-17 | Entropic Communications, Inc. | Method and apparatus for bandpass digital to analog converter |
CN102549928B (en) * | 2009-09-30 | 2015-05-27 | 熵敏通讯股份有限公司 | Method and apparatus for bandpass digital to analog converter |
Also Published As
Publication number | Publication date |
---|---|
US5394437A (en) | 1995-02-28 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
USRE37569E1 (en) | High-speed modem synchronized to a remote codec | |
US6002713A (en) | PCM modem equalizer with adaptive compensation for robbed bit signalling | |
US5528625A (en) | High speed quantization-level-sampling modem with equalization arrangement | |
Ungerboeck | Fractional tap-spacing equalizer and consequences for clock recovery in data modems | |
US5757849A (en) | Timing recovery in a network-synchronized modem | |
US6052412A (en) | Codec supporting PCM modem communications over a universal digital loop carrier | |
US5031194A (en) | Wideband digital equalizers for subscriber loops | |
US4489416A (en) | Equalization system for modems in a polled arrangement | |
US4433425A (en) | Method and apparatus for detecting the training sequence for a self-adapting equalizer | |
GB2262867A (en) | Pre-equalization in data communication systems | |
JP2000278185A (en) | Mixed mode adaptive analog receiving architecture for data communication | |
Qureshi | Timing recovery for equalized partial-response systems | |
US5828696A (en) | Timing recovery in a network-synchronized modem | |
US4078157A (en) | Method and apparatus for regenerating a modified duobinary signal | |
US6185250B1 (en) | Training of level learning modems | |
CA2399543C (en) | System and method for sampling phase adjustment by an analog modem | |
US6570917B1 (en) | Equalizer training in the presence of network impairment | |
US4011405A (en) | Digital data transmission systems | |
US6118813A (en) | Technique for effectively treating robbed bit signaling in data communcations | |
US6876696B1 (en) | Timing device and method using a timing equalizer filter for a digital communications systems | |
US6414989B1 (en) | Upstream PCM transmission for a modem system | |
US6600780B1 (en) | Apparatus and method for adapting a filter of an analog modem | |
US6901107B1 (en) | Systems, methods, and computer program products for generating a digital impairment learning signal having low energy content at direct current and Nyquist frequencies | |
US6266382B1 (en) | Technique for detecting and treating robbed bit signaling in data communications | |
Holzman et al. | Data Set 203 a New High-Speed Voideband Modem |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
STCF | Information on status: patent grant |
Free format text: PATENTED CASE |
|
FEPP | Fee payment procedure |
Free format text: PAYOR NUMBER ASSIGNED (ORIGINAL EVENT CODE: ASPN); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY |
|
FPAY | Fee payment |
Year of fee payment: 8 |
|
SULP | Surcharge for late payment |
Year of fee payment: 7 |
|
AS | Assignment |
Owner name: AGERE SYSTEMS INC., PENNSYLVANIA Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:LUCENT TECHNOLOGIES INC.;REEL/FRAME:015991/0893 Effective date: 20010130 |
|
FPAY | Fee payment |
Year of fee payment: 12 |