USRE36159E - Semiconductor integrated circuit device having built-in voltage drop circuit - Google Patents

Semiconductor integrated circuit device having built-in voltage drop circuit Download PDF

Info

Publication number
USRE36159E
USRE36159E US08/771,253 US77125396A USRE36159E US RE36159 E USRE36159 E US RE36159E US 77125396 A US77125396 A US 77125396A US RE36159 E USRE36159 E US RE36159E
Authority
US
United States
Prior art keywords
power supply
circuits
voltage
circuit
semiconductor integrated
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Expired - Lifetime
Application number
US08/771,253
Inventor
Masao Nakano
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Fujitsu Semiconductor Ltd
Original Assignee
Fujitsu Ltd
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Fujitsu Ltd filed Critical Fujitsu Ltd
Priority to US08/771,253 priority Critical patent/USRE36159E/en
Application granted granted Critical
Publication of USRE36159E publication Critical patent/USRE36159E/en
Assigned to FUJITSU SEMICONDUCTOR LIMITED reassignment FUJITSU SEMICONDUCTOR LIMITED CHANGE OF NAME (SEE DOCUMENT FOR DETAILS). Assignors: FUJITSU MICROELECTRONICS LIMITED
Anticipated expiration legal-status Critical
Expired - Lifetime legal-status Critical Current

Links

Images

Classifications

    • GPHYSICS
    • G11INFORMATION STORAGE
    • G11CSTATIC STORES
    • G11C5/00Details of stores covered by group G11C11/00
    • G11C5/14Power supply arrangements, e.g. power down, chip selection or deselection, layout of wirings or power grids, or multiple supply levels
    • G11C5/147Voltage reference generators, voltage or current regulators; Internally lowered supply levels; Compensation for voltage drops
    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03KPULSE TECHNIQUE
    • H03K19/00Logic circuits, i.e. having at least two inputs acting on one output; Inverting circuits
    • H03K19/0008Arrangements for reducing power consumption
    • H03K19/0013Arrangements for reducing power consumption in field effect transistor circuits

Definitions

  • the present invention generally relates to semiconductor integrated circuit devices having built-in voltage drop circuits.
  • the voltage drop circuit functions to drop a power supply voltage externally supplied and use a dropped power supply voltage in some circuits mounted on the chip or all circuits mounted thereon.
  • FIG. 1 shows a conventional dynamic random access memory (DRAM) with a built-in voltage drop circuit.
  • the DRAM shown in FIG. 1 comprises an address buffer 1, a row decoder 2, a memory cell array 3, a sense amplifier block 4, a column decoder 5, a column gate block 6, an output circuit 7, an input circuit 8, a control circuit 9 and a voltage drop circuit 10.
  • the control circuit 9 is supplied with a row address strobe signal /RAS ("/" means an active-low signal, and /RAS is equivalent to RAS shown in FIG. 1), a column address strobe signal /CAS, and a write enable signal /WE.
  • Din denotes input data applied to the input circuit 8
  • Dout denotes output data from the output circuit 7.
  • VCC denotes an external high-potential power supply voltage equal to, for example 5 V
  • VSS denotes an external low-potential power supply voltage equal to, for example, 0 V.
  • VII denotes a dropped voltage generated by the voltage drop circuit
  • Row address bits A0-An are applied to the row decoder 2 via the address buffer 1, and the row decoder 2 selects one of the word lines running in the cell array 3. In this case, cells connected to the selected word line are concurrently selected, and information pieces stored in the selected cells are output to bit lines.
  • Sense amplifiers provided in the sense amplifier block 4 respectively amplify the information pieces.
  • Column address bits which are input in a time sharing process, are applied to the column decoder 5 via the address buffer 1.
  • the column decoder 5 generates a decoded address signal for selecting one of the bit lines running in the cell array 3.
  • the information piece connected to the selected bit line is transferred from the sense amplifier block 4 to the output circuit 7 via the column gate block 6.
  • the above-mentioned write and read operation is carried out in synchronism with various control signals ⁇ 1 , . . . , ⁇ n generated by the control circuit 9 on the basis of the row address strobe signal /RAS, the column address strobe signal /CAS, and the write enable signal /WE.
  • the voltage drop circuit 10, which is provided separately from the control circuit 9, receives the power supply voltage VCC supplied outside of the chip, and generates the dropped voltage VII ( ⁇ VCC) therefrom.
  • FIG. 2 shows the voltage drop circuit 10 and a circuit to which the dropped voltage is applied.
  • a sense amplifier driving circuit 11 is connected to the voltage drop circuit 10.
  • a sense amplifier 12 is connected to a pair of bit lines BL0 and /BL0, and a sense amplifier 13 is connected to a pair of bit lines BL1 and /BL1.
  • a memory cell 14 is connected to the bit line BL0 and a word line WL, and a memory cell 15 is connected to the bit line BL1 and the word line WL.
  • the voltage drop circuit 10 comprises a VCC power supply line 16, and an n-channel MOS (Metal Oxide Semiconductor) transistor (hereinafter simply referred to as an nMOS transistor) 17.
  • the drain and gate of the nMOS transistor 17 are connected to the VCC power supply line 16.
  • the dropped voltage VII which is equal to VCC-Vth17 (where Vth17 is the threshold voltage of the nMOS transistor 17), is generated via the source of the nMOS transistor 17.
  • a resistor 19 is a parasitic resistance of a wiring line 18 connecting the voltage drop circuit 10 and the sense amplifier driving circuit 11.
  • the sense amplifier driving circuit 11 comprises a wiring line 20 via which the dropped voltage VII is transferred, a clock input terminal 21, an inverter 22, a p-channel MOS transistor (hereinafter simply referred to as a pMOS transistor) 23, and an nMOS transistor 24.
  • S1 denotes the output signal of the inverter 22.
  • the clock input terminal 21 receives a sense amplifier driving circuit clock ⁇ for driving or enabling the sense amplifier driving circuit 11.
  • the circuit 11 turns ON the pMOS transistor 23 and the nMOS transistor 24.
  • a sense amplifier driving voltage PSA obtained at the drain of the pMOS transistor 23 and a sense amplifier driving voltage NSA obtained at the drain of the nMOS transistor 24 drive the sense amplifiers 12 and 13.
  • the sense amplifier 12 includes a flip-flop made up of pMOS transistors 25 and 26, and nMOS transistors 27 and 28.
  • the sense amplifier 13 is configured in the same manner as the sense amplifier 12.
  • the memory cell 14 is a one-transistor-type cell, and is made up of an nMOS transistor 29 and a capacitor 30.
  • PC denotes a cell plate voltage.
  • FIG. 3 is a waveform diagram showing the operation of the circuit shown in FIG. 2.
  • the waveform diagram shown in FIG. 3 relates to the bit lines BL0 and /BL0. It will be noted that the same operation as shown in FIG. 3 will take place in other bit lines.
  • the word line WL is selected, and the voltage thereof increases from a low (L) level to the high level. Then, the nMOS transistor 29 is turned ON, and the bit line BL0 is connected to an internal node 31 of the cell 14. Hence, a signal quantity dependent on the ratio of the capacitance of the capacitor 30 and the parasitic capacitance of the bit line BL0 appears at the bit line BL0. Assuming that the internal node 31 of the cell 14 is at the low level, the bit line BL0 decreases by the signal quantity (approximately a few hundred mV higher than/lower than a bit line reset level, which is equal to approximately half the VCC.
  • the sense amplifier driving circuit clock ⁇ switches from the low level to the high level.
  • the output signal S1 of the inverter 22 is switched from the high level to the low level, and the pMOS transistor 23 and the nMOS transistor 24 are turned ON.
  • the sense amplifier driving voltage PSA increases to the dropped voltage VII, and the sense amplifier driving voltage NSA decreases to the VSS.
  • the internal node 31 of the cell is at the low level, and hence the potential of the bit line BL0 is lower than the potential of the bit line /BL0 by the signal quantity.
  • the sense amplifier 12 senses data stored in the capacitor 30.
  • a more specific object of the present invention is to provide a semiconductor integrated circuit device in which the voltage drop developed across the parasitic resistance of the wiring line for the dropped voltage can be reduced and a plurality of circuits driven by the dropped voltage can operate normally.
  • a semiconductor integrated circuit device comprising: voltage drop means for generating a dropped voltage from a power supply voltage externally supplied to a power supply line; a plurality of circuits respectively connected to the voltage drop means and driven by the dropped voltage; and switching means, connected to at least one of the circuits, for connecting the power supply line to at least one of the circuits in synchronism with the operation of at least one of the circuits, at least one of the circuits being driven by currents from both the voltage drop means and the power supply line in synchronism with the operation thereof.
  • a semiconductor integrated circuit device comprising: voltage drop means for generating a dropped voltage from a power supply voltage externally supplied to a power supply line; a plurality of circuits respectively connected to the voltage drop means and driven by the dropped voltage; and switching means, connected to at least one of the circuits, for connecting the power supply line to at least one of the circuits in synchronism with operation of at least one of the circuits so that a first current from the power supply line increases as a second current passing through at least one of the circuits increases, at least one of the circuits being driven by currents from both the voltage drop means and the power supply line in synchronism with the operation thereof.
  • FIG. 1 is a block diagram of a conventional DRAM with a built-in voltage drop circuit
  • FIG. 2 is a circuit diagram of a sense amplifier driving circuit shown in FIG. 1 and a circuit driven thereby;
  • FIG. 3 is a waveform diagram showing the operation of the circuit shown in FIG. 2;
  • FIG. 4 is a block diagram showing an overview of the present invention.
  • FIG. 5 is a circuit diagram of a first embodiment of the present invention.
  • FIG. 6 is a circuit diagram of a one-shot pulse generator shown in FIG. 5;
  • FIG. 7 is a waveform diagram showing the one-shot pulse generator shown in FIG. 6;
  • FIG. 8 is a circuit diagram of a second embodiment of the present invention.
  • FIG. 9 is a circuit diagram of a one-shot pulse generator shown in FIG. 8.
  • FIG. 10 is a waveform diagram of the one-shot pulse generator shown in FIG. 9;
  • FIG. 11 is a circuit diagram of a third embodiment of the present invention.
  • FIG. 12 is a circuit diagram of a voltage difference detection circuit shown in FIG. 10.
  • a semiconductor integrated circuit device comprises a built-in voltage drop circuit 33, a switch circuit 38, a switch control circuit 39, and circuits 35 1 -35 n respectively driven by a dropped voltage VII generated by the voltage drop circuit 33 from the power supply voltage VCC.
  • a wiring line 34 connects the voltage drop circuit 33 to the driven circuits 35 1 -35 n .
  • the switch circuit 38 is provided between a VCC line 36 and a wiring line 37 running in at least one of the driven circuits 35 1 -35 n .
  • the wiring line 34 is connected to wiring lines 37 respectively provided in the driven circuits 35 1 -35 n .
  • the switch control circuit 39 controls switching of the switch circuit 38. More specifically, the switch control circuit 39 turns ON the switch circuit 38 in synchronism with the operation of the driven circuit 35 1 having the wiring line 37 connected to the switch 36.
  • the switch control circuit 39 turns ON the switch circuit 38.
  • a current from the voltage drop circuit 33 but also a current from the power supply wiring line 36 passes through the driven circuit 35 1 .
  • the driven circuit 35 1 even if a large current passes through the driven circuit 35 1 while the other driven circuits 35 2 -35 n are operating, they can operate normally.
  • FIG. 5 is a circuit diagram of an essential part of the first embodiment.
  • the circuit configuration shown in FIG. 5 comprises a VCC line 40 for transferring the external power supply voltage VCC to circuits, an nMOS transistor 41 corresponding to the switch circuit 38, and a one-shot pulse generator 42 corresponding to the switch control circuit 39.
  • S2 denotes a one-shot pulse output via a one-shot pulse output terminal 43 of the one-shot pulse generator 42.
  • the drain of the nMOS transistor 41 is connected to the VCC power supply line 40, and the source thereof is connected to a wiring line 20 provided in the sense amplifier driving circuit 11 and used for transferring the dropped voltage VII from the voltage drop circuit 33 to the circuit 11.
  • the gate of the nMOS transistor 41 is connected to the one-shot pulse output terminal 42 of the one-shot pulse generator 42.
  • FIG. 6 is a block diagram of the one-shot pulse generator 42, which comprises a clock input terminal 44 connected to the sense amplifier driving circuit 11, inverters 45-52, and a NOR circuit 53 in addition to the above-mentioned one-shot pulse output terminal 43.
  • the sense amplifier driving circuit clock ⁇ is applied to the terminal 44.
  • the inverters 46-52 are cascaded.
  • the output terminal of the inverter 45 is connected to one terminal of the NOR circuit 53 and the input terminal of the inverter 46.
  • the output terminal of the inverter 52 is connected to the other input terminal of the NOR circuit 53.
  • FIG. 7 is a waveform diagram showing the operation of the one-shot pulse generator 42.
  • the sense amplifier driving circuit 11 is not driven and the clock ⁇ is maintained at the low 10 level
  • the output signal S3 of the inverter 45 is maintained at the high level
  • the output signal S4 of the inverter 52 is maintained at the low level.
  • the output signal of the NOR circuit 53 is maintained at the low level.
  • the clock ⁇ is switched from the low level to the high level in order to drive the sense amplifier driving circuit 11.
  • the output signal S4 of the inverter 52 does not switch to the high level because of a delay time caused by the cascaded inverters 46-52. That is, the output signal S4 of the inverter 52 is maintained at the low level.
  • the output signal of the NOR circuit 53 is switched to the high level.
  • the AMOS transistor 41 is turned ON in response to the positive one-shot pulse S2 generated by the one-shot pulse generator 42 when the clock ⁇ is switched from the low level to the high level in order to drive the sense amplifier driving circuit 11 and the pMOS transistor 23 and the nMOS transistor 24 are turned ON so that currents pass through the sense amplifiers 12 and 13.
  • the sense amplifier driving circuit 11 is supplied with not only current from the voltage drop circuit 10 but also current from the VCC power supply line 40. Hence, it is possible to prevent an increase in the voltage drop developed across the parasitic resistance 19 of the wiring line 18 for the dropped voltage VII.
  • the circuit configuration shown in FIG. 8 comprises a VCC line 54 for transferring the external power supply voltage VCC to circuits, a pMOS transistor 55 corresponding to the switch circuit 38, and a one-shot pulse generator 56 corresponding to the switch control circuit 39.
  • S5 denotes a one-shot pulse output via a one-shot pulse output terminal 57 of the one-shot pulse generator 56.
  • the source of the pMOS transistor 55 is connected to the VCC line 54, and the drain thereof is connected to the wiring line 20 in the sense amplifier driving circuit 11.
  • the gate of the pMOS transistor 55 is connected to the one-shot pulse output terminal 57 of the one-shot pulse generator 56.
  • FIG. 9 is a block diagram of the one-shot pulse generator 56, which comprises a clock input terminal 58 connected to the sense amplifier driving circuit 11, inverters 59-65, and a NAND circuit 66 in addition to the above-mentioned one-shot pulse output terminal 57.
  • the sense amplifier driving circuit clock ⁇ is applied to the terminal 58.
  • the inverters 59-65 are cascaded.
  • the clock input terminal 58 is connected to one terminal of the NAND circuit 66 and the input terminal of the inverter 46.
  • the output terminal of the inverter 65 is connected to the other input terminal of the NAND circuit 66.
  • FIG. 10 is a waveform diagram showing the operation of the one-shot pulse generator 56 shown in FIG. 9.
  • the sense amplifier driving circuit 11 is not driven and the clock ⁇ for driving the sense amplifier driving circuit 11 is maintained at the low level, the output signal S6 of the inverter 65 is maintained at the high level, and hence the output signal of the NAND circuit 66 is maintained at the high level.
  • the clock ⁇ for driving the sense amplifier driving circuit 11 is switched from the low level to the high level in order to drive the driving circuit 11.
  • the clock ⁇ is maintained at the high level, and hence the output signal of the NAND circuit 66 is switched to the low level. In this manner, a one-shot pulse S5 is generated.
  • the pMOS transistor 55 is turned ON in response to the negative one-shot pulse S5 generated by the one-shot pulse generator 56 when the clock ⁇ is switched from the low level to the high level in order to drive the sense amplifier driving circuit 11 and the pMOS transistor 23 and the nMOS transistor 24 are turned ON so that currents pass through the sense amplifiers 12 and 13.
  • the sense amplifier driving circuit 11 is supplied with not only current from the voltage drop circuit 10 but also current from the VCC power supply line 40. Hence, it is possible to prevent an increase in the voltage drop developed across the parasitic resistance 19 of the wiring line 18 for the dropped voltage VII.
  • the circuit shown in FIG. 11 comprises a pMOS transistor 68 corresponding to the switch circuit 38 shown in FIG. 4, a resistor 69, a voltage difference detection circuit 70, which detects the difference between the voltage at one end of the resistor 69 and the voltage at the other end thereof.
  • the circuit 70 corresponds to the switch control circuit 39 shown in FIG. 4.
  • the wiping line 20 in the sense amplifier driving circuit 11 is connected to the source of the pMOS transistor 23 via the resistor 69.
  • the drain of the pMOS transistor 68 is connected to the VCC power supply line 67, and the source thereof is connected to one end of the resistor 69.
  • the gate of the pMOS transistor 68 is connected to the output terminal 73 of the difference voltage detection circuit 70.
  • FIG. 12 is a circuit diagram of the voltage difference detection circuit 70, which comprises VCC power supply lines 74 and 75, pMOS transistors 76 and 77, and nMOS transistors 78 and 79.
  • the source of the pMOS transistor 76 is connected to the VCC line 74, and the gate thereof is connected to the gate and the drain of the pMOS transistor 77.
  • the drain of the pMOS transistor 76 is connected to the output terminal 73 and the drain of the nMOS transistor 78.
  • the source of the pMOS transistor 77 is connected to the VCC line 75, and the drain thereof is connected to the drain of the nMOS transistor 79.
  • the gate of the nMOS transistor 78 is connected to one end 71 of the resistor 69, and the source thereof is grounded.
  • the gate of the nMOS transistor 79 is connected to the other end 72 of the resistor 69, and the source thereof is grounded.
  • the circuit parameters are selected so that the pMOS transistor 68 is OFF.
  • the sense amplifier driving circuit 11 is not driven, no current passes through the pMOS transistor 68.
  • the clock ⁇ is switched from the low level to the high level in order to drive the sense amplifier driving circuit 11, the pMOS transistor 23 and the nMOS transistor 24 are turned ON, and currents pass through the sense amplifiers 12 and 13.
  • the voltage V71 is greater than the voltage V72.
  • current i78 passing through the AMOS transistor 78 becomes greater than current i79 passing through the nMOS transistor 79, and a voltage V80 at a node 80 decreases and becomes less than a voltage V81 at a node 81.
  • the amount of decrease in the voltage V80 increases as the voltage drop developed across the resistor 69, that is, the difference between the voltages V71 and V72 increases.
  • the pMOS transistor 68 is turned ON by the voltage V80 of the node 80 output via the output terminal 73 of the voltage difference detection circuit 70 when the clock ⁇ is switched from the low level to the high level in order to drive the sense amplifier driving circuit 11, and the pMOS transistor 23 and the nMOS transistor 24 are turned ON so that currents pass through the sense amplifiers 12 and 13.
  • the sense amplifier driving circuit 11 is supplied from current from the voltage drop circuit 10 but also current from the VCC power supply line 67. Hence, it is possible to prevent an increase in the voltage drop developed across the parasitic resistance 19 of the wiring line 18 for the dropped voltage VII.
  • the current supplied from the VCC power supply line 67 to the sense amplifier driving circuit 11 increases as the current passing through the circuit 11 increases. Hence, variations in the voltage drop across the parasitic resistance 19 of the wiring line 18 can be suppressed.
  • the present invention is not limited to the specifically disclosed embodiments, and variations and modifications may be made without departing from the scope of the present invention.
  • the present invention includes not only DRAMs but also flash memories, SRAMs and EEPROMs.

Landscapes

  • Engineering & Computer Science (AREA)
  • Power Engineering (AREA)
  • Physics & Mathematics (AREA)
  • Computer Hardware Design (AREA)
  • Computing Systems (AREA)
  • General Engineering & Computer Science (AREA)
  • Mathematical Physics (AREA)
  • Dram (AREA)
  • Semiconductor Memories (AREA)

Abstract

A semiconductor integrated circuit device includes a voltage drop circuit for generating a dropped voltage from a power supply voltage externally supplied to a power supply line, and a plurality of circuits respectively connected to the voltage drop circuit and driven by the dropped voltage. A switching unit, which is connected to at least one of the circuits, connects the power supply line to the above one of the circuits in synchronism with operation of the above one of the circuits. The above one of the circuits is driven by currents from both the voltage drop unit and the power supply line in synchronism with the operation thereof.

Description

BACKGROUND OF THE INVENTION
1. Field of the Invention
The present invention generally relates to semiconductor integrated circuit devices having built-in voltage drop circuits.
2. Description of the Prior Art
Recently, there has been considerable activity in the research and development of increasing storage capacity and integration density. Under the above conditions, fine patterns and fine transistors are used. However, fine transistors, such as transistors having short channel lengths, do not have good resistance to hot carriers. In order to improve resistance to hot carriers, it is proposed to mount a voltage drop circuit on a chip. The voltage drop circuit functions to drop a power supply voltage externally supplied and use a dropped power supply voltage in some circuits mounted on the chip or all circuits mounted thereon.
FIG. 1 shows a conventional dynamic random access memory (DRAM) with a built-in voltage drop circuit. The DRAM shown in FIG. 1 comprises an address buffer 1, a row decoder 2, a memory cell array 3, a sense amplifier block 4, a column decoder 5, a column gate block 6, an output circuit 7, an input circuit 8, a control circuit 9 and a voltage drop circuit 10. The control circuit 9 is supplied with a row address strobe signal /RAS ("/" means an active-low signal, and /RAS is equivalent to RAS shown in FIG. 1), a column address strobe signal /CAS, and a write enable signal /WE. Din denotes input data applied to the input circuit 8, and Dout denotes output data from the output circuit 7. VCC denotes an external high-potential power supply voltage equal to, for example 5 V, and VSS denotes an external low-potential power supply voltage equal to, for example, 0 V. VII denotes a dropped voltage generated by the voltage drop circuit 10.
Row address bits A0-An are applied to the row decoder 2 via the address buffer 1, and the row decoder 2 selects one of the word lines running in the cell array 3. In this case, cells connected to the selected word line are concurrently selected, and information pieces stored in the selected cells are output to bit lines. Sense amplifiers provided in the sense amplifier block 4 respectively amplify the information pieces.
Column address bits, which are input in a time sharing process, are applied to the column decoder 5 via the address buffer 1. The column decoder 5 generates a decoded address signal for selecting one of the bit lines running in the cell array 3. The information piece connected to the selected bit line is transferred from the sense amplifier block 4 to the output circuit 7 via the column gate block 6.
The above-mentioned write and read operation is carried out in synchronism with various control signals φ1, . . . , φn generated by the control circuit 9 on the basis of the row address strobe signal /RAS, the column address strobe signal /CAS, and the write enable signal /WE. The voltage drop circuit 10, which is provided separately from the control circuit 9, receives the power supply voltage VCC supplied outside of the chip, and generates the dropped voltage VII (<VCC) therefrom.
FIG. 2 shows the voltage drop circuit 10 and a circuit to which the dropped voltage is applied. In FIG. 2, a sense amplifier driving circuit 11 is connected to the voltage drop circuit 10. A sense amplifier 12 is connected to a pair of bit lines BL0 and /BL0, and a sense amplifier 13 is connected to a pair of bit lines BL1 and /BL1. A memory cell 14 is connected to the bit line BL0 and a word line WL, and a memory cell 15 is connected to the bit line BL1 and the word line WL.
The voltage drop circuit 10 comprises a VCC power supply line 16, and an n-channel MOS (Metal Oxide Semiconductor) transistor (hereinafter simply referred to as an nMOS transistor) 17. The drain and gate of the nMOS transistor 17 are connected to the VCC power supply line 16. The dropped voltage VII, which is equal to VCC-Vth17 (where Vth17 is the threshold voltage of the nMOS transistor 17), is generated via the source of the nMOS transistor 17. A resistor 19 is a parasitic resistance of a wiring line 18 connecting the voltage drop circuit 10 and the sense amplifier driving circuit 11.
The sense amplifier driving circuit 11 comprises a wiring line 20 via which the dropped voltage VII is transferred, a clock input terminal 21, an inverter 22, a p-channel MOS transistor (hereinafter simply referred to as a pMOS transistor) 23, and an nMOS transistor 24. S1 denotes the output signal of the inverter 22. The clock input terminal 21 receives a sense amplifier driving circuit clock Φ for driving or enabling the sense amplifier driving circuit 11. When the clock Φ is maintained at a high (H) level, the circuit 11 turns ON the pMOS transistor 23 and the nMOS transistor 24. A sense amplifier driving voltage PSA obtained at the drain of the pMOS transistor 23 and a sense amplifier driving voltage NSA obtained at the drain of the nMOS transistor 24 drive the sense amplifiers 12 and 13.
The sense amplifier 12 includes a flip-flop made up of pMOS transistors 25 and 26, and nMOS transistors 27 and 28. The sense amplifier 13 is configured in the same manner as the sense amplifier 12. The memory cell 14 is a one-transistor-type cell, and is made up of an nMOS transistor 29 and a capacitor 30. PC denotes a cell plate voltage.
FIG. 3 is a waveform diagram showing the operation of the circuit shown in FIG. 2. The waveform diagram shown in FIG. 3 relates to the bit lines BL0 and /BL0. It will be noted that the same operation as shown in FIG. 3 will take place in other bit lines.
The word line WL is selected, and the voltage thereof increases from a low (L) level to the high level. Then, the nMOS transistor 29 is turned ON, and the bit line BL0 is connected to an internal node 31 of the cell 14. Hence, a signal quantity dependent on the ratio of the capacitance of the capacitor 30 and the parasitic capacitance of the bit line BL0 appears at the bit line BL0. Assuming that the internal node 31 of the cell 14 is at the low level, the bit line BL0 decreases by the signal quantity (approximately a few hundred mV higher than/lower than a bit line reset level, which is equal to approximately half the VCC.
Thereafter, the sense amplifier driving circuit clock Φ switches from the low level to the high level. In response to this change, the output signal S1 of the inverter 22 is switched from the high level to the low level, and the pMOS transistor 23 and the nMOS transistor 24 are turned ON. As a result, the sense amplifier driving voltage PSA increases to the dropped voltage VII, and the sense amplifier driving voltage NSA decreases to the VSS. In the example being considered, the internal node 31 of the cell is at the low level, and hence the potential of the bit line BL0 is lower than the potential of the bit line /BL0 by the signal quantity. Hence, the pMOS transistor 26 and the nMOS transistor 27 are turned ON, and the pMOS transistor 25 and the nMOS transistor 28 are turned OFF. Hence, the potential of the bit line BL0 decreases to the VSS, and the potential of the bit line /BL0 increases to the dropped voltage VII. In this manner, the sense amplifier 12 senses data stored in the capacitor 30.
During the sense operation of the sense amplifier 12, a current passes through the wiring line 18, the pMOS transistor 23, the pMOS transistor 26 and the bit line /BL0 in that order. The above current is large because of the characteristic of the sense amplifier 12. Hence, a large voltage drop is developed across the parasitic resistance 19 of the wiring line 18, and other circuits to which the dropped voltage VII is applied may not operate normally. The above problem is encountered in other semiconductor integrated circuit devices with built-in voltage drop circuits.
SUMMARY OF THE INVENTION
It is a general object of the present invention to provide a semiconductor integrated circuit device with a built-in voltage drop circuit, in which the above disadvantage is eliminated.
A more specific object of the present invention is to provide a semiconductor integrated circuit device in which the voltage drop developed across the parasitic resistance of the wiring line for the dropped voltage can be reduced and a plurality of circuits driven by the dropped voltage can operate normally.
The above objects of the present invention are achieved by a semiconductor integrated circuit device comprising: voltage drop means for generating a dropped voltage from a power supply voltage externally supplied to a power supply line; a plurality of circuits respectively connected to the voltage drop means and driven by the dropped voltage; and switching means, connected to at least one of the circuits, for connecting the power supply line to at least one of the circuits in synchronism with the operation of at least one of the circuits, at least one of the circuits being driven by currents from both the voltage drop means and the power supply line in synchronism with the operation thereof.
The above objects of the present invention are also achieved by a semiconductor integrated circuit device comprising: voltage drop means for generating a dropped voltage from a power supply voltage externally supplied to a power supply line; a plurality of circuits respectively connected to the voltage drop means and driven by the dropped voltage; and switching means, connected to at least one of the circuits, for connecting the power supply line to at least one of the circuits in synchronism with operation of at least one of the circuits so that a first current from the power supply line increases as a second current passing through at least one of the circuits increases, at least one of the circuits being driven by currents from both the voltage drop means and the power supply line in synchronism with the operation thereof.
BRIEF DESCRIPTION OF THE DRAWINGS
Other objects, features and advantages of the present invention will become more apparent from the following detailed description when read in conjunction with the accompanying drawings, in which:
FIG. 1 is a block diagram of a conventional DRAM with a built-in voltage drop circuit;
FIG. 2 is a circuit diagram of a sense amplifier driving circuit shown in FIG. 1 and a circuit driven thereby;
FIG. 3 is a waveform diagram showing the operation of the circuit shown in FIG. 2;
FIG. 4 is a block diagram showing an overview of the present invention;
FIG. 5 is a circuit diagram of a first embodiment of the present invention;
FIG. 6 is a circuit diagram of a one-shot pulse generator shown in FIG. 5;
FIG. 7 is a waveform diagram showing the one-shot pulse generator shown in FIG. 6;
FIG. 8 is a circuit diagram of a second embodiment of the present invention;
FIG. 9 is a circuit diagram of a one-shot pulse generator shown in FIG. 8;
FIG. 10 is a waveform diagram of the one-shot pulse generator shown in FIG. 9;
FIG. 11 is a circuit diagram of a third embodiment of the present invention; and
FIG. 12 is a circuit diagram of a voltage difference detection circuit shown in FIG. 10.
DESCRIPTION OF THE PREFERRED EMBODIMENTS
Referring to FIG. 4, a semiconductor integrated circuit device comprises a built-in voltage drop circuit 33, a switch circuit 38, a switch control circuit 39, and circuits 351 -35n respectively driven by a dropped voltage VII generated by the voltage drop circuit 33 from the power supply voltage VCC. A wiring line 34 connects the voltage drop circuit 33 to the driven circuits 351 -35n. The switch circuit 38 is provided between a VCC line 36 and a wiring line 37 running in at least one of the driven circuits 351 -35n. The wiring line 34 is connected to wiring lines 37 respectively provided in the driven circuits 351 -35n. The switch control circuit 39 controls switching of the switch circuit 38. More specifically, the switch control circuit 39 turns ON the switch circuit 38 in synchronism with the operation of the driven circuit 351 having the wiring line 37 connected to the switch 36.
When the driven circuit 351 is operated, the switch control circuit 39 turns ON the switch circuit 38. Hence, not only a current from the voltage drop circuit 33 but also a current from the power supply wiring line 36 passes through the driven circuit 351. With the above circuit configuration, it becomes possible to reduce the voltage drop because of the parasitic resistance of the wiring line 34. Hence, even if a large current passes through the driven circuit 351 while the other driven circuits 352 -35n are operating, they can operate normally.
A description will now be given of a first embodiment of the present invention.
FIG. 5 is a circuit diagram of an essential part of the first embodiment. In FIG. 5, parts that are the same as parts shown in the previously described figures are given the same reference numbers as previously. The circuit configuration shown in FIG. 5 comprises a VCC line 40 for transferring the external power supply voltage VCC to circuits, an nMOS transistor 41 corresponding to the switch circuit 38, and a one-shot pulse generator 42 corresponding to the switch control circuit 39. S2 denotes a one-shot pulse output via a one-shot pulse output terminal 43 of the one-shot pulse generator 42.
The drain of the nMOS transistor 41 is connected to the VCC power supply line 40, and the source thereof is connected to a wiring line 20 provided in the sense amplifier driving circuit 11 and used for transferring the dropped voltage VII from the voltage drop circuit 33 to the circuit 11. The gate of the nMOS transistor 41 is connected to the one-shot pulse output terminal 42 of the one-shot pulse generator 42.
FIG. 6 is a block diagram of the one-shot pulse generator 42, which comprises a clock input terminal 44 connected to the sense amplifier driving circuit 11, inverters 45-52, and a NOR circuit 53 in addition to the above-mentioned one-shot pulse output terminal 43. The sense amplifier driving circuit clock Φ is applied to the terminal 44. The inverters 46-52 are cascaded. The output terminal of the inverter 45 is connected to one terminal of the NOR circuit 53 and the input terminal of the inverter 46. The output terminal of the inverter 52 is connected to the other input terminal of the NOR circuit 53.
FIG. 7 is a waveform diagram showing the operation of the one-shot pulse generator 42. In a case where the sense amplifier driving circuit 11 is not driven and the clock Φ is maintained at the low 10 level, the output signal S3 of the inverter 45 is maintained at the high level, and the output signal S4 of the inverter 52 is maintained at the low level. Hence, the output signal of the NOR circuit 53 is maintained at the low level.
Thereafter, the clock Φ is switched from the low level to the high level in order to drive the sense amplifier driving circuit 11. At this time, the output signal S4 of the inverter 52 does not switch to the high level because of a delay time caused by the cascaded inverters 46-52. That is, the output signal S4 of the inverter 52 is maintained at the low level. Hence, the output signal of the NOR circuit 53 is switched to the high level.
When the delay time of the inverters 46-52 has elapsed, the output signal S4 of the inverter 52 is switched to the high level. At this time, the output signal S3 of the inverter 45 is at the low level, and hence the output signal of the NOR circuit 53 is switched to the low level. In this manner, a one-shot pulse S2 is generated when the currents pass through the sense amplifiers 12 and 13.
According to the first embodiment of the present invention, the AMOS transistor 41 is turned ON in response to the positive one-shot pulse S2 generated by the one-shot pulse generator 42 when the clock Φ is switched from the low level to the high level in order to drive the sense amplifier driving circuit 11 and the pMOS transistor 23 and the nMOS transistor 24 are turned ON so that currents pass through the sense amplifiers 12 and 13.
Hence, the sense amplifier driving circuit 11 is supplied with not only current from the voltage drop circuit 10 but also current from the VCC power supply line 40. Hence, it is possible to prevent an increase in the voltage drop developed across the parasitic resistance 19 of the wiring line 18 for the dropped voltage VII.
When the amount of the current passing through the pMOS transistor 23 of the sense amplifier driving circuit 11 is set equal to the amount of the current passing through the nMOS transistor 41, no voltage drop can be developed in the wiring line 18 even when the circuit 11 operates.
A description will now be given of a second embodiment of the present invention with reference to FIG. 8, in which parts that are the same as parts shown in the previously described figures are given the same reference numbers as previously.
The circuit configuration shown in FIG. 8 comprises a VCC line 54 for transferring the external power supply voltage VCC to circuits, a pMOS transistor 55 corresponding to the switch circuit 38, and a one-shot pulse generator 56 corresponding to the switch control circuit 39. S5 denotes a one-shot pulse output via a one-shot pulse output terminal 57 of the one-shot pulse generator 56. The source of the pMOS transistor 55 is connected to the VCC line 54, and the drain thereof is connected to the wiring line 20 in the sense amplifier driving circuit 11. The gate of the pMOS transistor 55 is connected to the one-shot pulse output terminal 57 of the one-shot pulse generator 56.
FIG. 9 is a block diagram of the one-shot pulse generator 56, which comprises a clock input terminal 58 connected to the sense amplifier driving circuit 11, inverters 59-65, and a NAND circuit 66 in addition to the above-mentioned one-shot pulse output terminal 57. The sense amplifier driving circuit clock Φ is applied to the terminal 58. The inverters 59-65 are cascaded. The clock input terminal 58 is connected to one terminal of the NAND circuit 66 and the input terminal of the inverter 46. The output terminal of the inverter 65 is connected to the other input terminal of the NAND circuit 66.
FIG. 10 is a waveform diagram showing the operation of the one-shot pulse generator 56 shown in FIG. 9. In the case where the sense amplifier driving circuit 11 is not driven and the clock Φ for driving the sense amplifier driving circuit 11 is maintained at the low level, the output signal S6 of the inverter 65 is maintained at the high level, and hence the output signal of the NAND circuit 66 is maintained at the high level.
Thereafter, the clock Φ for driving the sense amplifier driving circuit 11 is switched from the low level to the high level in order to drive the driving circuit 11. At this time, the clock Φ is maintained at the high level, and hence the output signal of the NAND circuit 66 is switched to the low level. In this manner, a one-shot pulse S5 is generated.
According to the second embodiment of the present invention, the pMOS transistor 55 is turned ON in response to the negative one-shot pulse S5 generated by the one-shot pulse generator 56 when the clock Φ is switched from the low level to the high level in order to drive the sense amplifier driving circuit 11 and the pMOS transistor 23 and the nMOS transistor 24 are turned ON so that currents pass through the sense amplifiers 12 and 13.
Hence, the sense amplifier driving circuit 11 is supplied with not only current from the voltage drop circuit 10 but also current from the VCC power supply line 40. Hence, it is possible to prevent an increase in the voltage drop developed across the parasitic resistance 19 of the wiring line 18 for the dropped voltage VII.
When the amount of the current passing through the pMOS transistor 23 of the sense amplifier driving circuit 11 is set equal to the amount of the current passing through the pMOS transistor 55, no voltage drop can be developed in the wiring line 18 even when the circuit 11 operates.
A description will now be given of a third embodiment of the present invention with reference to FIG. 11, in which parts that are the same as parts shown in the previously described figures are given the same reference numbers.
The circuit shown in FIG. 11 comprises a pMOS transistor 68 corresponding to the switch circuit 38 shown in FIG. 4, a resistor 69, a voltage difference detection circuit 70, which detects the difference between the voltage at one end of the resistor 69 and the voltage at the other end thereof. The circuit 70 corresponds to the switch control circuit 39 shown in FIG. 4.
The wiping line 20 in the sense amplifier driving circuit 11 is connected to the source of the pMOS transistor 23 via the resistor 69. The drain of the pMOS transistor 68 is connected to the VCC power supply line 67, and the source thereof is connected to one end of the resistor 69. The gate of the pMOS transistor 68 is connected to the output terminal 73 of the difference voltage detection circuit 70.
FIG. 12 is a circuit diagram of the voltage difference detection circuit 70, which comprises VCC power supply lines 74 and 75, pMOS transistors 76 and 77, and nMOS transistors 78 and 79.
The source of the pMOS transistor 76 is connected to the VCC line 74, and the gate thereof is connected to the gate and the drain of the pMOS transistor 77. The drain of the pMOS transistor 76 is connected to the output terminal 73 and the drain of the nMOS transistor 78. The source of the pMOS transistor 77 is connected to the VCC line 75, and the drain thereof is connected to the drain of the nMOS transistor 79. The gate of the nMOS transistor 78 is connected to one end 71 of the resistor 69, and the source thereof is grounded. The gate of the nMOS transistor 79 is connected to the other end 72 of the resistor 69, and the source thereof is grounded.
When there is no voltage drop developed across the resistor 69, that is, when a voltage V71 at the terminal 71 of the resistor 69 is equal to a voltage V72 at the terminal 72 of the resistor 69, the circuit parameters are selected so that the pMOS transistor 68 is OFF. When the sense amplifier driving circuit 11 is not driven, no current passes through the pMOS transistor 68.
According to the third embodiment of the present invention, the clock Φ is switched from the low level to the high level in order to drive the sense amplifier driving circuit 11, the pMOS transistor 23 and the nMOS transistor 24 are turned ON, and currents pass through the sense amplifiers 12 and 13. Hence, the voltage V71 is greater than the voltage V72. As a result, current i78 passing through the AMOS transistor 78 becomes greater than current i79 passing through the nMOS transistor 79, and a voltage V80 at a node 80 decreases and becomes less than a voltage V81 at a node 81. The amount of decrease in the voltage V80 increases as the voltage drop developed across the resistor 69, that is, the difference between the voltages V71 and V72 increases. In other words, as the current passing through the resistor 69 increases, the nMOS transistor 78 is turned more strongly ON. Hence, the voltage V80 decreases, and the pMOS transistor 68 is turned more strongly ON. Hence, the current supplied from the VCC line 67 increases.
According to the third embodiment, the pMOS transistor 68 is turned ON by the voltage V80 of the node 80 output via the output terminal 73 of the voltage difference detection circuit 70 when the clock Φ is switched from the low level to the high level in order to drive the sense amplifier driving circuit 11, and the pMOS transistor 23 and the nMOS transistor 24 are turned ON so that currents pass through the sense amplifiers 12 and 13.
Hence, the sense amplifier driving circuit 11 is supplied from current from the voltage drop circuit 10 but also current from the VCC power supply line 67. Hence, it is possible to prevent an increase in the voltage drop developed across the parasitic resistance 19 of the wiring line 18 for the dropped voltage VII.
In addition, according to the third embodiment, the current supplied from the VCC power supply line 67 to the sense amplifier driving circuit 11 increases as the current passing through the circuit 11 increases. Hence, variations in the voltage drop across the parasitic resistance 19 of the wiring line 18 can be suppressed.
The present invention is not limited to the specifically disclosed embodiments, and variations and modifications may be made without departing from the scope of the present invention. For example, the present invention includes not only DRAMs but also flash memories, SRAMs and EEPROMs.

Claims (21)

What is claimed is:
1. A semiconductor integrated circuit device comprising:
voltage drop means for generating a dropped voltage from a power supply voltage externally supplied to a power supply line;
a plurality of circuits respectively connected to the voltage drop means and driven by the dropped voltage; and
switching means, connected to at least one of the circuits, for connecting the power supply line to said at least one of the circuits in synchronism with operation of said at least one of the circuits, such that currents are simultaneously supplied to the circuits from the voltage drop means and the power supply line, in order to prevent a reduction in the dropped voltage.
2. The semiconductor integrated circuit device as claimed in claim 1, wherein said switching means comprises:
a switch provided between the power supply line and said at least one of the circuits; and
switch control means, connected to said at least one of the circuits, for receiving a driving signal for driving said at least one of the circuits and for controlling the switch to connect the power supply line and said at least one of the circuits when the driving signal is received.
3. The semiconductor integrated circuit device as claimed in claim 2, wherein a current passing through the switch has a magnitude equal to that of a current passing through said at least one of the circuits.
4. The semiconductor integrated circuit device as claimed in claim 2, wherein:
the switch comprises an n-channel MOS transistor connected between the power supply line and said at least one of the circuits; and
said switch control means comprises a one-shot pulse generator for generating a one-shot pulse in response to the driving signal and for applying the one-shot pulse to a gate of the n-channel MOS transistor.
5. The semiconductor integrated circuit device as claimed in claim 4, wherein said one-shot pulse generator comprises delay means for delaying the driving signal by a predetermined delay time so that the one-shot pulse is generated after the predetermined delay time.
6. The semiconductor integrated circuit device as claimed in claim 2, wherein:
the switch comprises a p-channel MOS transistor connected between the power supply line and said at least one of the circuits; and
said switch control means comprises a one-shot pulse generator for generating a one-shot pulse in response to the driving signal and for applying the one-shot pulse to a gate of the p-channel MOS transistor.
7. The semiconductor integrated circuit device as claimed in claim 6, wherein said one-shot pulse generator comprises delay means for delaying the driving signal by a predetermined delay time so that the one-shot pulse is generated after the predetermined delay time.
8. The semiconductor integrated circuit device as claimed in claim 1, wherein:
the circuits respectively comprise memory cells and sense amplifiers; and
the semiconductor integrated circuit device is a dynamic random access memory device.
9. The semiconductor integrated circuit device as claimed in claim 1, wherein:
the circuits respectively comprise memory cells and sense amplifiers; and
the semiconductor integrated circuit device is a flash memory device.
10. A semiconductor integrated circuit device comprising:
voltage drop means for generating a dropped voltage from a power supply voltage externally supplied to a power supply line;
a plurality of circuits respectively connected to the voltage drop means and driven by the dropped voltage; and
switching means, connected to at least one of the circuits, for connecting the power supply line to said at least one of the circuits in synchronism with operation of said at least one of the circuits so that a first current from the power supply line increases as a second current passing through said at least one of the circuits increases,
said at least one of the circuits being driven by currents from both the voltage drop means and the power supply line in synchronism with the operation thereof.
11. The semiconductor integrated circuit device as claimed in claim 10, wherein said switching means comprises:
a switch connected between the power supply line and said at least one of the circuits; and
switch control means, connected to said at least one of the circuits, for receiving a driving signal for driving said at least one of the circuits and for controlling the switch to connect the power supply line and at least one of the circuits in response to the driving signal so that the first current from the power supply line increases as the second current passing through said at least one of the circuits increases.
12. The semiconductor integrated circuit device as claimed in claim 11, wherein:
said switch comprises current magnitude control means for controlling the magnitude of the first current in accordance with a control signal; and
said switching control means comprises current detection means for detecting the magnitude of the second current passing through at least one of the circuits and for generating the control signal dependent on the magnitude of the second current.
13. The semiconductor integrated circuit device as claimed in claim 11, wherein:
said switch comprises a transistor connected between the power supply line and said at least one of the circuits; and
said control signal is applied to a gate of the transistor so that the degree of ON state of the transistor is controlled in accordance with the control signal.
14. The semiconductor integrated circuit device as claimed in claim 11, wherein said switch control means comprises means for increasing the first current passing through the switch as the second current passing through said at least one of the circuits increases.
15. The semiconductor integrated circuit device as claimed in claim 13, wherein said transistor is a p-channel MOS transistor.
16. The semiconductor integrated circuit device as claimed in claim 10, wherein:
the circuits respectively comprise memory cells and sense amplifiers; and
the semiconductor integrated circuit device is a dynamic random access memory device.
17. The semiconductor integrated circuit device as claimed in claim 10, wherein:
the circuits respectively comprise memory cells and sense amplifiers; and
the semiconductor integrated circuit device is a flash memory device. .Iadd.
18. A semiconductor device comprising:
a circuit receiving a power supply voltage and being selectively activated in response to a control signal;
a first power supply circuit for supplying a first voltage as the power supply voltage to said circuit; and
a second power supply circuit for temporarily supplying a second voltage as the power supply voltage to said circuit in response to the control signal when said circuit is activated wherein the magnitude of the second voltage is larger than the first voltage. .Iaddend..Iadd.19. The semiconductor device as claimed in claim 18, wherein the circuit is activated during a predetermined period, and wherein said second power supply circuit supplies the second voltage during an initial period in the predetermined period. .Iaddend..Iadd.20. The semiconductor device as claimed in claim 18, wherein said second power supply circuit comprises a pulse generator for generating a pulse in response to the control signal, and wherein the second voltage is supplied in response to the pulse. .Iaddend..Iadd.21. A semiconductor device comprising:
a circuit receiving an operating current and being selectively activated;
a first power supply circuit for supplying a first current to said circuit; and
a second power supply circuit for temporarily supplying second current to said circuit when said circuit is activated whereby the operating current is temporarily increased. .Iaddend..Iadd.22. A semiconductor memory device comprising:
a plurality of memory cells;
a plurality of bit lines operatively connected to said memory cells;
a plurality of sense amplifiers operatively connected to said bit lines respectively and selectively activated in response to a control signal;
a first power supply circuit operatively connected to said sense amplifiers for supplying a first power supply voltage as a power supply voltage of the sense amplifiers; and
a second power supply circuit operatively connected to said sense amplifiers for temporarily supplying a second voltage, which has a larger magnitude than the first voltage, as the power supply voltage in response to the control signal when the sense amplifiers are activated.
.Iaddend..Iadd.23. The semiconductor memory device as claimed in claim 22, wherein the second power supply circuit comprises a pulse generator for generating pulses in response to the control signal, a magnitude of the power supply voltage is increased in response to the pulses. .Iaddend..Iadd.24. The semiconductor memory device as claimed in claim 22, wherein the sense amplifiers are activated during a predetermined period in response to the control signal, and wherein the second voltage is supplied during an initial period in the predetermined period. .Iaddend..Iadd.25. The semiconductor memory device as claimed in claim 22, wherein the sense amplifiers are CMOS type amplifiers each having a first terminal and a second terminal receiving the power supply voltage therebetween. .Iaddend..Iadd.26. The semiconductor memory device as claimed in claim 25, further comprising:
a first switch operatively connected to the first terminal;
a second switch operatively connected to the second terminal;
wherein the first and second switches are turned on in response to the control signal for supplying the power supply voltage therethrough to the CMOS type amplifier. .Iaddend..Iadd.27. The semiconductor memory device as claimed in claim 22, further comprising:
a sense amplifier driving circuit connected between the first and second power supply circuits and the sense amplifiers, for activating the sense
amplifiers in response to the control signal. .Iaddend..Iadd.28. A semiconductor memory device, comprising:
a plurality of memory cells;
a plurality of bit lines operatively connected to said memory cells;
a plurality of sense amplifiers operatively connected to said bit lines, respectively, and selectively activated in response to a control signal;
a power supply line operatively connected to the sense amplifiers for supplying a power supply voltage;
a current detection circuit, connected to the power supply line, for generating a detection signal when a predetermined current is detected; and
a power supply circuit increasing the magnitude of the power supply voltage
in response to the detection signal. .Iaddend..Iadd.29. A semiconductor memory device comprising:
a plurality of memory cells;
a plurality of bit lines operatively connected to said memory cells;
a plurality of sense amplifiers operatively connected to said bit lines respectively and selectively activated in response to a control signal;
a power supply line operatively connected to the sense amplifiers for supplying an operating current;
a current detection circuit, connected to the power supply line, for generating a detection signal when a predetermined current is detected; and
a power supply circuit for supplying the operating current in response to the detection signal. .Iaddend.
US08/771,253 1991-11-12 1996-12-20 Semiconductor integrated circuit device having built-in voltage drop circuit Expired - Lifetime USRE36159E (en)

Priority Applications (1)

Application Number Priority Date Filing Date Title
US08/771,253 USRE36159E (en) 1991-11-12 1996-12-20 Semiconductor integrated circuit device having built-in voltage drop circuit

Applications Claiming Priority (4)

Application Number Priority Date Filing Date Title
JP29562591A JP3308572B2 (en) 1991-11-12 1991-11-12 Semiconductor device
JP3-295625 1991-11-12
US07/973,375 US5376837A (en) 1991-11-12 1992-11-10 Semiconductor integrated circuit device having built-in voltage drop circuit
US08/771,253 USRE36159E (en) 1991-11-12 1996-12-20 Semiconductor integrated circuit device having built-in voltage drop circuit

Related Parent Applications (1)

Application Number Title Priority Date Filing Date
US07/973,375 Reissue US5376837A (en) 1991-11-12 1992-11-10 Semiconductor integrated circuit device having built-in voltage drop circuit

Publications (1)

Publication Number Publication Date
USRE36159E true USRE36159E (en) 1999-03-23

Family

ID=17823061

Family Applications (2)

Application Number Title Priority Date Filing Date
US07/973,375 Ceased US5376837A (en) 1991-11-12 1992-11-10 Semiconductor integrated circuit device having built-in voltage drop circuit
US08/771,253 Expired - Lifetime USRE36159E (en) 1991-11-12 1996-12-20 Semiconductor integrated circuit device having built-in voltage drop circuit

Family Applications Before (1)

Application Number Title Priority Date Filing Date
US07/973,375 Ceased US5376837A (en) 1991-11-12 1992-11-10 Semiconductor integrated circuit device having built-in voltage drop circuit

Country Status (2)

Country Link
US (2) US5376837A (en)
JP (1) JP3308572B2 (en)

Families Citing this family (9)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JP3048785B2 (en) * 1993-05-28 2000-06-05 沖電気工業株式会社 Column address transition detection circuit
US5831910A (en) * 1995-08-18 1998-11-03 Hitachi, Ltd. Semiconductor integrated circuit utilizing overdriven differential amplifiers
US5764580A (en) * 1995-08-18 1998-06-09 Hitachi, Ltd. Semiconductor integrated circuit
US6130563A (en) * 1997-09-10 2000-10-10 Integrated Device Technology, Inc. Output driver circuit for high speed digital signal transmission
JPH11144465A (en) * 1997-11-10 1999-05-28 Texas Instr Japan Ltd Semiconductor memory device
JP2004186666A (en) * 2002-10-09 2004-07-02 Fujitsu Ltd Semiconductor integrated circuit device
CN1906852A (en) * 2004-01-19 2007-01-31 皇家飞利浦电子股份有限公司 MOS switching circuit
JP4580202B2 (en) * 2004-09-03 2010-11-10 富士通セミコンダクター株式会社 Semiconductor device voltage supply circuit
US7408830B2 (en) * 2006-11-07 2008-08-05 Taiwan Semiconductor Manufacturing Co. Dynamic power supplies for semiconductor devices

Citations (3)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5023476A (en) * 1986-04-01 1991-06-11 Kabushiki Kaisha Toshiba Semiconductor device with power supply mode-change controller for reliability testing
US5223751A (en) * 1991-10-29 1993-06-29 Vlsi Technology, Inc. Logic level shifter for 3 volt cmos to 5 volt cmos or ttl
US5394028A (en) * 1992-06-26 1995-02-28 Motorola, Inc. Apparatus for transitioning between power supply levels

Patent Citations (3)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5023476A (en) * 1986-04-01 1991-06-11 Kabushiki Kaisha Toshiba Semiconductor device with power supply mode-change controller for reliability testing
US5223751A (en) * 1991-10-29 1993-06-29 Vlsi Technology, Inc. Logic level shifter for 3 volt cmos to 5 volt cmos or ttl
US5394028A (en) * 1992-06-26 1995-02-28 Motorola, Inc. Apparatus for transitioning between power supply levels

Non-Patent Citations (4)

* Cited by examiner, † Cited by third party
Title
1991 Symposium on VLSI Circuits, Digest of Technical Papers, "A Circuit Technology for Sub-10ns ECL 4Mb BiCMOS DRAMs", Kawahara et al, May 30-Jun. 1, 1991, pp. 131-132.
1991 Symposium on VLSI Circuits, Digest of Technical Papers, A Circuit Technology for Sub 10ns ECL 4Mb BiCMOS DRAMs , Kawahara et al, May 30 Jun. 1, 1991, pp. 131 132. *
IEEE Journal of Solid State Circuits, Nov. 1991, vol. 26, No. 11, A Circuit Technology for Sub 10 ns ECL 4 Mb BiCMOS Dram s , Kawahara et al. *
IEEE Journal of Solid-State Circuits, Nov. 1991, vol. 26, No. 11, "A Circuit Technology for Sub-10-ns ECL 4-Mb BiCMOS Dram's", Kawahara et al.

Also Published As

Publication number Publication date
US5376837A (en) 1994-12-27
JPH05135579A (en) 1993-06-01
JP3308572B2 (en) 2002-07-29

Similar Documents

Publication Publication Date Title
US6414883B2 (en) Semiconductor memory device
US6384674B2 (en) Semiconductor device having hierarchical power supply line structure improved in operating speed
US6188628B1 (en) Semiconductor storage device
US5859799A (en) Semiconductor memory device including internal power supply circuit generating a plurality of internal power supply voltages at different levels
US6901023B2 (en) Word line driver for negative voltage
US6850453B2 (en) Deep power down control circuit
US5455803A (en) Semiconductor device which operates at a frequency controlled by an external clock signal
US6411560B1 (en) Semiconductor memory device capable of reducing leakage current flowing into substrate
US5740118A (en) Semiconductor memory device
US5282171A (en) Semiconductor memory device having a word driver
WO2006002278A2 (en) Apparatus and method for improving dynamic refresh in a semiconductor memory device with reduced stanby power
US7697339B2 (en) Sense amplifier overdriving circuit and semiconductor device using the same
KR0140175B1 (en) Sense amplifier in memory device
USRE36159E (en) Semiconductor integrated circuit device having built-in voltage drop circuit
KR100294450B1 (en) Internal voltage generation circuit of array of semiconductor memory device
US4807193A (en) Semiconductor memory device with a detection circuit to detect word line potential
US9001610B2 (en) Semiconductor device generating internal voltage
US5771198A (en) Source voltage generating circuit in semiconductor memory
JPH05159572A (en) Semiconductor device
US6212116B1 (en) Semiconductor memory device
US6580656B2 (en) Semiconductor memory device having memory cell block activation control circuit and method for controlling activation of memory cell blocks thereof
US5768200A (en) Charging a sense amplifier
JP3192709B2 (en) Semiconductor storage device
US5578942A (en) Super VCC detection circuit
JP2001202778A (en) Semiconductor memory

Legal Events

Date Code Title Description
FEPP Fee payment procedure

Free format text: PAYOR NUMBER ASSIGNED (ORIGINAL EVENT CODE: ASPN); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY

FPAY Fee payment

Year of fee payment: 8

FPAY Fee payment

Year of fee payment: 12

AS Assignment

Owner name: FUJITSU SEMICONDUCTOR LIMITED, JAPAN

Free format text: CHANGE OF NAME;ASSIGNOR:FUJITSU MICROELECTRONICS LIMITED;REEL/FRAME:024982/0245

Effective date: 20100401