USRE34291E - Hybrid module electronics package - Google Patents

Hybrid module electronics package Download PDF

Info

Publication number
USRE34291E
USRE34291E US07/884,696 US88469692A USRE34291E US RE34291 E USRE34291 E US RE34291E US 88469692 A US88469692 A US 88469692A US RE34291 E USRE34291 E US RE34291E
Authority
US
United States
Prior art keywords
substrate
vias
electronic components
hermetic
module according
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Expired - Lifetime
Application number
US07/884,696
Inventor
Ralph Liguori
Kurt R. Goldhammer
Lothar Laermer
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
BAE Systems Aerospace Inc
Original Assignee
GEC Marconi Electronic Systems Corp
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Priority claimed from US07/413,432 external-priority patent/US4996630A/en
Application filed by GEC Marconi Electronic Systems Corp filed Critical GEC Marconi Electronic Systems Corp
Priority to US07/884,696 priority Critical patent/USRE34291E/en
Application granted granted Critical
Publication of USRE34291E publication Critical patent/USRE34291E/en
Anticipated expiration legal-status Critical
Expired - Lifetime legal-status Critical Current

Links

Images

Classifications

    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L22/00Testing or measuring during manufacture or treatment; Reliability measurements, i.e. testing of parts without further processing to modify the parts as such; Structural arrangements therefor
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/02Containers; Seals
    • H01L23/04Containers; Seals characterised by the shape of the container or parts, e.g. caps, walls
    • H01L23/053Containers; Seals characterised by the shape of the container or parts, e.g. caps, walls the container being a hollow construction and having an insulating or insulated base as a mounting for the semiconductor body
    • H01L23/055Containers; Seals characterised by the shape of the container or parts, e.g. caps, walls the container being a hollow construction and having an insulating or insulated base as a mounting for the semiconductor body the leads having a passage through the base
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/02Containers; Seals
    • H01L23/04Containers; Seals characterised by the shape of the container or parts, e.g. caps, walls
    • H01L23/053Containers; Seals characterised by the shape of the container or parts, e.g. caps, walls the container being a hollow construction and having an insulating or insulated base as a mounting for the semiconductor body
    • H01L23/057Containers; Seals characterised by the shape of the container or parts, e.g. caps, walls the container being a hollow construction and having an insulating or insulated base as a mounting for the semiconductor body the leads being parallel to the base
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/02Containers; Seals
    • H01L23/10Containers; Seals characterised by the material or arrangement of seals between parts, e.g. between cap and base of the container or between leads and walls of the container
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/52Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames
    • H01L23/538Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames the interconnection structure between a plurality of semiconductor chips being formed on, or in, insulating substrates
    • H01L23/5384Conductive vias through the substrate with or without pins, e.g. buried coaxial conductors
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/52Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames
    • H01L23/538Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames the interconnection structure between a plurality of semiconductor chips being formed on, or in, insulating substrates
    • H01L23/5385Assembly of a plurality of insulating substrates
    • HELECTRICITY
    • H05ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
    • H05KPRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
    • H05K5/00Casings, cabinets or drawers for electric apparatus
    • H05K5/0091Housing specially adapted for small components
    • H05K5/0095Housing specially adapted for small components hermetically-sealed
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/42Wire connectors; Manufacturing methods related thereto
    • H01L2224/47Structure, shape, material or disposition of the wire connectors after the connecting process
    • H01L2224/48Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
    • H01L2224/4805Shape
    • H01L2224/4809Loop shape
    • H01L2224/48091Arched
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/42Wire connectors; Manufacturing methods related thereto
    • H01L2224/47Structure, shape, material or disposition of the wire connectors after the connecting process
    • H01L2224/48Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
    • H01L2224/481Disposition
    • H01L2224/48151Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive
    • H01L2224/48221Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked
    • H01L2224/48225Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation
    • H01L2224/48227Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation connecting the wire to a bond pad of the item
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L24/00Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
    • H01L24/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L24/42Wire connectors; Manufacturing methods related thereto
    • H01L24/47Structure, shape, material or disposition of the wire connectors after the connecting process
    • H01L24/48Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/0001Technical content checked by a classifier
    • H01L2924/00014Technical content checked by a classifier the subject-matter covered by the group, the symbol of which is combined with the symbol of this group, being disclosed without further technical details
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/15Details of package parts other than the semiconductor or other solid state devices to be connected
    • H01L2924/161Cap
    • H01L2924/1615Shape
    • H01L2924/16152Cap comprising a cavity for hosting the device, e.g. U-shaped cap

Definitions

  • This invention relates to the packaging of electronic components and, more particularly, to an improved very large hybrid module having high density and high performance characteristics.
  • a further problem with the aforedescribed arrangement is that when chips are mounted on an organic dielectric substrate, additional thermal impedance is introduced and there is a potential outgassing and ionic contamination problem from the dielectric substrate within the hermetic enclosure.
  • a more specific object of this invention is to provide an integrated circuit chip module capable of interconnecting a multitude of high speed devices, each having as many as several hundred input/output connections.
  • a further object of this invention is to provide such a module with an appropriate heat removal mechanism.
  • Yet another object of this invention is to provide such a module with dense hermetic packaging of a number of integrated circuit chips.
  • Still a further object of this invention is to provide a module which permits electrical signal access to every one of the chip input/output pads from the outside of the hermetic enclosure for rapid in-circuit electrical testing after sealing of the hermetic enclosure, with the hermetic enclosure design being able to accommodate a reasonable number of unseal/seal cycles. Further, it is desired to have the capability of external cut and jumper reworkability of the package.
  • a module of electronic circuitry comprising a first substrate having hermetic properties and having generally planar parallel first and second surfaces, a plurality of electronic components mounted on the first surface of the first substrate, the plurality of components being grouped within discrete regions of the first surface, enclosure means for providing a plurality of hermetic enclosures on the first surface, each of the enclosures surrounding the components within a respective discrete region, a second substrate having generally planar parallel first and second surfaces with the first surface of the second substrate being in intimate contact with and electrically interconnected to the second surface of the first substrate, and interconnection means for providing connections between the plurality of electronic components through the second substrate.
  • the enclosure means includes a plurality of hermetic seal rings hermetically mounted on the first substrate first surface, each of the seal rings surrounding a respective discrete region, and a plurality of hermetic lid members each hermetically joined to a respective one of the seal rings so as to provide a plurality of enclosed spaces each containing the electronic components within the respective discrete region.
  • the first substrate is formed of a ceramic, which may be a co-fired ceramic, and which is selected from a group consisting of aluminum oxide and aluminum nitride or other insulating material having similar physical properties.
  • the second substrate is formed from a polymer material.
  • the interconnection means includes a plurality of conductive pads on the first substrate first surface, means for electrically connecting the leads of the electronic components to respective ones of the pads, a first plurality of metallized vias through the first substrate in contact with respective ones of the pads, with the first plurality of vias extending from the first surface to the second surface of the first substrate, and a plurality of conductive signal traces through the second substrate interconnecting the first plurality of vias so as to provide a desired pattern of connections between the leads of the electronic components.
  • the module further includes a second plurality of metallized vias through the second substrate, the second plurality of vias being in contact with respective ones of the first plurality of vias and extending from the first surface to the second surface of the second substrate.
  • the second substrate and the plurality of conductive signal traces are together formed as a multi-layer conductor/polymer substrate.
  • FIG. 1 schematically depicts a cross section of a typical prior art hybrid package
  • FIG. 2 is a partially exploded perspective view of a package constructed in accordance with the principles of this invention.
  • FIG. 3 schematically depicts a partially exploded cross sectional view through the package of FIG. 2, taken along the line 3--3;
  • FIGS. 4A-4E illustrate alternate configurations of sealing arrangements
  • FIGS. 5A-5G schematically depict the steps for an exemplary multi-layer conductor/polymer substrate fabrication
  • FIGS. 6A-6H schematically depict the steps for an alternate multi-layer conductor/polymer substrate fabrication.
  • FIG. 1 schematically illustrates a cross-section of a typical prior art hybrid package, designated generally by the reference numeral 10.
  • the package 10 includes a case 12, typically formed of Kovar alloy, to which is metallurgically joined a lid 14 to form a hermetic enclosure.
  • a ceramic substrate 16 is bonded to the case 12 and has mounted thereon a plurality of semiconductor chips 18 which are wire bonded to signal traces (not shown) on the surface of the substrate 16 in a conventional manner.
  • signal traces not shown
  • leads 20 To provide input/output connections to and from the chips 18, appropriate ones of the signal traces are wire bonded to leads 20.
  • the leads 20 pass through the case 12 via glass-to-metal seals 22 in order to maintain the hermeticity of the package 10.
  • the leads 20 are then prepared for subsequent solder attachment to a printed wiring board.
  • Known disadvantages of the aforedescribed type of package include a limit to the allowable number of input/output connections leaving the hermetic enclosure for a given package size. Further, the interconnection seals are a significant source of hermetic seal failure. Another problem is that reworking and repairing the hybrid circuit is difficult and there is a limit to the testing and fault isolation which ca be performed after sealing of the package. Still further, the substrate typically possesses poor electrical characteristics, especially regarding high speed transmission and shielding.
  • This package designated generally by the reference numeral 24, utilizes a dual substrate approach.
  • the first substrate is used for mounting the electronic components, attaching the lid, and providing part of the hermetic barrier.
  • the second substrate is outside the hermetic closure and is used for providing interconnections between the electronic components.
  • the package 24 includes a first substrate 26 and a second substrate 28.
  • the first substrate 26 has hermetic properties and is generally planar with parallel first and second surfaces 30 and 32, respectively.
  • the first surface 30 has a plurality of electronic components 34 mounted thereon, the electronic components 34 being grouped within discrete regions of the first surface 30. Each of the regions is surrounded by a seal ring 36 which is hermetically mounted on the surface 30. Hermetically joined to each of the seal rings 36 is a hermetic lid member 38. Accordingly, all of the electronic components 34 mounted within a discrete region are contained within a hermetic enclosure, formed by the first substrate 26, a respective seal ring 36, and a respective lid member 38.
  • the first substrate 26 provides a hermetic barrier.
  • the substrate 26 is formed of a ceramic. More particularly, the substrate 26 is actually several co-fired layers of ceramic with metallization. Preferred ceramics are aluminum oxide and aluminum nitride.
  • the first substrate 26 has a first plurality of metallized vias 44 extending therethrough from the first surface 30 to the second surface 32. These vias 44 are in electrical contact with the areas of metallization on the first surface 30.
  • the vias 44 illustratively are formed during the co-firing of the ceramic substrate 26. Alternatively, the vias could be formed by laser drilling and subsequent metallization of pre-fired ceramic.
  • the second substrate 28 is generally planar with parallel first and second surfaces 46 and 48, respectively.
  • the first surface 46 of the second substrate 28 is in intimate contact with the second surface 32 of the first substrate 26.
  • a second plurality of metallized vias 50 extend from the first surface 46 to the second surface 48 of the second substrate 28 and are in effect, extensions of the first plurality of metallized vias 44.
  • the second substrate 28 is formed with conductive signal traces between appropriate ones of the second plurality of metallized vias 50.
  • input/output signal traces 52 are provided to make connections between electronic components within a discrete region.
  • intra-region signal traces 54 of minimized interconnect length are provided.
  • inter-region signal traces 56 are provided.
  • FIGS. 4A-4E illustrate alternative configurations for the lid 38 joined to the metallized seal ring 36 on the surface 30.
  • FIG. 4A shows a deep drawn lid 38 without a flange that is soldered to the seal ring 46.
  • FIG. 4B shows a deep drawn lid 38 with a flange that is soldered to the seal ring 36.
  • intermediate seal ring members 58, 60 and 62, respectively are brazed to the seal ring 36 and are then joined to the lid 38 by solder or a weld.
  • FIGS. 5A-5G illustrate the steps for forming the second substrate 28 using a plated post via method.
  • the first substrate 26 is obtained and placed with the component mounting surface 30 on the bottom.
  • a conductive adhesion layer is sputtered to the surface 32.
  • photoresist is applied and patterned, and the via pads are plated.
  • FIG. 5D the resist is removed, photoresist is applied and patterned, and the via posts are plated.
  • the resist is removed, the adhesion layer is etched, liquid polymer is spin coated on the surface, and the polymer is cured.
  • the polymer surface is "planarized" by a lapping process to expose the via posts.
  • the aforedescribed steps are repeated to build additional layers.
  • FIGS. 6A-6H illustrate the steps in obtaining an etched via substrate 28.
  • the first substrate 26 is placed with its component mounting surface 30 on the bottom.
  • a conductive adhesion layer is sputtered onto the surface 32.
  • photoresist is applied and patterned, and the via pads are plated.
  • the resist is removed, the adhesion layer is etched, liquid polymer is spin coated on the surface, and the polymer is cured.
  • the vias are either reactive ion etched (RIE) or laser drilled.
  • RIE reactive ion etched
  • FIG. 6F an adhesion layer is then sputtered onto the surface.
  • photoresist is applied and patterned, and a conductor pattern is plated.
  • the aforedescribed steps are repeated to build additional layers for the substrate 28.
  • the second plurality of metallized vias 50 are exposed at the second surface 48 of the second substrate 28. Accordingly, after the components 34 are mounted on the surface 30, the module may be electrically tested from the surface 48. Then, the hermetic lid members 38 are sealed the module is re-tested from the second surface 48. If a component is found to be defective, the appropriate lid 38 can be removed, the component replaced, and the lid resealed. Furthermore, if it is desired to change the interconnection pattern, the second substrate 28 is accessible so that the signal traces can be cut and jumpers installed, all without requiring removal of the lid members 38. After all testing has been performed and any desired changes to the interconnection pattern have been effected, the second surface 48 may have an insulating overcoat applied.

Landscapes

  • Engineering & Computer Science (AREA)
  • Microelectronics & Electronic Packaging (AREA)
  • Computer Hardware Design (AREA)
  • Power Engineering (AREA)
  • Physics & Mathematics (AREA)
  • Condensed Matter Physics & Semiconductors (AREA)
  • General Physics & Mathematics (AREA)
  • Manufacturing & Machinery (AREA)
  • Production Of Multi-Layered Print Wiring Board (AREA)

Abstract

A Very Large Hybrid Module (VLHM) for packaging electronic components provides a hermetic enclosure formed by a hermetic substrate on which the components are mounted together with a hermetic lid surrounding groups of the components. A second substrate outside the hermetic enclosure is utilized for providing connections between the electronic components.

Description

BACKGROUND OF THE INVENTION
This invention relates to the packaging of electronic components and, more particularly, to an improved very large hybrid module having high density and high performance characteristics.
In recent years, there have been rapid advances in the development of very large scale and very high speed integrated circuits. This has led to integrated circuit chips of ever increasing sizes, which has been accompanied by a dramatic increase in the required number of input/output leads to the chips. At the same time, the increased functional density has resulted in a corresponding increase in power dissipation requirements. While these developments are generally desirable, problems arise because conventional single chip packaging techniques do not offer interconnection systems compatible with high speed operation nor do they offer a heat removal mechanism which is required for the high power densities achieved by these new integrated circuit chips. At the present time, integrated circuit chips are typically packaged in individual cases which in turn are mounted to, and interconnected via, printed circuit boards. The increases in the functional capability and the input/output count of these chips continues to enlarge the chip package and the required packaging real estate. Typically, a two inch square is needed for a 256 input/output pin grid array.
As the size of integrated circuit chip packages increases, the distance between the chips lengthens, the complexity of the printed circuit board rises, and high speed operation deteriorates. The larger packages also have cumbersome thermal interfaces with high impedance thermal paths.
To overcome interconnection length problems, the semiconductor industry has developed large multi-chip packages which employ thick or thin film interconnect technology, thereby eliminating individual chip packages. As a means of further improving interconnections and bringing the chips into closer proximity, the chips are often mounted on a multi-layer fine line polyimide dielectric. Thus, packages as large as four inches square and containing in excess of 100 chips in a single hermetic enclosure have been developed.
Although the individual chips are tested prior to mounting on the dielectric, testing is difficult once the chips are bonded to the dielectric. Probing a field cluttered with wire bonds or TAB connections can lead to subtle and not readily detectable damage, possibly initiating a long term failure mechanism. After the lid of the hermetic enclosure is sealed, the removal of the lid, or impervious coatings, for repair purposes and subsequent resealing pose significant problems.
A further problem with the aforedescribed arrangement is that when chips are mounted on an organic dielectric substrate, additional thermal impedance is introduced and there is a potential outgassing and ionic contamination problem from the dielectric substrate within the hermetic enclosure.
An alternative to multi-chip packaging is wafer scale integration wherein a two to four inch diameter wafer is mounted within a hermetic enclosure or under an impervious overcoat. This approach goes a long way toward minimizing lead length, but results in poor yields, testability problems and high "up front" cost.
Another recently developed packaging technique which aspires to provide hermetically equivalent environmental protection by using a topical passivation or overcoat results in weight savings and size advantages. However, cleanliness and ionic or moisture penetration represent formidable challenges.
It is therefore a primary object of this invention to provide a cost effective chip package which resolves all of the aforedescribed outstanding problems while conforming to established industry standards for overall size and shape.
A more specific object of this invention is to provide an integrated circuit chip module capable of interconnecting a multitude of high speed devices, each having as many as several hundred input/output connections.
A further object of this invention is to provide such a module with an appropriate heat removal mechanism.
Yet another object of this invention is to provide such a module with dense hermetic packaging of a number of integrated circuit chips.
It is still a further object of this invention to provide such a module wherein the interconnection system facilitates reliable chip to chip communication at greater than a 100 megahertz rate within a limited area, with localized sections being able to accommodate higher frequency circuitry utilizing GaAs chips operating at gigahertz rates.
It is yet another object of this invention to provide such a module where the interconnection medium does not introduce detrimental outgassing into the hermetic enclosure.
Still a further object of this invention is to provide a module which permits electrical signal access to every one of the chip input/output pads from the outside of the hermetic enclosure for rapid in-circuit electrical testing after sealing of the hermetic enclosure, with the hermetic enclosure design being able to accommodate a reasonable number of unseal/seal cycles. Further, it is desired to have the capability of external cut and jumper reworkability of the package.
SUMMARY OF THE INVENTION
The foregoing, and additional, objects are attained in accordance with the principles of this invention by providing a module of electronic circuitry comprising a first substrate having hermetic properties and having generally planar parallel first and second surfaces, a plurality of electronic components mounted on the first surface of the first substrate, the plurality of components being grouped within discrete regions of the first surface, enclosure means for providing a plurality of hermetic enclosures on the first surface, each of the enclosures surrounding the components within a respective discrete region, a second substrate having generally planar parallel first and second surfaces with the first surface of the second substrate being in intimate contact with and electrically interconnected to the second surface of the first substrate, and interconnection means for providing connections between the plurality of electronic components through the second substrate.
In accordance with an aspect of this invention, the enclosure means includes a plurality of hermetic seal rings hermetically mounted on the first substrate first surface, each of the seal rings surrounding a respective discrete region, and a plurality of hermetic lid members each hermetically joined to a respective one of the seal rings so as to provide a plurality of enclosed spaces each containing the electronic components within the respective discrete region.
In accordance wih another aspect of this invention, the first substrate is formed of a ceramic, which may be a co-fired ceramic, and which is selected from a group consisting of aluminum oxide and aluminum nitride or other insulating material having similar physical properties.
In accordance with a further aspect of this invention, the second substrate is formed from a polymer material.
In accordance with still a further aspect of this invention, the interconnection means includes a plurality of conductive pads on the first substrate first surface, means for electrically connecting the leads of the electronic components to respective ones of the pads, a first plurality of metallized vias through the first substrate in contact with respective ones of the pads, with the first plurality of vias extending from the first surface to the second surface of the first substrate, and a plurality of conductive signal traces through the second substrate interconnecting the first plurality of vias so as to provide a desired pattern of connections between the leads of the electronic components.
In accordance with still another aspect of this invention, the module further includes a second plurality of metallized vias through the second substrate, the second plurality of vias being in contact with respective ones of the first plurality of vias and extending from the first surface to the second surface of the second substrate.
In accordance with yet another aspect of this invention, the second substrate and the plurality of conductive signal traces are together formed as a multi-layer conductor/polymer substrate.
BRIEF DESCRIPTION OF THE DRAWINGS
The foregoning will be more readily apparent upon reading the following description in conjunction with the drawings in which like elements in different figures have the same reference numeral and wherein:
FIG. 1 schematically depicts a cross section of a typical prior art hybrid package;
FIG. 2 is a partially exploded perspective view of a package constructed in accordance with the principles of this invention;
FIG. 3 schematically depicts a partially exploded cross sectional view through the package of FIG. 2, taken along the line 3--3;
FIGS. 4A-4E illustrate alternate configurations of sealing arrangements;
FIGS. 5A-5G schematically depict the steps for an exemplary multi-layer conductor/polymer substrate fabrication; and
FIGS. 6A-6H schematically depict the steps for an alternate multi-layer conductor/polymer substrate fabrication.
DETAILED DESCRIPTION
FIG. 1 schematically illustrates a cross-section of a typical prior art hybrid package, designated generally by the reference numeral 10. The package 10 includes a case 12, typically formed of Kovar alloy, to which is metallurgically joined a lid 14 to form a hermetic enclosure. A ceramic substrate 16 is bonded to the case 12 and has mounted thereon a plurality of semiconductor chips 18 which are wire bonded to signal traces (not shown) on the surface of the substrate 16 in a conventional manner. To provide input/output connections to and from the chips 18, appropriate ones of the signal traces are wire bonded to leads 20. The leads 20 pass through the case 12 via glass-to-metal seals 22 in order to maintain the hermeticity of the package 10. The leads 20 are then prepared for subsequent solder attachment to a printed wiring board.
Known disadvantages of the aforedescribed type of package include a limit to the allowable number of input/output connections leaving the hermetic enclosure for a given package size. Further, the interconnection seals are a significant source of hermetic seal failure. Another problem is that reworking and repairing the hybrid circuit is difficult and there is a limit to the testing and fault isolation which ca be performed after sealing of the package. Still further, the substrate typically possesses poor electrical characteristics, especially regarding high speed transmission and shielding.
To overcome the aforementioned disadvantages, the very large hybrid module package depicted in FIGS. 2 and 3 was developed. This package, designated generally by the reference numeral 24, utilizes a dual substrate approach. As will be described in full detail hereinafter, the first substrate is used for mounting the electronic components, attaching the lid, and providing part of the hermetic barrier. The second substrate is outside the hermetic closure and is used for providing interconnections between the electronic components.
As shown in the drawings, the package 24 includes a first substrate 26 and a second substrate 28. In accordance with this invention, the first substrate 26 has hermetic properties and is generally planar with parallel first and second surfaces 30 and 32, respectively. The first surface 30 has a plurality of electronic components 34 mounted thereon, the electronic components 34 being grouped within discrete regions of the first surface 30. Each of the regions is surrounded by a seal ring 36 which is hermetically mounted on the surface 30. Hermetically joined to each of the seal rings 36 is a hermetic lid member 38. Accordingly, all of the electronic components 34 mounted within a discrete region are contained within a hermetic enclosure, formed by the first substrate 26, a respective seal ring 36, and a respective lid member 38.
As mentioned above, the first substrate 26 provides a hermetic barrier. Preferably, the substrate 26 is formed of a ceramic. More particularly, the substrate 26 is actually several co-fired layers of ceramic with metallization. Preferred ceramics are aluminum oxide and aluminum nitride. On the surface 30 of the substrate 26, there are various areas of metallization. These include input/output connector lands 40, component interconnect pads 42 to which the leads of the components 34 are electrically connected, as well as the seal rings 36. A majority of interconnections between these areas of metallization are effected through the second substrate 28, although the first substrate 26 may contain internal power and/or ground planes and/or some functional interconnect. Accordingly, the first substrate 26 has a first plurality of metallized vias 44 extending therethrough from the first surface 30 to the second surface 32. These vias 44 are in electrical contact with the areas of metallization on the first surface 30. The vias 44 illustratively are formed during the co-firing of the ceramic substrate 26. Alternatively, the vias could be formed by laser drilling and subsequent metallization of pre-fired ceramic.
The second substrate 28 is generally planar with parallel first and second surfaces 46 and 48, respectively. The first surface 46 of the second substrate 28 is in intimate contact with the second surface 32 of the first substrate 26. A second plurality of metallized vias 50 extend from the first surface 46 to the second surface 48 of the second substrate 28 and are in effect, extensions of the first plurality of metallized vias 44. To effect a desired connection pattern between the electronic components 34, the second substrate 28 is formed with conductive signal traces between appropriate ones of the second plurality of metallized vias 50. Thus, to effect connections to the input/output connector lands 40, input/output signal traces 52 are provided. To make connections between electronic components within a discrete region, intra-region signal traces 54 of minimized interconnect length are provided. Finally, to make connections between electronic components in different regions, inter-region signal traces 56 are provided.
FIGS. 4A-4E illustrate alternative configurations for the lid 38 joined to the metallized seal ring 36 on the surface 30. FIG. 4A shows a deep drawn lid 38 without a flange that is soldered to the seal ring 46. FIG. 4B shows a deep drawn lid 38 with a flange that is soldered to the seal ring 36. In FIGS. 4C, 4D and 4E, intermediate seal ring members 58, 60 and 62, respectively, are brazed to the seal ring 36 and are then joined to the lid 38 by solder or a weld.
FIGS. 5A-5G illustrate the steps for forming the second substrate 28 using a plated post via method. As shown in FIG. 5A, initially the first substrate 26 is obtained and placed with the component mounting surface 30 on the bottom. Next, as shown in FIG. 5B, a conductive adhesion layer is sputtered to the surface 32. As shown in FIG. 5C, photoresist is applied and patterned, and the via pads are plated. As shown in FIG. 5D, the resist is removed, photoresist is applied and patterned, and the via posts are plated. As shown in FIG. 5E, the resist is removed, the adhesion layer is etched, liquid polymer is spin coated on the surface, and the polymer is cured. As shown in FIG. 5F, the polymer surface is "planarized" by a lapping process to expose the via posts. As shown in FIG. 5G, the aforedescribed steps are repeated to build additional layers.
FIGS. 6A-6H illustrate the steps in obtaining an etched via substrate 28. As shown in FIG. 6A, initially the first substrate 26 is placed with its component mounting surface 30 on the bottom. As shown in FIG. 6B, a conductive adhesion layer is sputtered onto the surface 32. As shown in FIG. 6C, photoresist is applied and patterned, and the via pads are plated. As shown in FIG. 6D, the resist is removed, the adhesion layer is etched, liquid polymer is spin coated on the surface, and the polymer is cured. As shown in FIG. 6E, the vias are either reactive ion etched (RIE) or laser drilled. As shown in FIG. 6F, an adhesion layer is then sputtered onto the surface. As shown in FIG. 6G, photoresist is applied and patterned, and a conductor pattern is plated. As shown in FIG. 6H, the aforedescribed steps are repeated to build additional layers for the substrate 28.
In accordance with this invention, the second plurality of metallized vias 50 are exposed at the second surface 48 of the second substrate 28. Accordingly, after the components 34 are mounted on the surface 30, the module may be electrically tested from the surface 48. Then, the hermetic lid members 38 are sealed the module is re-tested from the second surface 48. If a component is found to be defective, the appropriate lid 38 can be removed, the component replaced, and the lid resealed. Furthermore, if it is desired to change the interconnection pattern, the second substrate 28 is accessible so that the signal traces can be cut and jumpers installed, all without requiring removal of the lid members 38. After all testing has been performed and any desired changes to the interconnection pattern have been effected, the second surface 48 may have an insulating overcoat applied.
Accordingly, there has been disclosed an improved hybrid module electronics package. While illustrative embodiments of the present invention have been disclosed herein, it will be apparent to those of ordinary skill in the art that various modifications and adaptations to those embodiments are possible and it is only intended that the present invention be limited by the scope of the appended claims.

Claims (8)

We claim:
1. A hybrid module of electronic circuitry comprising:
a first substrate having hermetic properties, said first substrate having generally planar parallel first and second surfaces;
a plurality of electronic components mounted on the first surface of said first substrate, said plurality of components being grouped within discrete regions of said first surface;
enclosure means for providing a plurality of hermetic enclosures on said first surface, each of said hermetic enclosures surrounding the components within a respective discrete region;
a second substrate having organic properties, said second substrate having generally planar parallel first and second surfaces, the first surface of said second substrate being in intimate contact with and electrically interconnected to the second surface of said first substrate; .[.and
interconnection means for providing connections between said plurality of electronic components through said second substrate so that testing of said electronic components can be effected without invasion said hermetic enclosures.].
.Iadd.a plurality of component interconnect pads on said first substrate first surface;
means for electrically connecting the leads of said electronic components to respective ones of said component interconnect pads;
a first plurality of metallized vias through said first substrate in contact with respective ones of said component interconnect pads, said first plurality of vias extending from said first surface to said second surface of said first substrate;
a second plurality of metallized vias through said second substrate, said second plurality of vias being in contact with respective ones of said first plurality of vias, extending from said first surface to said second surface of said second substrate, and exposed to said second substrate second surface; and
a plurality of conductive signal traces within said second substrate interconnecting said second plurality of vias so as to provide a desired pattern of connections between the leads of said electronic components;
whereby testing of said electronic components can be effected from said second substrate second surface without invasion of said hermetic enclosures.Iaddend..
2. A module according to claim 1, wherein said enclosure means includes:
a plurality of hermetic seal rings hermetically mounted on said first substrate first surface, each of said seal rings surrounding a respective discrete region; and
a plurality of hermetic lid members each hermetically joined to a respective one of said seal rings so as to provide a plurality of enclosed spaces each containing the electronic components within a respective discrete region.
3. A module according to claim 1 wherein said first substrate is formed of a ceramic.
4. A module according to claim 3 wherein said ceramic is a co-fired ceramic.
5. A module according to claim 4 wherein said ceramic is selected from the group consisting of aluminum oxide and aluminum nitride.
6. A module according to claim 1 wherein said organic material is a polymer. .[.
7. A module according to claim 1 wherein said interconnection means includes:
a plurality of conductive pads on said first substrate first surface;
means for electrically connecting the leads of said electronic components to respective ones of said pads;
a first plurality of metallized vias through said first substrate in contact with respective ones of said pads, said first plurality of vias extending from said first surface to said second surface of said first substrate;
a second plurality of metallized vias through said second substrate, said second plurality of vias being in contact with respective ones of said first plurality of vias and extending from said first surface to said second surface of said second substrate; and
a plurality of conductive signal traces through said second substrate interconnecting said second plurality of vias so as to provide a desired pattern of connections between the leads of said electronic components..].
8. A module according to claim .[.7.]. .Iadd.1 .Iaddend.wherein said second substrate, said plurality of conductive signal traces and said second plurality of metallized vias are together formed as a multi-layer conductor/polymer substrate.
US07/884,696 1989-09-27 1992-05-18 Hybrid module electronics package Expired - Lifetime USRE34291E (en)

Priority Applications (1)

Application Number Priority Date Filing Date Title
US07/884,696 USRE34291E (en) 1989-09-27 1992-05-18 Hybrid module electronics package

Applications Claiming Priority (2)

Application Number Priority Date Filing Date Title
US07/413,432 US4996630A (en) 1989-09-27 1989-09-27 Hybrid module electronics package
US07/884,696 USRE34291E (en) 1989-09-27 1992-05-18 Hybrid module electronics package

Related Parent Applications (1)

Application Number Title Priority Date Filing Date
US07/413,432 Reissue US4996630A (en) 1989-09-27 1989-09-27 Hybrid module electronics package

Publications (1)

Publication Number Publication Date
USRE34291E true USRE34291E (en) 1993-06-22

Family

ID=27022185

Family Applications (1)

Application Number Title Priority Date Filing Date
US07/884,696 Expired - Lifetime USRE34291E (en) 1989-09-27 1992-05-18 Hybrid module electronics package

Country Status (1)

Country Link
US (1) USRE34291E (en)

Cited By (6)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
DE19522455A1 (en) * 1995-06-21 1997-01-02 Telefunken Microelectron Electromagnetic compatibility screening of electronic components esp. integrated circuits in motor vehicles
US20060115323A1 (en) * 2004-11-04 2006-06-01 Coppeta Jonathan R Compression and cold weld sealing methods and devices
US20060197215A1 (en) * 2005-03-03 2006-09-07 Stellar Microdevices, Inc. Hermetic MEMS package and method of manufacture
US20110174533A1 (en) * 2010-01-18 2011-07-21 Seiko Epson Corporation Electronic apparatus, method of manufacturing substrate, and method of manufacturing electronic apparatus
US20120106110A1 (en) * 2001-02-06 2012-05-03 Renesas Electronics Corporation Hybrid integrated circuit device, and method for fabricating the same, and electronic device
US20150311815A1 (en) * 2014-04-25 2015-10-29 Parker-Hannifin Corporation Hermetic high current solid state power controller

Citations (12)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
CH446463A (en) * 1964-12-01 1967-11-15 Photocircuits Corp Process for the production of electrical components and electrical component produced by the process
US4372037A (en) * 1975-03-03 1983-02-08 Hughes Aircraft Company Large area hybrid microcircuit assembly
JPS58128754A (en) * 1982-01-27 1983-08-01 Nec Corp Hybrid integrated circuit
EP0099544A1 (en) * 1982-07-22 1984-02-01 International Business Machines Corporation Method for forming conductive lines and via studs on LSI carrier substrates
US4494095A (en) * 1981-11-20 1985-01-15 Alps Electric Co., Ltd. High frequency circuit shielding structure having tuning coils double shielded
US4642735A (en) * 1984-02-27 1987-02-10 General Electric Company Frequency synthesizer module
EP0221809A1 (en) * 1985-10-16 1987-05-13 Thomson-Csf Hybrid circuit and method for producing such a circuit
US4724283A (en) * 1985-09-27 1988-02-09 Nec Corporation Multi-layer circuit board having a large heat dissipation
US4734315A (en) * 1985-06-05 1988-03-29 Joyce Florence Space-Bate Low power circuitry components
US4736276A (en) * 1985-05-21 1988-04-05 Hitachi, Ltd. Multilayered ceramic wiring circuit board and the method of producing the same
US4736266A (en) * 1984-05-25 1988-04-05 Fujitsu Limited Printed circuit board and a circuit assembly for a radio apparatus
US4811165A (en) * 1987-12-07 1989-03-07 Motorola, Inc. Assembly for circuit modules

Patent Citations (12)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
CH446463A (en) * 1964-12-01 1967-11-15 Photocircuits Corp Process for the production of electrical components and electrical component produced by the process
US4372037A (en) * 1975-03-03 1983-02-08 Hughes Aircraft Company Large area hybrid microcircuit assembly
US4494095A (en) * 1981-11-20 1985-01-15 Alps Electric Co., Ltd. High frequency circuit shielding structure having tuning coils double shielded
JPS58128754A (en) * 1982-01-27 1983-08-01 Nec Corp Hybrid integrated circuit
EP0099544A1 (en) * 1982-07-22 1984-02-01 International Business Machines Corporation Method for forming conductive lines and via studs on LSI carrier substrates
US4642735A (en) * 1984-02-27 1987-02-10 General Electric Company Frequency synthesizer module
US4736266A (en) * 1984-05-25 1988-04-05 Fujitsu Limited Printed circuit board and a circuit assembly for a radio apparatus
US4736276A (en) * 1985-05-21 1988-04-05 Hitachi, Ltd. Multilayered ceramic wiring circuit board and the method of producing the same
US4734315A (en) * 1985-06-05 1988-03-29 Joyce Florence Space-Bate Low power circuitry components
US4724283A (en) * 1985-09-27 1988-02-09 Nec Corporation Multi-layer circuit board having a large heat dissipation
EP0221809A1 (en) * 1985-10-16 1987-05-13 Thomson-Csf Hybrid circuit and method for producing such a circuit
US4811165A (en) * 1987-12-07 1989-03-07 Motorola, Inc. Assembly for circuit modules

Non-Patent Citations (16)

* Cited by examiner, † Cited by third party
Title
J. K. Hagge; "Ultra-Reliable HWSI with Aluminum Nitride Packaging", presented at NEPCON West, Mar. 1989, Anaheim, Calif.
J. K. Hagge; Ultra Reliable HWSI with Aluminum Nitride Packaging , presented at NEPCON West, Mar. 1989, Anaheim, Calif. *
K. P. Shambrook et al; "High-Density Multichip Interconnect", presented at Elec. Components Conf., May 22-24, 1989, Houston, Tex.
K. P. Shambrook et al; High Density Multichip Interconnect , presented at Elec. Components Conf., May 22 24, 1989, Houston, Tex. *
M. Takeuchi et al; "A Technology for High Density Mounting Utilizing Polymeric Multilayer Substrate"; presented at Sixth IEEE/CHMT International Electronic Manufacturing Technology Symposium, 26-28 Apr. 1989, Nara, Japan, pp. 136-140.
M. Takeuchi et al; A Technology for High Density Mounting Utilizing Polymeric Multilayer Substrate ; presented at Sixth IEEE/CHMT International Electronic Manufacturing Technology Symposium, 26 28 Apr. 1989, Nara, Japan, pp. 136 140. *
Patent Abstracts of Japan, vol. 7, No. 239 Oct. 25, 1983, & JP, A, 58128754 (Nippon Denki K.K.) Aug. 1, 1983. *
Patent Abstracts of Japan, vol. 7, No. 239-Oct. 25, 1983, & JP, A, 58128754 (Nippon Denki K.K.) Aug. 1, 1983.
R. A. Rinne et al; "Multi-Chip Module Technology", presented at CHMT Symposium, Oct. 1-3, 1984, Tokyo, Japan.
R. A. Rinne et al; Multi Chip Module Technology , presented at CHMT Symposium, Oct. 1 3, 1984, Tokyo, Japan. *
S. Sasaki et al, "A New Multi-Chip Module Using a Copper Polyimide Multi-Layer Substrate", presented at Elec. Components Conf., May 22-24, 1989 Houston, Tex.
S. Sasaki et al, A New Multi Chip Module Using a Copper Polyimide Multi Layer Substrate , presented at Elec. Components Conf., May 22 24, 1989 Houston, Tex. *
T. G. Tessier et al, "Polymer Dielectric Options for Thin Film Packaging Applications", presented at Elec. Components Conf., May 22-24, 1989, Houston Tex.
T. G. Tessier et al, Polymer Dielectric Options for Thin Film Packaging Applications , presented at Elec. Components Conf., May 22 24, 1989, Houston Tex. *
T. Watari et al; "Packaging Technology for the NEC SX Supercomputer", presented at Elec. Components Conf., May 20-22, 1985, Washington, D.C.
T. Watari et al; Packaging Technology for the NEC SX Supercomputer , presented at Elec. Components Conf., May 20 22, 1985, Washington, D.C. *

Cited By (13)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
DE19522455A1 (en) * 1995-06-21 1997-01-02 Telefunken Microelectron Electromagnetic compatibility screening of electronic components esp. integrated circuits in motor vehicles
US20120106110A1 (en) * 2001-02-06 2012-05-03 Renesas Electronics Corporation Hybrid integrated circuit device, and method for fabricating the same, and electronic device
US8581395B2 (en) * 2001-02-06 2013-11-12 Renesas Electronics Corporation Hybrid integrated circuit device and electronic device
US20120248630A1 (en) * 2001-02-06 2012-10-04 Renesas Electronics Corporation Hybrid integrated circuit device, and method for fabricating the same, and electronic device
US8222734B2 (en) * 2001-02-06 2012-07-17 Renesas Electronics Corporation Hybrid integrated circuit device and electronic device
US8191756B2 (en) 2004-11-04 2012-06-05 Microchips, Inc. Hermetically sealing using a cold welded tongue and groove structure
US20060115323A1 (en) * 2004-11-04 2006-06-01 Coppeta Jonathan R Compression and cold weld sealing methods and devices
US9796583B2 (en) 2004-11-04 2017-10-24 Microchips Biotech, Inc. Compression and cold weld sealing method for an electrical via connection
US7358106B2 (en) * 2005-03-03 2008-04-15 Stellar Micro Devices Hermetic MEMS package and method of manufacture
US20060197215A1 (en) * 2005-03-03 2006-09-07 Stellar Microdevices, Inc. Hermetic MEMS package and method of manufacture
US20110174533A1 (en) * 2010-01-18 2011-07-21 Seiko Epson Corporation Electronic apparatus, method of manufacturing substrate, and method of manufacturing electronic apparatus
US8941017B2 (en) * 2010-01-18 2015-01-27 Seiko Epson Corporation Electronic apparatus, method of manufacturing substrate, and method of manufacturing electronic apparatus
US20150311815A1 (en) * 2014-04-25 2015-10-29 Parker-Hannifin Corporation Hermetic high current solid state power controller

Similar Documents

Publication Publication Date Title
US5237203A (en) Multilayer overlay interconnect for high-density packaging of circuit elements
US5039628A (en) Flip substrate for chip mount
US4926241A (en) Flip substrate for chip mount
US5016138A (en) Three dimensional integrated circuit package
KR100377657B1 (en) How to handle vertical interconnects for silicon segments
US5904499A (en) Package for power semiconductor chips
US5289346A (en) Peripheral to area adapter with protective bumper for an integrated circuit chip
US6400573B1 (en) Multi-chip integrated circuit module
US5306670A (en) Multi-chip integrated circuit module and method for fabrication thereof
US4774632A (en) Hybrid integrated circuit chip package
US5049978A (en) Conductively enclosed hybrid integrated circuit assembly using a silicon substrate
US6396136B2 (en) Ball grid package with multiple power/ground planes
US7254024B2 (en) Cooling apparatus and method
US6255726B1 (en) Vertical interconnect process for silicon segments with dielectric isolation
US5343366A (en) Packages for stacked integrated circuit chip cubes
US5866441A (en) Inverted chip bonded module with high packaging efficiency
US7098533B2 (en) Printed circuit board with a heat dissipation element and package comprising the printed circuit board
US5751554A (en) Testable chip carrier
EP0073149A2 (en) Semiconductor chip mounting module
US4903120A (en) Chip carrier with interconnects on lid
JPH08236628A (en) Structure for protecting air bridge on semiconductor chip from damage
JPH0613541A (en) Three-dimensional multichip semiconductor device which can be laminated and manufacture thereof
JPH03502986A (en) Low-temperature co-fired ceramic packages for microwave and millimeter-wave gallium arsenide integrated circuits
JPH08213543A (en) Multidie package device
KR20030060886A (en) Single package containing multiple integrated circuit devices

Legal Events

Date Code Title Description
FEPP Fee payment procedure

Free format text: PAYOR NUMBER ASSIGNED (ORIGINAL EVENT CODE: ASPN); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY

FPAY Fee payment

Year of fee payment: 4

FPAY Fee payment

Year of fee payment: 8