USRE31401E - Electronic timepiece - Google Patents

Electronic timepiece Download PDF

Info

Publication number
USRE31401E
USRE31401E US06/240,476 US24047681A USRE31401E US RE31401 E USRE31401 E US RE31401E US 24047681 A US24047681 A US 24047681A US RE31401 E USRE31401 E US RE31401E
Authority
US
United States
Prior art keywords
display
time
output signal
signal
developing
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Expired - Lifetime
Application number
US06/240,476
Inventor
Yasuo Kusumoto
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Seiko Instruments Inc
Original Assignee
Seiko Instruments Inc
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Seiko Instruments Inc filed Critical Seiko Instruments Inc
Priority to US06/240,476 priority Critical patent/USRE31401E/en
Assigned to KABUSHIK KAISHA DAINI SEIKOSHA reassignment KABUSHIK KAISHA DAINI SEIKOSHA ASSIGNMENT OF ASSIGNORS INTEREST. Assignors: KUSUMOTO, YASUO
Application granted granted Critical
Publication of USRE31401E publication Critical patent/USRE31401E/en
Anticipated expiration legal-status Critical
Expired - Lifetime legal-status Critical Current

Links

Images

Classifications

    • GPHYSICS
    • G04HOROLOGY
    • G04GELECTRONIC TIME-PIECES
    • G04G9/00Visual time or date indication means
    • G04G9/08Visual time or date indication means by building-up characters using a combination of indicating elements, e.g. by using multiplexing techniques
    • GPHYSICS
    • G04HOROLOGY
    • G04GELECTRONIC TIME-PIECES
    • G04G5/00Setting, i.e. correcting or changing, the time-indication
    • G04G5/02Setting, i.e. correcting or changing, the time-indication by temporarily changing the number of pulses per unit time, e.g. quick-feed method

Definitions

  • the present invention relates to an A.M. and P.M. display method in a digital timepiece of 12 hours cycle display time.
  • A.M. and P.M. dislays are distinguished by flashing of particular segments (e.g. a colon to distinguish hour and minute figures or a day display segment of the like) on a display panel or, a letter simply designating A.M. or P.M. is provided to constantly display A.M. or P.M.
  • A.M. and P.M. are displayed utilizing seven segments of a minute figure (1 minute or 10 minutes figure) only when the time display is corrected (hereinafter the operation is designated as time correction), wherein A.M. is designated as "A” and P.M. is designated as "P".
  • A.M. and P.M. are displayed only in case of time correction.
  • a user is seldom required to read out A.M. and P.M. from the timepiece except in case of time correction, and so it is .[.almost meaningless or useless.]. .Iadd.not normally necessary .Iaddend.to display A.M. and P.M. constantly.
  • FIG. 1 is a circuit block diagram showing the structure of an electronic timepiece according to the present invention
  • FIG. 2 is a decoder circuit diagram of the AM/PM decoder circuit shown in FIG. 1,
  • FIG. 3 is a diagram showing A.M. and P.M. display configuration.
  • FIG. 1 there is shown a block diagram of the preferred embodiment of the present invention.
  • "A” or "P” is displayed on 1 minute figure position of a timepiece display.
  • FIG. 1 The block diagram in FIG. 1 is the same as that of the usual digital timepiece except for an A/P decoder 18. A detailed circuit diagram of the A/P decoder is shown in FIG. 2.
  • one group of minute figure outputs 1A-1G of the decoder 17 output are connected with the A/P decoder 18. Then, if the correction switch 21 is usually in the open condition, a line 22 is at logic level "0". And in FIG. 2, signals from 1A-1G are fed to a driver circuit 19 through AND or OR logic gates 31-39 and display a figure according to the content of the one miniute counter 13. .[.However, as for the.]. .Iadd.The .Iaddend.output .[.24.]. from the A/P .[.flop flop.]. .Iadd.flip flop .Iaddend.or counter 16.[., as.].
  • .Iadd. comprises an AM/PM signal representative of whether the time is A.M. or P.M. and the signal is fed along a line 24 to .Iaddend.an AND gate .[.35 closes, only.]. .Iadd.33 which, when closed, enables the .Iaddend.one minute counter output 2C .[.is.]. .Iadd.to be .Iaddend.displayed.
  • FIG. 3 shows the relation between each of the segments of .Iadd.the seven segment array which comprises the .Iaddend.one minute figure digit and the A/P decoder output.
  • the segment 2D becomes "0" (i.e. .[.darkened.]. .Iadd.non-illuminated.Iaddend.) and the segments 2A, 2B, 2E, 2F and 2G become “1” (i.e. illuminated).
  • the .Iadd.AM/PM output signal of the .Iaddend.A/P flip flop .[.output.]. is selected so that the segment 2C becomes logic "1" in A.M., the digit displays "A", while when the segment 2C becomes logic "0" in P.M., the digit displays "P” and either A.M. and P.M. is immediately read out.
  • an effective A.M. and P.M. display method can be obtained simply without providing a surplus display element or figure or an electric output terminal.
  • A.M. and P.M. is displayed by the 1 minute or 10 minutes figure segments
  • the other display segments e.g. seven segments for a day or a month display
  • the other display segments can be utilized in the same way.

Landscapes

  • Physics & Mathematics (AREA)
  • General Physics & Mathematics (AREA)
  • Electric Clocks (AREA)

Abstract

An electronic timepiece having an A.M. and P.M. display function. The characters A or P are displayed during time setting or correction by one discretionary display element of a plurality of display elements normally used for displaying time.

Description

BACKGROUND OF THE INVENTION
The present invention relates to an A.M. and P.M. display method in a digital timepiece of 12 hours cycle display time.
Conventionally, for a timepiece of this type, A.M. and P.M. dislays are distinguished by flashing of particular segments (e.g. a colon to distinguish hour and minute figures or a day display segment of the like) on a display panel or, a letter simply designating A.M. or P.M. is provided to constantly display A.M. or P.M.
In the former case, however, since A.M. or P.M. are distinguished by flashing of particular segments, it is impossible for a user to read out A.M. or P.M. unless he gets used to the timepiece. While in the latter case it is disadvantageous with respect to manufacturing cost and reliability since two surplus output terminals from a timepiece circuit IC is necessary, and moreover, it is difficult to provide a letter indicating A.M. and P.M. in a small display panel such as that used in a wrist watch.
BRIEF SUMMARY OF THE INVENTION
It is an object of the invention to provide A.M. and P.M. indication without providing a new display segment. A.M. and P.M. are displayed utilizing seven segments of a minute figure (1 minute or 10 minutes figure) only when the time display is corrected (hereinafter the operation is designated as time correction), wherein A.M. is designated as "A" and P.M. is designated as "P".
The reason why A.M. and P.M. are displayed only in case of time correction is that normally, a user is seldom required to read out A.M. and P.M. from the timepiece except in case of time correction, and so it is .[.almost meaningless or useless.]. .Iadd.not normally necessary .Iaddend.to display A.M. and P.M. constantly.
BRIEF DESCRIPTION OF THE DRAWINGS
FIG. 1 is a circuit block diagram showing the structure of an electronic timepiece according to the present invention,
FIG. 2 is a decoder circuit diagram of the AM/PM decoder circuit shown in FIG. 1,
FIG. 3 is a diagram showing A.M. and P.M. display configuration.
DETAILED DESCRIPTION OF THE INVENTION
Referring to the attached drawings, in FIG. 1, there is shown a block diagram of the preferred embodiment of the present invention. In this embodiment, "A" or "P" is displayed on 1 minute figure position of a timepiece display.
The block diagram in FIG. 1 is the same as that of the usual digital timepiece except for an A/P decoder 18. A detailed circuit diagram of the A/P decoder is shown in FIG. 2.
In FIG. 1, one group of minute figure outputs 1A-1G of the decoder 17 output are connected with the A/P decoder 18. Then, if the correction switch 21 is usually in the open condition, a line 22 is at logic level "0". And in FIG. 2, signals from 1A-1G are fed to a driver circuit 19 through AND or OR logic gates 31-39 and display a figure according to the content of the one miniute counter 13. .[.However, as for the.]. .Iadd.The .Iaddend.output .[.24.]. from the A/P .[.flop flop.]. .Iadd.flip flop .Iaddend.or counter 16.[., as.]. .Iadd.comprises an AM/PM signal representative of whether the time is A.M. or P.M. and the signal is fed along a line 24 to .Iaddend.an AND gate .[.35 closes, only.]. .Iadd.33 which, when closed, enables the .Iaddend.one minute counter output 2C .[.is.]. .Iadd.to be .Iaddend.displayed.
In case of time correction, on the other hand, as the time correction switch 21 responsive to an external command is ON and the line 22 becomes logic level "1", the logic gates .[.31-34 and 36-39.]. .Iadd.31-32 and 34-39 .Iaddend.in FIG. 2 close and only the gate .[.35.]. .Iadd.33 .Iaddend.opens, and so the A/P .[.flop flop.]. .Iadd.flip flop .Iaddend.output is displayed on the output 2C. While the other outputs 2A, 2B, 2E, 2F and 2G become logic "1" and the output 2D becomes logic "0". FIG. 3 shows the relation between each of the segments of .Iadd.the seven segment array which comprises the .Iaddend.one minute figure digit and the A/P decoder output.
When time is corrected, the segment 2D becomes "0" (i.e. .[.darkened.]. .Iadd.non-illuminated.Iaddend.) and the segments 2A, 2B, 2E, 2F and 2G become "1" (i.e. illuminated). Then, if the .Iadd.AM/PM output signal of the .Iaddend.A/P flip flop .[.output.]. is selected so that the segment 2C becomes logic "1" in A.M., the digit displays "A", while when the segment 2C becomes logic "0" in P.M., the digit displays "P" and either A.M. and P.M. is immediately read out.
As illustrated so far, according to the present invention, an effective A.M. and P.M. display method can be obtained simply without providing a surplus display element or figure or an electric output terminal.
In the present embodiment, though A.M. and P.M. is displayed by the 1 minute or 10 minutes figure segments, the other display segments (e.g. seven segments for a day or a month display) can be utilized in the same way.

Claims (5)

What is claimed is:
1. An electronic timepiece, comprising: an oscillator circuit for generating a repetitive time standard signal; a divider circuit receptive of the repetitive time standard signal for dividing the same and for developing a repetitive output signal having a repetition rate defining a unit of time; a time counter circuit connected to receive the dividing circuit output signal for counting the same and for developing a count representative of time; an AM/PM counter circuit connected to said time counter circuit and responsive to the count developed therein for developing a count indicative of whether the time is AM or PM; display means having a plurality of digit display positions for displaying time; decoder means connected to said time counter circuit for developing decoded output signal groups each for enabling a respective digit display position of said display means to enable said display means to display the time represented by the count developed by said time counter circuit; AM/PM decoder means receptive of one decoded output signal group from said decoder means and receptive of a control signal and connected to receive the count developed by said AM/PM counter circuit for developing the applied decoded output signal group as an output signal and .Iadd.responsive to the control signal .Iaddend.for developing an output signal effective to display a character representative of AM and for developing an output signal effective to display a character representative of PM according to whether or not the control signal is applied to said AM/PM decoder means and according to whether or not the count developed by said AM/PM counter .Iadd.circuit .Iaddend.represents AM or PM; .Iadd.a driving circuit receptive of the decoder means output signal groups for driving said display means to display time and receptive of the output signals developed by said AM/PM decoder means for driving said display means to display characters representative of AM and PM; .Iaddend.and means for .Iadd.selectively .Iaddend.developing said control signal. .[.2. An electronic timepiece according to claim 1, further comprising: a driving circuit receptive of said decoder means output signal groups and the output signals developed by said AM/PM decoder means
for driving said display means..]. 3. An electronic timepiece according to claim 1.[.:.]..Iadd., .Iaddend.wherein the digit display positions of said
display means are seven segment arrays. 4. An electronic timepiece according to claim 3.[.:.]..Iadd., .Iaddend.wherein said AM/PM decoder means is effective to display the character A to indicate AM and the
character P to indicate PM. 5. An electronic timepiece according to claim 4, wherein said AM/PM decoder means is comprised of: five two-input OR gates each having a first input connected to receive one of the output signals of the applied decoded output signal group corresponding to segments of the digit display position which will be illuminated if either A or P is displayed, and each having a second input connected to receive the control signal for enabling the corresponding segments in response thereto; a two-input AND gate circuit having a first inverting input connected to receive the control signal and a second non-inverting input connected to receive the one of the output signals of the applied decoded output signal group corresponding to the one of the segments of the digit display position which will not be illuminated when either A or P is displayed; a pair of two-input AND gate circuits including a first of the pair having one input connected to receive the control signal and another input connected to receive .[.the one of the output signals of the applied decoded output signal group corresponding to the segment of the digit display position which will be illuminated when A is displayed but which will not be illuminated when P is displayed,.]. .Iadd.a signal from said AM/PM counter circuit representative of AM and PM, .Iaddend.and the second of the pair having a first inverting input connected to receive the control signal and a second non-inverting input connected to receive .[.a signal from said AM/PM counter representative of AM and PM;.]. .Iadd.the one of the output signals of the applied decoded output signal group corresponding to the segment of the digit display position which will be illuminated when A is displayed but which will not be illuminated when P is displayed; .Iaddend.and another two-input OR gate circuit having two inputs each connected to an output of a respective one of said pair of AND
gate circuits. 6. An electronic timepiece according to claim 1, further comprising: a switch operable during time setting for applying the control signal to said AM/PM decoder means. .Iadd. 7. An electronic timepiece, comprising: an oscillator circuit for generating a repetitive time standard signal; a divider circuit receptive of the repetitive time standard signal for dividing the same and for developing a repetitive output signal having a repetition rate defining a unit time; a time counter circuit connected to receive the dividing circuit output signal for counting the same and for developing a count representative of time; means connected to said time counter circuit and responsive to the count developed therein for developing an AM/PM signal representative of whether the time is AM or PM; display means having a plurality of digit display positions for displaying time; decoder means connected to said time counter circuit for developing decoded output signal groups each corresponding to a respective digit display position of said display means in order to enable said display means to display the time represented by the count developed by said time counter circuit; AM/PM decoder means receptive of one decoded output signal group from said decoder means and receptive of a control signal and connected to receive the AM/PM signal for developing the applied decoded output signal group as an output signal and for developing an output signal effective to display at a predetermined one of said digit display positions a character representative of AM and for developing an output signal effective to display at said predetermined one of said digit display positions a character representative of PM according to whether or not the control signal is applied to said AM/PM decoder means and according to whether or not the AM/PM signal represents AM or PM; a driving circuit receptive of the decoder means output signal groups for driving said display means to display time and receptive of the output signals developed by said AM/PM decoder means for driving said display means to display characters representative of AM and PM; and means for selectively developing said control signal. .Iaddend. .Iadd. 8. An electronic timepiece according to claim 6, wherein at least said predetermined one of said digit display positions comprises a seven segment array; and said AM/PM decoder means comprises seven input terminals receptive of one decoded output signal group, an input terminal receptive of the AM/PM signal, a control terminal receptive of the control signal, and seven output terminals corresponding to the seven input terminals and corresponding to the seven segments of the seven segment array so that in the absence of the control signal, the signals applied to the seven input terminals appear on the corresponding seven output terminals to enable the corresponding seven segments whereby the seven segment array displays time and in response to the control signal, signals appear on five of the seven output terminals to enable the corresponding five segments of the seven segment array independent of the signals applied to the corresponding five input terminals, a signal appears on a sixth one of the seven output terminals to disable the corresponding one segment of the seven segment array, and a signal appears at the remaining one output terminal to enable or disable the corresponding one segment of the seven segment array according to the AM/PM signal whereby the seven segment array displays whether the time is AM or PM. .Iaddend.
US06/240,476 1975-12-19 1981-03-04 Electronic timepiece Expired - Lifetime USRE31401E (en)

Priority Applications (1)

Application Number Priority Date Filing Date Title
US06/240,476 USRE31401E (en) 1975-12-19 1981-03-04 Electronic timepiece

Applications Claiming Priority (2)

Application Number Priority Date Filing Date Title
JP50-151665 1975-12-19
US06/240,476 USRE31401E (en) 1975-12-19 1981-03-04 Electronic timepiece

Related Parent Applications (1)

Application Number Title Priority Date Filing Date
US05/752,440 Reissue US4142359A (en) 1975-12-19 1976-12-20 Electronic timepiece

Publications (1)

Publication Number Publication Date
USRE31401E true USRE31401E (en) 1983-10-04

Family

ID=22906686

Family Applications (1)

Application Number Title Priority Date Filing Date
US06/240,476 Expired - Lifetime USRE31401E (en) 1975-12-19 1981-03-04 Electronic timepiece

Country Status (1)

Country Link
US (1) USRE31401E (en)

Citations (9)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US3738099A (en) * 1972-06-07 1973-06-12 Seiko Instr & Electronics Digital electronic watch having calendar display arrangement
US3866406A (en) * 1973-02-01 1975-02-18 Time Computer Solid state electronic wristwatch
US3943696A (en) * 1973-07-13 1976-03-16 Ebauches S.A. Control device for setting a timepiece
US3961472A (en) * 1971-05-03 1976-06-08 Ragen Semiconductor, Inc. Solid state electronic timepiece
US3961478A (en) * 1973-12-05 1976-06-08 Dr. -Ing. H.C.F. Porsche Aktiengesellschaft Installation for the catalytic afterburning of exhaust gases in the exhaust gas system of an internal combustion engine
US3979899A (en) * 1974-04-01 1976-09-14 Mitsubishi Denki Kabushiki Kaisha Digital display type electronic time keeper
US4033108A (en) * 1976-03-02 1977-07-05 Bulova Watch Company, Inc. Automatic cut-off setting system for LED display in a solid-state watch
US4052842A (en) * 1975-01-31 1977-10-11 Ebauches S.A. Circuit for electronic watches
US4058971A (en) * 1976-04-26 1977-11-22 Hughes Aircraft Company Digital wristwatch and stopwatch

Patent Citations (9)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US3961472A (en) * 1971-05-03 1976-06-08 Ragen Semiconductor, Inc. Solid state electronic timepiece
US3738099A (en) * 1972-06-07 1973-06-12 Seiko Instr & Electronics Digital electronic watch having calendar display arrangement
US3866406A (en) * 1973-02-01 1975-02-18 Time Computer Solid state electronic wristwatch
US3943696A (en) * 1973-07-13 1976-03-16 Ebauches S.A. Control device for setting a timepiece
US3961478A (en) * 1973-12-05 1976-06-08 Dr. -Ing. H.C.F. Porsche Aktiengesellschaft Installation for the catalytic afterburning of exhaust gases in the exhaust gas system of an internal combustion engine
US3979899A (en) * 1974-04-01 1976-09-14 Mitsubishi Denki Kabushiki Kaisha Digital display type electronic time keeper
US4052842A (en) * 1975-01-31 1977-10-11 Ebauches S.A. Circuit for electronic watches
US4033108A (en) * 1976-03-02 1977-07-05 Bulova Watch Company, Inc. Automatic cut-off setting system for LED display in a solid-state watch
US4058971A (en) * 1976-04-26 1977-11-22 Hughes Aircraft Company Digital wristwatch and stopwatch

Non-Patent Citations (2)

* Cited by examiner, † Cited by third party
Title
Evans 1976, Bicentennial Catalog, Copyright 1975. *
LSI 010 LED Watch Circuit (Specification) 12/74. *

Similar Documents

Publication Publication Date Title
US4358837A (en) Time correcting method
GB1470115A (en) Electronic timepiece including a control device for setting said timepiece
US4120036A (en) Time information correction in combination timepiece and calculator
US4209976A (en) Means of setting a solid state watch
US3962861A (en) Apparatus for determining and lastingly showing the time at which an event occurs
US4365243A (en) Interface device for the entry of data into an instrument of small volume responsive to body movement
GB1354231A (en) Electronically controlled time-keeping device
US4238847A (en) Electronic watch for yacht races
US4262345A (en) Electronic clock having an analog display and a plurality of digital functions
US4300204A (en) Time and date information correction in a combination timepiece and calculator utilizing a decimal point indicator display
USRE31401E (en) Electronic timepiece
US4374622A (en) Digital alarm timepiece with setting pointer
US4142359A (en) Electronic timepiece
US4110966A (en) Electronic timepiece with stop watch
US4094136A (en) Electronic timepiece inspection circuit
US4089159A (en) Electronic timepiece
GB1561468A (en) Signal input circuit arrangements for electronic timepieces integrated circuitry
US4150537A (en) Electronic timepiece and method for testing operation of the same
US4099371A (en) Electronic optical display alarm timepiece
US4104863A (en) Electronic timepiece having an alarm device
US4192134A (en) Electronic timepiece correction device
US4102122A (en) Electronic watch
US4258431A (en) Electronic timepiece having an analog display device and a digital display device
US4207731A (en) Electronic timepiece control circuit
US4431314A (en) Presettable digital time-piece display system

Legal Events

Date Code Title Description
AS Assignment

Owner name: KABUSHIK KAISHA DAINI SEIKOSHA, 31-1, KAMEIDO 6-CH

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST.;ASSIGNOR:KUSUMOTO, YASUO;REEL/FRAME:004150/0367

Effective date: 19830518