USRE26984E - Storage means for receiving, assembling and distributing teletype characters - Google Patents

Storage means for receiving, assembling and distributing teletype characters Download PDF

Info

Publication number
USRE26984E
USRE26984E US26984DE USRE26984E US RE26984 E USRE26984 E US RE26984E US 26984D E US26984D E US 26984DE US RE26984 E USRE26984 E US RE26984E
Authority
US
United States
Prior art keywords
time
pulse
circulating
gate
output
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Expired
Application number
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed filed Critical
Application granted granted Critical
Publication of USRE26984E publication Critical patent/USRE26984E/en
Expired legal-status Critical Current

Links

Images

Classifications

    • GPHYSICS
    • G06COMPUTING; CALCULATING OR COUNTING
    • G06FELECTRIC DIGITAL DATA PROCESSING
    • G06F13/00Interconnection of, or transfer of information or other signals between, memories, input/output devices or central processing units
    • G06F13/14Handling requests for interconnection or transfer
    • G06F13/20Handling requests for interconnection or transfer for access to input/output bus
    • G06F13/22Handling requests for interconnection or transfer for access to input/output bus using successive scanning, e.g. polling
    • GPHYSICS
    • G06COMPUTING; CALCULATING OR COUNTING
    • G06FELECTRIC DIGITAL DATA PROCESSING
    • G06F3/00Input arrangements for transferring data to be processed into a form capable of being handled by the computer; Output arrangements for transferring data from processing unit to output unit, e.g. interface arrangements
    • G06F3/09Digital output to typewriters
    • GPHYSICS
    • G11INFORMATION STORAGE
    • G11CSTATIC STORES
    • G11C21/00Digital stores in which the information circulates continuously
    • HELECTRICITY
    • H04ELECTRIC COMMUNICATION TECHNIQUE
    • H04LTRANSMISSION OF DIGITAL INFORMATION, e.g. TELEGRAPHIC COMMUNICATION
    • H04L13/00Details of the apparatus or circuits covered by groups H04L15/00 or H04L17/00
    • H04L13/02Details not particular to receiver or transmitter
    • H04L13/08Intermediate storage means
    • HELECTRICITY
    • H04ELECTRIC COMMUNICATION TECHNIQUE
    • H04LTRANSMISSION OF DIGITAL INFORMATION, e.g. TELEGRAPHIC COMMUNICATION
    • H04L25/00Baseband systems
    • H04L25/38Synchronous or start-stop systems, e.g. for Baudot code
    • H04L25/40Transmitting circuits; Receiving circuits
    • H04L25/45Transmitting circuits; Receiving circuits using electronic distributors

Definitions

  • FIG 9 ROBERT J H/Rl/ELA ATTORNEYS .Nov. 24, 1970 R. J. HIRVELA 26,934
  • ABSTRACT OF THE DISCLOSURE This structure functions to receive relatively slow serial type data, as from a T'l'Y machine, transform such serial information into bit parallel characters and then supply the bit parallel characters to a data processor at high speed.
  • the structure also functions in reverse to receive bit parallel characters from the data processor at high speed, transform them to serial data form, and then distribute the serial data at slow speeds to TTY machines.
  • the structure utilizes circulating memories which can be selectively accessed]
  • This structure receives, in sequential order, the relatively slow serial type data from a bank of teletypewriters, transforms such serial information into bit parallel characters, and then supplies the bit parallel characters to a data processor at high speed.
  • the slow speed serial data is supplied to, and assembled in, unique and identifiable time positions in a group of circulating memories under control of suitable time-keeping means. Periodically the stored characters are transmitted in parallel and at high speed to a data processor.
  • This invention relates generally to means for storing and assembling information and, more particularly, it relates to a circulating memory means for receiving and storing information received serially from each of a plurality of sources, such as teletypewriters, with the serial information received from each individual teletypewriter source being stored in a parallel form, and subsequently transferred to a data processor, for example, for switching and processing purposes.
  • a central data processing or switching system is employed to receive and process information from teletypewriters positioned at various airline terminals throughout the country.
  • the transferring of the information from the teletypewriter to the data processor has been ellected primarily by periodically scanning the lines leading into the data processor from each teletypewriter.
  • Such a method involves the scanning of each baud period of each teletypewriter at least three times in order to make certain that all bands from all teletypewriters are received by the data processor and are received accurately.
  • the percentage of operating time that a data processor must use in just scanning the teletypewriters can amount to a very substantial portion of the total computer operating time. For example, assume that a particular data processor has a maximum capacity of 512 teletypewriters. Assume, further, that it is necessary to scan each baud three times in order to insure accuracy.
  • a primary object of the present invention is to provide a means for supplying teletypewriter characters from a battery of teletypewriters to a data processor, sometimes herein referred to as a switching center, in from 2 to 3 percent of the time required by the prior art method dis: cussed above.
  • a further object of the invention is to provide a much faster means of supplying TTY characters to a data processor and with substantially greater reliability than has been available heretofore.
  • a third aim of the invention is to provide a means for supplying teletypewriter characters from a battery of teletypewriters to a switching center in parallel form rather than in the series form used in prior methods.
  • a fourth purpose of the invention is to provide a means for storing the characters from each of a battery of teletypewriters and then supplying each of said stored characters to a data processing switching center in parallel form, and in rapid succession, so that only 1 or 2 percent of the computer time is necessary for a peak load of teletypewriter characters.
  • a further object of the invention is to provide a means for sampling, detecting, and storing the serially transmitted characters from each of a plurality of teletypewriters in parallel form and then supplying said parallel stored characters to a data processor in the parallel form and in rapid succession with a high order of accuracy and reliability.
  • a plurality of circulating memories are provided. Five of such circulating memories are provided to hold the five bands of each teletype character, and eight additional Circulating memories are provided to implement the time-keeping function which is necessary for sampling the bands stored therein at the proper time for transmission to the data processor.
  • the five data storing circulating memories are designed to receive a baud from a teletypewriter and to repetitively circulate the baud completely around such circulating memory in a certain predetermined time interval, which in the present embodiment of the invention, is 1024 microseconds.
  • a baud from each of the 512 different teletypewriters can be stored and circulated two microseconds apart.
  • the eight time-keeping circulating memories store a plurality of counts, one such count being provided for each of the S 12 baud positions in the circulating memory.
  • the count for each baud position is initiated at the time the start pulse of a given teletypewriter is detected, and a "l". is added to the count each time the particular baud position makes a complete circulation around the circulating memories.
  • a second counting means which is capable of counting to 1024 and is driven by a one megacycle clock.
  • Such counting means functions both as an address for each band position of the data holding circulating memories, and also has a means for selecting a particular teletypewritcr corresponding to a particular count or address.
  • the counting means can be a binary counter having a capacity of 2 which functions to connect the outputs of the teletypewriters one-by-one in succession to the circulating memories every other count, i.e.. every two microseconds.
  • the particular count of the binary counter when the selection of any given teletypewriter occurs, will be the address of that given teletypewriter and will also be the address of the baud stored in the five data holding circulating memories from that given teletypewriter.
  • the baud stored in the circulating memory will travel exactly one complete circulation therein when the binary counter has counted completely around to the address of the said given teletypewriter.
  • the time interval of bands from a given teletypewriter is, on the average, a little more than 13 milliseconds, and since the cycling time at the binary counter is 1.024 milliseconds, 13 or more cyclings of H the binary counter is required before the next baud of a given teletypewriter can be sampled and stored in the second data circulating memory.
  • the count in the eight time-keeping circulating memories is initiated and from that point in time, the number of cyclings of the circulating memory is recorded. It is to be noted specifically that the number of cyclings of the data circulating mem- Ories for each baud position is recorded separately in the time-keeping circulating memories.
  • eighteen cyclings are permitted before the sampling of the first band is done. More specifically, at the eighteenth cycling a gating means responds thereto to initiate a sampling of the second baud of said given teletypewriter.
  • the gating means is activated by the count of eighteen in the time-keeping mechanism at precisely the same instant in time that the binary counter will have selected said given teletypcwriter and supplied its output to the input of the first data holding circulating memory.
  • the second, third, fourth, and fifth bands of said given teletypewriter are sampled at the proper times in accordance with the time-keeping circulating memories and the samplings entered into the second, third, fourth, and fifth data holding circulating memories of the system.
  • the characters from other teletypewriters are also being stored in the five data circulating memories, but at different times (baud positions) in the 1024 microsecond cycling period of the circulating memory.
  • the storing of characters from the different teletypewriters is completely independent of each other, except that all the storing is done on one of the counts of the binary counter. More specifically, as will be seen later, all storing is done either on even counts or on odd counts. If the storing is done on odd counts, 2. buffer storage operation, to be discussed later, is performed on the even counts.
  • the stop pulse of the character is sampled and stored, and initiates a logic signal whereby the now complete teletypewriter character is set back one microsecond on the data circulating memories into what is herein referred to as the buffer storage.
  • the completed words stored in the buffer storage are read out of said buffer storage and into the data processor, at a rate of one character every two microseconds.
  • the teletypewriter characters are assembled on the odd count of the binary counter and then shifted into the buffer storage positions on the even counts of the binary counter.
  • a word is completely assembled in the circulating memories before it is shifted to its buffer storage position.
  • the assembly character position can be completely cleared of its stored character and the assembly of a new character, from the same given teletypewriter, initiated.
  • the sampling and the assembly, in parallel form, of an entire group of teletypewriter characters, from different teletypcwriters is accomplished before any communication with the data processor is made. Then, upon a proper read command from the data processor the assembled teletypewriter characters are read directly into the data processor in parallel and at the rate of one character every two microseconds.
  • two teletypewriter characters in adjacent buffer storage positions in the five data holding circulating memories can be further assembled into a single lO-baud character and the 10-baud character transferred directly to the data processor.
  • the transfer rate to the data processor is one character every four microseconds.
  • FIG. 1 is a block diagram of a circulating memory delay line
  • FIG. 2 shows a general block diagram of the invention
  • FIG. 3 is a logic diagram showing how the timekeeping count for any address position in the circulating memory is initiated
  • FIG. 3a is a logic diagram for sampling teletype signals at the proper times
  • FIG. 4 is a logic diagram illustrating how a word assembled in an assembly position of the circulating memories is shifted back one microsecond to a butter storage position in the circulating memory delay lines;
  • FIG. 5 is a set of waveforms showing the flow of data pulses, both in the assembly positions and in the buffer storage positions, around the circulating memory delay line circuit; and also shows the timing pulses required to synchronize such circulating pulses and to shift said circulating pulses from the assembly positions to the buffer storage positions;
  • FIG. 6 is a set of waveforms employed in the actual shifting of the assembled teletype characters from the assembly position to the immediately following buffer storage position, which position is one microsecond behind the assembly position;
  • FIG. 7 is a set of two waveforms showing the counts of the time-keeping function at which samplings of the teletype bands can be made
  • FIG. 8 is a block representation of the bits of a character and its corresponding time-keeping counter in an assembly position and in the associated buffer storage position:
  • FIG. 9 shows a logic diagram for reading characters from the buffer storage positions to the data processor.
  • FIG. 10 is a logic diagram showing how information or teletype characters stored in the buffer storage positions are read therefrom and into a second buffer storage so that two characters are assembled in parallel before transfer to a data processor.
  • the general principle of this invention involves the use of a plurality of circulating memory delay lines; five of which are used to hold the data from remote teletype transmitters and eight of which are employed as a time-keeping means to indicate when a teletypc character is initiated, or is first received, and when sampling of the subsequent bands thereof should be made, and further determines when the complete tclctype character has been received and stored in the five baud storing circulating memories.
  • a binary counter is also supplied which selectively and successively connects the outputs of the various teletypewn'ters to the inputs of the five baud storing circulating memories and in so doing provides an address for the stored bands, which address corresponds to the particular count at which a particular teletypewriter is selected for transfer of data to the circulating memories.
  • the line counter otherwise known as the binary counter, establishes the addresses by which a particular baud stored in the circulating memories is identified and by which the corresponding teletypewriter is selected.
  • the time-keeping system for the delay lines functions to aid in sampling the incoming bands of the teletypewriters at the proper times.
  • FIG. 1 there is shown a block diagram of a single circulating memory delay line.
  • Data is entered into an input TTY of AND gate 100.
  • the other input 125 of AND gate 100 has a pulse CE supplied thereto which forms the output pulse supplied to OR gate 101, as will be discussed in more detail later.
  • the data input pulses pass through common OR gate 101 into an inverter circuit (NAND gate 102). From the output of NAND gate 102, the input pulses are supplied to pedestal gate 105, which also has a one-magacycle clock pulse input supplied to a second input 104 thereof. Coincidence of an input on lead 109 and a l to 0 transition of a clock pulse on input 104 will create an output from pedestal gate 105.
  • a pedestal gate is defined herein as a gate which will produce a relative sharp pulse output in response to a voltage transition, as from a low level to a high level voltage on one of its input leads, and a predetermined voltage level on its other input lead. (See FIGS. 5a and 5gto be discussed later.) Such output signal will trigger one-shot multivibrator 106, the output of which is supplied to line driver 110. From the output of line driver 110 a signal is supplied to delay line 111 which, in the preferred embodiment of the invention described herein, has a delay of 1023 microseconds. It is to be noted that a pulse represents a logic 1 and that the absence of a pulse represents a logic 0.
  • the output thereof is supplied to linear amplifier 112.
  • the delay line output is supplied to detector 113 which, in essence, is a difference amplifier.
  • detector 113 which, in essence, is a difference amplifier.
  • an output pulse will appear on either output lead 120 or output lead 121 of dilference amplifier 113.
  • An output flip-flop circuit 114 is responsive to the voltage levels of output leads 120 and 121 of difference amplifier 113 to assume one of its two stable states. More specifically, in the presence of a pulse from the linear amplifier 112 and a high level pulse (a zero in the waveform of FIG. 5a) from the clock driver 118, the output flip-flop 114 will be caused to be set by the output from difference amplifier 113. Thus, the output lead 122 of flipfiop 114 will function to impress an enabling signal on input lead 109 of pedestal gate 105, through inhibit AND gate 131, OR gate 101. and NAND circuit 102.
  • the output of pedestal gate will trigger one-shot multivibrator 106 to supply a pulse to line driver to carry on the recirculation of the hit.
  • the inhibit AND gate 131 and AND gate function to prevent false firing of the pedestal gate 105 when the flip-flop 114 is set.
  • the time involved in passing the pulse through the output flip-flop circuit 114 is one microsecond. Such one microsecond, when added to the 1023 microseconds required for a pulse to pass through the delay line 111, results in a total delay in the circulating memory of 1024 microseconds (2 microseconds).
  • output flip-flop circuit 114 There are two principal purposes for employing output flip-flop circuit 114. One of these purposes is to provide a place in the circulating memory where the information is stored for a definite period of time, more specifically, approximately one microsecond, and from which storage place output signals can be taken.
  • the second primary purpose for output flip-flop circuit 114 is to re-establish proper timing of the circulating pulses once each time a pulse completes a circulation through the delay line memory.
  • the resynchronization or retiming of the circulating pulses also involves circuitry other than the flip-flop 114. More specifically, such resynchronization also involves pedestal gate 105, and the one-shot multivibrator 106, as will be discussed later in connection with the waveforms of FIG. 5.
  • Some means are required to reset flip-flop 114 each clock pulse period in which a pulse is not received from the circulating delay line 111 in order to indicate the absence of such a pulse.
  • Such resetting means is accomplished by the output of OR gate 250 which [has] as its input 1 to 0 transitions of the CO and CE pulses, as shown in FIGS. 5b and 5c.
  • OR gate 250 which [has] as its input 1 to 0 transitions of the CO and CE pulses, as shown in FIGS. 5b and 5c.
  • flip-flop 114 of FIG. 1 will be set as shown in FIG. if at time t, [t,,], since flip-flop 114 is designed to be controlled by a pulse such as pulse 500 when present.
  • the flipflop 114 will be reset as shown in FIG. 5f shortly after time t by the l to 0 transition of the CO pulse in FIG.
  • OR gate 450 of FIG. 4 functions to reset flip-flop 114.
  • input pulses from teletypewriters are supplied to the circulating memory delay lines every other microsecond.
  • the input lead 125 of the AND gate 100 is connected to the odd count output of the one bit counter of the line counter and so will cause the AND gate 100 to become conductive (open) during each odd count of the line counter.
  • the AND gate 100 will always thereafter be opened at the proper time to recirculate such pulse therethrough.
  • the function of the NAND gate 102 basically, is that i of an inverter, but it further functions as a gate. If desired, pulses which would otherwise be supplied to the pedestal gate can be cleared from the circulating memory by applying a clear pulse at the appropriate time to the input lead 103 and the NAND gate 102. More will be said of the purpose of such clearing function later herein.
  • FIG. 2 there is shown a block diagram of the invention but without the structure or logic required to shift an assembled character from the assembly address positions to the buffer storage positions and, further, without the logic required to reset the counts of the time-keeping delay circuits back to zero when a complete teletypewriter character has been accumulated in the baud storing circulating memories.
  • FIG. 2 may be regarded as comprising four main parts. The first of these parts is enclosed within the dotted line 251 and includes the teletype output data lines and also the decoding means for selecting one of the plurality of teletype lines. In the particular embodiment of the invention being described herein, assume that there are 512 teletype lines, thus requiring a decoding means capable of selecting one 512 different lines. Such decoding means include the blocks 227 and 228.
  • the second main portion of the circuit of FIG. 2 consists of the line counter shown within the dotted block 212.
  • This line counter consists of a 10-stage binary counter responsive to the output of a one megacycle clock 223.
  • the second, third, fourth, and fifth stages (block 225) of the binary counter are connected to the decoder 227 and function to select one of sixteen teletype lines.
  • Stages 6, 7, 8, 9, and 10 (block 226) of the binary counter function to control the decoder 228 and are capable of selecting one of thirty-two groups of teletype lines, each group containing sixteen lines.
  • the first stage 224 of the 10-bit line counter performs three functions. One of these functions is to provide the timing for the assembly of the characters in the five baud tiU 8 storing circulating memories. Such function is nabled, generally, by connecting the odd count output line 238 to the bit timing count decoder 213.
  • a second function of the one-bit Counter is to gate the words stored in the buffer storage addresses out to the data processor.
  • a function of the even count of the one-bit counter is to assist in the shifting of the assembled characters in the five baud storing circulating memories from the assembly storage positions into the buffer storage addresses.
  • the third main portion of the circuit of FIG. 2 is the time-keeping portion which is included within the dotted block 210 and consists essentially of eight circulating memories similar to the one discussed in connection with FIG. 1.
  • the fourth major portion of the circuit of FIG. 2 is included within dotted black 211 and consists of five circulating memories which are employed to store the five bands of a given teletypewriter character.
  • the line counter 212 Since the line counter 212 has a total count of 1024 and is driven by the one megacycle clock 212, it is apparent that said line counter will count to 1024 once each 1024 microseconds, which is exactly equal to the time required for a pulse to recirculate once around each of the circulating memories. Therefore, if a pulse is inserted into the circulating memory on a given count of the line counter it will thereafter always appear at the output of flip-flop 114 of the circulating memory 1024 microseconds later, at which time the count of the line counter will have repeated itself. In other words, any given address position of the circulating memory is defined precisely by a particular count of the line counter and at this count of the line counter such pulse will appear at the output flip-flop of the circulating memory.
  • the line counter can be caused, and is caused, to select a specific teletypewriter every other count of the line counter.
  • a teletypewriter is selected on each odd count of the line counter.
  • any given teletypewriter output line will always be selected on a unique odd count of the line counter.
  • the 512 output lines of the 512 teletypewriters can be scanned in 1024 microseconds, and the bauds on all 512 teletypewriter lines stored in separate assembly address positions of the circulating memories. As discussed above, the positions in between the assembly address positions are used for buffer storage purposes.
  • circuit means shown in FIG. 2 are outside or external to a data processor. It is only after a complete character of a number of a teletype machines (up to 512 machines) are stored in the associated buffer storage addresses that read-out of the information to the processor is done.
  • the teletype output lines are selected individually and in succession, one every two microseconds.
  • the teletypewriter #16 is represented by count 31 of the line counter and is being scanned by decoders 227 and 228, and further has just commenced transmitting a start pulse.
  • the decoders 227 and 228 will connect the output terminal of teletypewriters #16 to the bit timing count decoder 213.
  • TTY Start pulse sampling circuit means 250 designed to avoid false startings, three successive samplings of the start pulse of teletypewriter [31] 16 must occur before the time-keeping circuit 210 is energized. Such special circuit 250 to insure the accurate detection of the start pulse is shown in FIG. 3 and will be discussed later. For the time being assume that three successive samplings of the start pulse of teletypewriter do indicate the presence of a start pulse.
  • the first sampling of the start pulse of the #16 teletypewriter passes through the lead 235, and TTY start pulse sampling circuit means 250, and then into adder 214 of the time-keeping circuit. It should be noted that initially all address positions of the time-keeping circuit contain zeros.
  • the first sampling of a start pulse introduces a logic "1 into the first circulating memory of the eight time-keeping circulating memories circuit at address position 31. This logic 1, which is represented by a pulse, immediately commences to circulate through the first memory circuit and 1024 microseconds later, re-enters the adder circuit.
  • the adder circuit responds thereto to add a l thereon, thus resulting in a binary two being stored in address 31 of the time-keeping circuit.
  • the binary two is, of course, represented by a pulse in the second circulating memory of the time-keeping circuit. Such pulse circulates and when it reaches the adder circuit 1024 microseconds later, the said adder circuit responds thereto to add a "1 to the number accumulated therein, thus making a total of 3 stored in the time-keeping circuit.
  • FIG. 7 there is shown a teletype character along with certain counts of the time-keeping memory, at which counts occur the samplings of the five bauds and the stop baud of a teletypewriter character of approximately 106 milliseconds in length. It can be seen from FIG. 7 that sampling of the first baud should occur at about the 23rd count, or circulation of the time-keeping circuit; the second baud should be sampled at the 37th of the time-keeping circuit, and so on. The first count was initiated by the first sampling of the start pulse, as discussed above.
  • samplings are then processed within the computer or by some suitable comparing circuit which selects two out of three samplings, for example. For purposes of clarity, however, assume that only one sampling per baud is made.
  • the signal appearing on the teletypewriter data line 235 is sampled by the bit timing count decoder circuit 213 of FIG. 2 to determine whether a mark or a space is present on the line. It is to be noted that such sampling always must occur at the 31st address position of the circulating memories. For example, at the 23rd count a mark is being transmitted from the teletype machine. At a point in time 31 microseconds after the count 23 occurs, the #16 teletype output is sampled and the result thereof fed through lead 243 into data gates 218 of the data storage circulating memories 211.
  • the feeding of this sampling into the data storage memories is effected by gating means within count decoder 213 in response to the count of 23 appearing on the output lead 232 of the time-keeping circuit.
  • gating means not shown in FIG. 2, but see FIG. 3a, are opened (made conductive) to permit the sampling of the output lead of [teletypewriter 231] decoder 213 to be supplied to data gate 218.
  • a mark at count 23 there will be no pulse introduced into the data storage circulating memories 211 since a mark is represented by no pulse.
  • a space will be sampled on the output terminal of teletypewriter .#16, as shown in FIG. 7, and such space is represented by a pulse being supplied to data gates 218 from count decoder 213.
  • the first baud, sampled at count 23, is supplied to the first of the five circulating memories of the data storing delay lines.
  • the second baud, sampled at time 37 and comprising a space is supplied by proper gating means to the second circulating memory of the five data storage delay lines.
  • the third, fourth, and fifth bauds of FIG. 7 are supplied to the third, fourth, and fifth circulating memories of the block 211 in FIG. 2.
  • the five data bauds of the teletype character will have been stored in the circulating memories and the stop pulse sampled.
  • Suitable gating means shown in FIG. 3 respond to the count of 91 to reset the timekeeping circuit to zero. Further, since the stop pulse is a mark, the count will remain at zero until the start pulse of a subsequent character occurs. Thus, it can be seen that the timing count will synchronize automatically with the TTY start pulse of each character.
  • FIG. 3a The type circuitry required to sample the teletype bauds at the proper times, as discussed above, is shown in FIG. 3a.
  • such structure is comprised of a plurality of AND gates; an AND gate for each sampling occurrence.
  • FIG. 3a only two of such AND gates (351 and 353) are shown and other AND gates are indicated generally by their output leads 354, 355, and 356.
  • AND gates 351 which responds to a count of 23 to sample the first baud 360 of FIG. 7.
  • AND gate 351 There are 10 input leads to AND gate 351, eight of which come from the outputs of the eight time-keeping circulating memory outputs, the ninth of which receives a clock pulse, and the 10th of which is connected to the output of the teletype machine being polled.
  • AND gate 351 is constructed so that upon the coincidence of a binary count of 23 supplied to the eight input leads from the time-keeping circuit, a clock pulse, and a space sampling from the teletype machine, an output pulse will appear on output terminal 135' of AND gate 351. Such output pulse is supplied to the lead 135 of FIG. 1 and then through AND gate 100, OR gate 101, and into the first of the five data-containing circulating memories.
  • a pulse is supplied to the circulating memory only in the presence of a space. If a mark is being received from the TTY, the gate 351 will remain closed and no output pulse will appear on output lead 135.
  • AND gate 353 functions to sample baud 5 (FIG. 7) to supply an input pulse (in the case of a space) to the input of the 5th data-containing circulating memory.
  • FIG. 8 there is shown a graphic representative of the assembly address position 31 of the 13 circulating memories and the immediately following buffer storage address position 32 of said 13 circulating memories.
  • the character is first assembled in an assembly address position, such as address 31, with the five bauds stored in the five data storing circulating memories and the time-keeping function count stored in the eight timekeeping circulating memories.
  • the shifting of the five-bit character to the buffer storage is done. It will be noted that the five-bit character in position 31 is shifted in its entirety to the five data storing circulating memories of the buffer storage address 32. However, the count contained in the timekeeping section of address 31 is not shifted. Rather, such count is set back to zero in preparation for the reception of the next character from the teletypewritcr #16.
  • the start bit is stored in the sixth circulating memory, which is the first circulating memory of the 8-bit timekeeping system. Also, the stop bit, which was sampled just before the shifting of the character into the buffer stage occurred, is entered into the seventh circulating memory, as shown in FIG. 8.
  • the remaining six bits are available for supervisory function.
  • One of such remaining bits is used as a flag bit to mark the starting address position when the accumulated stored data is transferred to the processor. More specifically, when such a data transfer is initiated, the flag bit is entered in the first word which is transferred out. The assembler then monitors this bit position of the memory output. When the flag bit is detected by the monitoring circuit after a complete scanning of the circulating memories, the transmission sequence is terminated by sending an EOT (end of transmission) signal to the processor.
  • EOT end of transmission
  • FIG. 3 there is shown a logic diagram for determining the validity of a start pulse of a teletype character by requiring that the first three counts, i.e., the first three samplings, of the start pulse all indicate the presence of a space. If a mark is present during any of the first three samplings of a start pulse, the count contained in the time-keeping function will be cleared back to zero. It is to be noted that the diagram of FIG. 3 is represented by block 250 in FIG. 2.
  • FIG. 3 there are shown three AND gates 300, 301, and 302, which respectively respond to the counts of one, two, and three contained in the time-keeping delay lines.
  • the AND gate 300 contains eight input leads 309 corresponding to the eight outputs for receiving the eight outputs of the eight time-keeping delay lines.
  • the AND gate 300 will not be conductive; that is, no output will appear therefrom.
  • gates 301 and 302 will function to clear the eight delay lines of the time-keeping circuit in the event that the sampling of the TTY is a mark, either on the second or third counts stored in the time-keeping function.
  • the sampling of the TTY output should be a space for the first three counts, then all subsequent samplings of the TTY, whether space or mark, cannot operate to clear the count in the time-keeping circuit.
  • An exception is that the count of 91, when the character has been completely assembled in the delay lines, will clear the time-keeping circuits. More specifically, at the count of 91, a pulse will be supplied from count decoder 213 of FIG. 2 through lead 315 to OR gate 303 of FIG. 3, and thence to adder 214 to clear the time-keeping circuit.
  • the first three TTY start pulse samplings are supplied to the time-keeping delay lines through lead 235 of FlG. 3, which is connected to an input of AND gate 306.
  • AND gate 306 has two other inputs, one of which receives a clock pulse and the other of which is connected to the reset side of control flip-flop 324.
  • a clearing pulse from OR gate 303 functions to reset flip-flop 324 to permit conduction through AND gate 303 upon coincidence of the clock pulse and a sampling of a space from the teletype machine.
  • one of the gates 300, 301, or 302 will pass a pulse through OR gate 303 and not only clear the adder 214' but will also reset the control flip-flop 324 so as to again enable AND gate 306 when the next sampling of a 'ITY start pulse occurs.
  • FIG. 5 there is shown a set of curves illustrating the waveforms involved in circulating a pulse around the delay line.
  • FIG. 5e there is shown a number of pulses, some of which are labeled A," and some of which are labeled B.
  • the pulses labeled A represent the pulses stored and circulating in the assembly address positions of the delay line.
  • the pulses labeled 3" are those pulses which have been shifted back into the buffer storage address positions of the delay lines. At this time only those pulses marked A (which are being assembled) will be discussed. Later herein the circuit means for shifting the assembled characters back into the butter storage will be discussed and then, subsequently, the curves of FIG. 5 will again be reviewed with emphasis on the pulses shifted into the buffer storage positions.
  • the numbers 30 through 40 appear in the time intervals of FIG. 5e and represent the address positions of the particular circulating memory being discussed. It is apparent from FIG. 5 that each address position is one microsecond in length and is determined by the clock pulses of FIG. 5a, which clock pulses are generated by the clock pulse generator 223 of FIG. 2.
  • FIGS. 5b and 5c represent the odd and even count output of the one-bit counter 224 of FIG. 2 and are inverse waveforms, as can be seen from FIGS. 5b and 5c.
  • the use of the odd and even outputs of the onebit counter provides timing for assembly of the characters and also for the transferring of the characters to the buffer storage positions. Such timing is interleaved and pccurs on every other microsecond, as will be discussed ater.
  • the pulse 500 of FIG. 5e has just appeared at the output of delay line 111 of FIG. 1.
  • Such output pulse will be amplified by linear amplifier 112 and then supplied to difference am 13 plifier 113.
  • the difference amplifier 113 is driven by clock driver 118 and responds to a 1 to transition of the clock pulse to produce an output on either the lead 120 or 121 of difference amplifier 113, depending on whether the pulse 500, which represents a space, is present, or whether no pulse at all, representing a mark, is present at that time. Since the pulse 500 is present and does represent a space, the output flip-flop 114 of FIG. 1 is responsive to the output of difference amplifier 113 to assume its set condition.
  • the pedestal gate 105 is responsive to the output of flip-flop 114 and the 1" to 0 transition of the clock pulse at time t to trigger one-shot multivibrator 106.
  • the output of one-shot multivibrator 106 is represented by pulse 501 of FIG. 5g.
  • Such output pulse 501 is supplied to the delay line driver 110 of FIG. 1 and thence to the delay line 111.
  • FIG. 5d also shows output pulses of the one-shot multivibrator.
  • the waveform of FIG. 5d represents the signals that exist in a circulating memory 1024 microseconds before the waveform of FIG. 5g.
  • the output pulse 502 of FIG. 5d represents a particular output pulse of the oneshot multivibrator 106. 1023 microseconds later this particular pulse will have traveled through the delay line 111 of FIG. 1 and is represented by pulse 500 of FIG. Se.
  • the pulse 500 causes a second triggering of the one-shot multivibrator 106 which is represented by the pulse 501 of FIG. 5g.
  • the two pulses 502 and 501 of FIGS. 5d and 5g respectively, present the same bit of data in the circulating memory, but at points in time 1024 microseconds apart.
  • the function of the inhibit AND gate 131 and the AND gate 130 is to prevent the false firing of the pedestal gate 105 when the flip-flop 114 is first set. Referring to FIG. 5, it can be seen that the flip-flop 114 is first set at time t by the l to 0" transition of the clock pulse through clock driver 118. Since the pedestal gate 105 is also triggered by the 1 to 0 transition of the clock pulse and the set condition of flip-flop 114, it can be seen that false firing of the pedestal gate might occur.
  • the output of the linear amplifier 112 and the logic 0 level of the clock driver functions to produce an output signal from AND gate 130 which inhibits the gate 131 until the clock pulse assumes its 1 logic condition midway between time t and t
  • the odd count output (C0) of the one-bit counter 224 (FIG. 2) changes to its zero logic level shortly after time t it will cause the output flip-flop 114 of FIG. 1 to re-assume its reset state, in preparation for the appearance of the next pulse output from the delay line.
  • the pulses 504, 505, and 506 from delay line 111 of FIG. 1 will produce output pulses 507, 508, and 509 from the multivibrator 106 one microsecond later.
  • the B pulses 511 and 512 of FIG. 5e are, as indicated before, stored in the buffer storage positions of the circulating memories.
  • the pulse 512 in address position 38 originally was entered into address position 37 which, as shown in FIG. 5e, also contains a pulse. It is possible for both positions to contain pulses, even though the assembly position is cleared at the time a Word is transferred into the buffer storage position.
  • Another pulse can be sampled from a new TIY character and be entered into assembly address position 37. Once information is shifted back into a buffer storage position, it is circulated in much the same manner as the information in the as sembly address position.
  • FIG. 4 there is shown structure for shifting the teletype characters from the assembly address position back to the buffer storage address position.
  • the output of output fiip-fiop 114' is supplied through normally conductive AND gate 425 to the input of OR gate 101'.
  • the AND gate 422 will respond thereto to set the control flip-flop 421.
  • control flip-flop 421 functions to close (become nonconductive) AND gate 425 and to open AND gate 406 so that the output of the flip-flop [404] 114' will be supplied to the shift register 407 rather than through AND gate 425.
  • the shift register 407 functions to delay the pulse signal one microsecond and then to supply said pulse to the input of OR gate 101'.
  • the one microsecond delay introduced by the shift register 407 will move the pulse back from the assembly address position to the buffer storage position. Once the pulse has been moved into the buffer storage position, it will circulate in the normal circulating path extending from the output flip-flop 114' directly through AND gate 131', AND gate 425, and thence to the input of OR gate 101'.
  • the actual waveforms and timing necessary to effect the shifting of the data from the assembly addresses to the buffer storage positions are shown.
  • the A pulses 600, 601, and 603 are circulating and that the B pulse 602 is also circulating.
  • the A pulse 600 is in address position 31 and that the TIY character in this assembly address position has been completed and is to be shifted back to the proper storage position.
  • the count 91 in the time-keeping circuit 422 will trigger the control flip-flop 421 of FIG. 4, whose wave form is shown in FIG. 6f.
  • the control flipfiop 421 is set at time t, in FIG. 6f.
  • the setting of flipflop 421 [closes (makes conductive) AND gate 425] opens and [opens] closes AND gate 406 to prevent the circulation of the pulse 600 (FIG. 6d) through the normal circuit path, e.g. Inhibit AND gate 131' ['1 OR gate 101', etc.
  • a short interval of time later, at time t,, the output flip-flop 114' is set by the pulse 600 of FIG. 6d, as shown in FIG. 6e.
  • the output of flip-flop 114' is supplied through the then [open] closed AND gate 406 and to the first stage of the shift register 407, as indicated in FIG. 6g.
  • the control flip-flop 421 is reset so that following pulses, such as A" pulse 601, will circulate through the normal path.
  • the A pulse 600 has now been completely diverted from the normal circulating path and is stored in stage one of shift register 407.
  • the 1 to "0 transition of the clock pulse transfers the information from the first to the second stage of shift register 407; the waveform of said second stage being shown in FIG. 6h.
  • the one level logic of the second stage of the shift register is then supplied through the input of OR gate 101 to pedestal gate so that the next 1" to"0" transition of 15 the clock pulse at time t will trigger the one-shot multivibrator 106' to produce the pulse 604 of FIG. 6j.
  • the pulse 600 has now been transferred from the assembly address 31 to the following buffer storage address 32, as represented by the pulse 604 of FIG. 6i.
  • the remaining pulses 601, 602, and 603 shown in FIG. 6d were not transferred from their positions and function to trigger the one-shot multivibrator 106' of FIG. 4 in the usual manner described hereinbefore.
  • the pulses 605, 606, and 607 of FIG. 6 were triggered, respectively, by the pulses 601, 602, and 603 of FIG. 6d.
  • the shift register 407 is cleared shortly after time t at time t by a l to transition of a CE pulse so that said shift register will have no effect on one-shot multivibrator 106 until another pulse is to be shifted from the address position to the buffer storage position.
  • the means by which the start and the stop pulse indications are loaded into the buffer storage position is as follows. Referring again to FIG. 4, it will be noted that the output of shift register 407, for data positions, is connected back to the input of the delay line associated with such shift register 407. However, for the start and the stop pulses there is no delay line present in the assembly circulating memories for that purpose. Consequently, such pulses are generated at the time the buffer storage transfer is effected. This can be accomplished as shown in FIG. 4, by supplying the set output of control flip-flop 421 to the shift register circuits of the #6 and #7 delay lines of the time-keeping circulating memories via lead 430; thus introducing the pulse into such delay lines, as shown in FIG. 8, and labeled as start and stop bits.
  • FIG. 9 there is shown a means for reading the characters stored in the buffer storage stages into the data processor. More specifically, at certain times the data processor sends a read command signal to the TTY character assembler commanding that the characters stored in the buffer stages be read out to the data processor.
  • the read command is supplied via lead 913 to the set side of flip-flop 912, and may occur at any time.
  • the set output of the flip-flop 912 is connected to one of the four inputs of AND gate 910.
  • a second input to AND gate 910 is from the set output of fiip-fiop 904, which flip-flop is set by the 0" to 1 transition of the odd count (CO pulse of the one-bit counter 221 (FIG. 2) and then is subsequently reset at the "0 to "1 transition of the clock pulse supplied via lead 905.
  • the address corresponding to the assembly position will first be sent to the data processor, followei hy the data stored in the buffer storage one microsecond later. Assume, for purposes of discussion, that the reac command from the data processor occurs at time t,,, as
  • FIG. 5a A short interval of time later at time t the 0 to 1 transition of pulse CO will occur, setting flip-flop 904 of FIG. 9. Also, at time t-; a clock pulse Zero logic (CLO) will occur.
  • CLO clock pulse Zero logic
  • Such a check pulse is identified by reference character 520 of FIG. 5a, and is supplied to the input lead 911 of gate 910 of FIG. 9. The fourth input till 16 lead of gate 910 is connected to the set side of a flip-flop (such as flip-flop 902 in FIG. 9) of one of the time-keeping circulating memories.
  • Another input 915 of AND gate 914 is energized at a time t when a "0" logic level of the CE pulse of the one-bit counter 224 of FIG. 2 occurs. Also, at time t the zero logic level (CLO) of pulse 521 (FIG. 5a) of the clock pulse occurs. During this period of time the AND gate 914 will pass a pulse appearing on the set side of flipflop 903 in the data storing portion of the buffer storage positions. Such data will pass through AND gate 914 to the data processor via lead 917. It is to be understood that there are five gates such as gate 914; one for each of the five data storing circulating memories in the buffer storage positions. Thus, from the waveforms of FIG. 5, it can be seen that the data from a five data storing positions of the buffer storage positions are supplied to the data processor.
  • the fiipflop 904 In preparation for the transmission of the information in the next buffer storage position, the fiipflop 904 has been reset by the 0 to 1 transition of the clock pulse at time t,,. Such resetting of flip-flop 904 will not affect flip-flop 907 and so will not interfere with the transfer of data from the buffer storage addresses through AND gate 914.
  • the flip-flop 907 is reset by the coincidence 0" logic of the CE pulse and the 0 to 1 transition of a clock pulse through AND gate 931, which occurs at time t as shown in FIG. 5a.
  • the data stored in the data storing circulating memories, such as delay line 901 is supplied from the control fiip-fiop 903 through AND gate 914 to the data processor.
  • the means for inserting the flag bit in the circulating memory is also shown in FIG. 9. More specifically, the output of AND gate 910 functions to set flip-flop 918 at time t The setting of flip-flop 918 results in the setting of flip-flop 920.
  • AND gate 921 supplies a pulse to the pedestal gate of the [flat] flag bit circulating memory to initiate a flag bit pulse in the memory. More specifically, the flag bit pulse is generated in the pedestal gate at time t,, during the occurrence of a 1" to 0 transition of the clock pulse of FIG. 5a.
  • Flip-flop 920 is reset by the 0" to 1 transition of a CO pulse shortly after time t. to prevent any further pulses from being generated in the fiag bit circulating memory.
  • the lead 925 of FIG. 9 is connected to such set output and functions to reset the flip-flop 912, thus preparing the l'lipfiop 912 for another read command from the data processor.
  • the flag bit also resets the flip-flop 918 to prepare the circuit for the entering of another flag bit pulse into the flag bit circulating memory.
  • FIG. 10 the operation of FIG. 10 is as follows.
  • a first teletype character is supplied via five of the leads 1016 to AND gates 10004007 from the outputs of AND gates, such as AND gate 914 of FIG. 9.
  • This character is stored in five (1020-1024) of the eight flip-flop means 1020 through 1027.
  • the next character, stored in the adjacent butler storage positions of the circulating memories, is supplied via five of the leads 1017 to AND gates 10081015, and stored in five (1028-1032) of the flip-flop circuits 1028 through 1035.
  • the two characters stored in the aforementioned 10 of the 16 flip-flops 1020 to 1035 are ANDED out to the data processor via 10 of the AND gates 1040 to 1055.
  • the operation of the circuit of FIG. 10 is as follows.
  • the AND gate 1036 (FIG. 10) is prepared to become conductive by the logic level supplied to its input lead 1019 from the reset side of fiipfiop 912.
  • the flip-flop 1059 will assume its reset condition. Then, at time t the TTY character stored in address 38 (FIG. will be supplied to the input leads 1016 from AND gates, such as AND gate 914 of FIG. 9. This data will be stored in five of the flip-flops 1020 through 1027.
  • fiip-fiop 1059 is in a set condition by reason of the read command from the data processor so that the first l to 0 transition of the CE pulse will cause it to assume a reset condition, thus assuring that the first character will always be stored in five of the upper eight flip-flops 1020 through 1027 of FIG. 10.
  • read-out occurs by energizing AND gates 1040 through 1055.
  • Such read-out occurs by the coincidence of four different signals supplied to the four different input leads of AND gate 1061.
  • Such four signals include the 1 logic of the clock pulse, the 0 logic of the CE pulse, the set output from flip-flop 1059, and the set output from flip-flop 918 of FIG. 9.
  • the read-out of the flip-flops 1020 through 1035 thus will occur at time intervals t -t of FIG. 5. All the flip-flops 1020 through 1035 are then cleared by a 1" to 0" transition of the clock pulse at time t through the AND gate 1039.
  • FIG. 5h shows the signals read into the buffer flipdiop storages 1020 through 1035. More specifically, the pulses 520 through 523 represent (one bit of each) the TTY characters read into the flip-flops 1020 through 1035 of FIG. 10 at butter postions 34, 36, 38, and 40, respectively (assuming that bauds were actually stored in such buffer storage positions).
  • the pulses 524 and 525 represent the read-out of the information contained in flip-flops 1020 to 1035 of FIG. 10.
  • the pulses 526 and 527 represent the clearing of flip-flops 1020 through 1035 by l to 0" transition of the clock pulse supplied to input lead 1038 of AND gate 1039.
  • Character assembling means for assembling in parallel [from] farm encoded signals received in serial form from a plurality of character sources and comprismg:
  • a first plurality of N circulating memories each having input means, output means, and in each circulating cycle a plurality of time positions with respect to an arbitrary time reference;
  • selecting means [for connecting] the output of any given character source to the inputs of successive ones of said N circulating memories at integral multiples of the circulating time of said N circulating memories to store a single bit in each individual one of said N circulating memories at different ones of said time positions;
  • said selecting means further constructed to connect the outputs of said character sources other than said given character sources to said N circulating memories at ditferent and predetermined ones of said time positions;
  • said time-keeping means comprising a second plurality of M circulating memories each having a plurality of time positions and constructed to respond to the circulation of data in the time positions of said N circulating memories to record separately the number of circulations of each data-containing time positions of said N circulating memories [and] transferring means for transferring data from any given time position to said output means [.1-
  • said time positions of said first and second pluralities of circulating memories comprising:
  • said selecting means are constructed to connect the outputs of said character sources to the said first plurality of circulating memories at points in time to enter data into the said odd time Positions of said circulating memories;
  • said transferring means comprises shifting means for shifting a complete assembled character from said odd time position to the next adjacent even numbered time position.
  • said time positions of said first and second pluralities of circulating memories comprise:
  • said selecting means is constructed to connect the outputs of said character sources to the said first plurality of circulating memories at points in time to enter data into the said odd time positions of said circulating memories; and in which said transferring means comprises shifting means for shifting a complete assembled word from said odd time position to the next adjacent even numbered time position] 3.
  • said transferring means further comprises: gating means responsive to a command signal for gating the data contained in the even numbered time positions from the outputs of said first plurality of circulating memories to said output means; and means for supplying said command signal to said gating means.
  • Character assembling means in accordance with claim 4 comprising:
  • start pulse verifying means for verifying the existence of an initial bit in a [word] character being supplied to said character assembler means from one of said character sources; said start pulse verifying means comprising gating means responsive to a no-bit sampling over a preselected number of samplings of said initial bit to produce an output signal indicating the absence of an initial bit.
  • said time-keeping means is responsive to the initial bit of a word from any of said character sources to initiate the circulation of a pulse in the corresponding time position of said second plurality of circulating memories; adder means responsive to each circulation of a pulse in the said corresponding time position of one of. said second plurality of circulating memories to add a count of 1" to the total count contained in said corresponding time positions of said second plurality of time positions, thereby keeping a record of the total number of circulations of a pulse in said corresponding time position measured from the initial bit of the word being transmitted to said character assembler] [8. Character assembling means in accordance with claim! comprising:
  • time-keeping count decoder means responsive to the count contained in each time position of said second plurality of circulating memories to sample at preselected times successive bits of words being transmitted to said character assembler, and injecting means for injecting said samplings into preselected ones of said first plurality of circulating memories at time positions each of which bears a constant cyclical relation with the sampling time of a given character source]
  • said time positions of said first and second pluralities of circulating memories comprise:
  • said selecting means is constructed to connect the outputs of said character sources to the said first plurality of circulating memories at points in time to enter data into the said odd time positions of said circulating memories;
  • said transferring means comprises shifting means for shifting a complete assembled [word] character from said odd time position to the next adjacent even numbered time position.
  • diverting means for diverting selected data bits from the said first plurality of circulating memories and into said pulse delaying means
  • reinsertion means for reinserting the data bit pulses passing through said pulse delaying means back into said first plurality of circulating memories and into the even time positions thereof following the odd time positions from which said data hits were diverted.
  • said transferring means further comprises:
  • gating means responsive to a command signal for gating the data contained in the even numbered time positions from the outputs of said first plurality of circulating memories to said output means;
  • Character assembling means in accordance with claim 11 comprising:
  • start pulse verifying means for verifying the existence of an initial bit in a [word] character being supplied to said character assembler from one of said character sources;
  • said start pulse verifying means comprising gating means responsive to a no-bit sampling over a preselected number of samplings of said initial bit to produce an output signal indicating the absence of an initial bit.
  • Character assembling means for assembling in parallel form encoded signals received in serial form from a plurality of character sources and comprising:
  • N is at least equal to the number of bits to be assembled in parallel form
  • selecting means [for connecting] comprising tfnzekeeping means and constructed to connect the output of any given character source to the inputs of successive ones of said first plurality of circulating memories at integral multiples of the circulating time of said circulating memories to store a single bit in each of individual ones of said N circulating memories at one of said even time positions;
  • [said selecting means further constructed to connect the outputs of said character sources other than said

Description

Nov. 24, 1970 R. J. HIRVELA Re. 26,984
STORAGE MEANS FOR RECEIVING, ASSEMBLING AND DISTRIBUTING TELETYPE CHARACTERS Original Filed Feb. 24. 1965 10 Sheets-Sheet S A L w E r V r. m H R w C J m o m? a m FE m 6% R @5150 To U E052 ozxmwx V690 vwn m2; 205 .w% 9m m H #22 FE 9n H $350 503 i E05: 025%; 7 m2; m :9: Sm 3w Sn Em A J 6 .0 :58 h E; FE wbjnomawm H mun H o @5950 Nov. 24, 1970 R. J. HIRVELA STORAGE MEANS FOR RECEIVING. ASSEMBLING AND DISTRIBUTING TELETYPE CHARACTERS 10 Sheets-Sheet 4 Original Filed Feb. 24, 1965 t 3 E052 025 586 0 2 to 538 IKE 6 5%: 3 23950 km E052 025M952; bwsw iw mwi Q m a man mun E052 025 586 5m, MEG 0%; 6 5%: 9 l m fi $16 9 n mmwfi w i m i m F P Q CF 6 E05: @2558? mm to S58 5% 6 5%: E 0 wmmflgm 025M952; En w :05 sun lNVliN'l UR.
ROBERT J HIRVELA Wzz f a M/ yQ/"KL .arromvsvs Nov. 24, 1970 I EL Re. 26,984
R. STORAGE MEANS FOR RECEIVING. ASSEMBLING AND DISTRIBUTING TELETYPE CHARACTERS Original Filed Feb. 24. 1965 10 Sheets-Sheet &
IOO MlLLOSECONDS l TTY MARK SPACE MARK I'MARK j CHARACTER sTART 2 T: l 4 5 STIOP I g 5360 I i l i I f l l I I T i l i I I l l l l TIMEKEEPING H H n H H H H COUNT CIRCULATING MSMSE I 1 1 1 1 I I I I I I I 8 BIT TIMING CHARACTER CHA AcTER AS335??? BL COUNT AREA ASSEMBLY AREA (TIME KEEPING FUNCTION) we?!) 5 BIT I E T BUFFER ASSEMBLED STORAGE a gg'zg'f Q 8 e g gfifi CHARACTER T T T .V/J l f ROBERT J. HIRVELA BY A AT TORNE YS Nov. 24, 1970 R. J. HIRVELA 26,984
STORAGE MEANS FOR RECEIVING, ASSEMBLING AND DISTRIBUTING TELETYPE CHARACTERS Original Filed Feb. 24, 1965 10 Sheets-Sheet I:
REPRESENTATIVE OF TIMEKEEPING u cIRcuLATING MEMORIES TO GATE I I LINEAR SHIFT I DELAY LINE AMPUF'ER DETECTOR R REGISTER I L a J TO CONTROL FLIPFLOP 2 FT I$ET E SETITT\TTVE Y)? 51515 T T T T T T T TTTTT T STORING cIRcuLATING MEMORIES To M.
L L -I TO CONTROL FLIP FLOP (O-II 90 CI u u FROM *2 DATA TO DATA cIf R OTHER 5 5 PRocEssOR CM 907 ,1 9/7 TK CO 5 r CIRCUITS 930 9/5 CE /6 CLO R ADOREss To fix 'DATA PRocEssoR 91/ CLO TO AND o AND GATE 106i GATE I036 92 0F FIG IO To REsET OUTPUT INITIATE FLIP FLOP OF FLAG BIT PULSE FLAG BIT CM 9/2 (TERMINATES 924 S R FLAG BIT PULSESI FLAG BIT REAO 925 COMMAND FROM DATA PROcEssOR I I M,
FIG 9 ROBERT J H/Rl/ELA ATTORNEYS .Nov. 24, 1970 R. J. HIRVELA 26,934
STORAGE MEANS FOR RECEIVING, ASSEMBLING AND DISTRIBUTING TELETYPE CHARACTERS Original Filed Feb. 24, 1965 10 Sheets-Sheet 1O 00 l 1 2 1041 1002 [022 P 1003 I FROM 55% 1004 CIRCULATING 024 MEMORIES /044 1005 j /0/6 /025 I045 I006 026 PM /007 }v 027 1047 1059;
TO DATA READ 1028 cgvm rxg K [048 PROCESSOR PROCESSOR 1009 j 1049 v 1010 [0J0 $7050 FROM 1011 DATA 1051 {q STORING I CIRCULATING 1012 I MEMORIES /0J2 052 10:3 1053 1014 j E 1054 /0/5 F J5 1055 CE l CE("O"LOGIC) FROM SET FROM SET 510E OUTPUT OF? 1035 Cl OF F/F 918 FIG 9 F/F 9|2 FIG 9 0 9 I I W WW CE FIG '0 0.10am ROBERT .1. HIRVELA ATTORNEYS United States Patent Oflice Re. 26,984 Reissued Nov. 24, 1970 26,984 STORAGE MEANS FOR RECEIVING, ASSEMBLING AND DISTRIBUTING TELETYPE CHARACTERS Robert J. Hirvela, Cedar Rapids, Iowa, assignor to Collins Radio Company, Cedar Rapids, Iowa, a corporation of Iowa Original No. 3,350,697, dated Oct. 31, 1967, Ser. No. 434,964, Feb. 24, 1965. Application for reissue Oct. 7, 1968, Ser. No. 803,137
Int. Cl. Gllc 9/00 US. Cl. 340-1725 23 Claims Matter enclosed in heavy brackets appears in the original patent but forms no part of this reissue specification; matter printed in italics indicates the additions made by reissue.
ABSTRACT OF THE DISCLOSURE [This structure functions to receive relatively slow serial type data, as from a T'l'Y machine, transform such serial information into bit parallel characters and then supply the bit parallel characters to a data processor at high speed. The structure also functions in reverse to receive bit parallel characters from the data processor at high speed, transform them to serial data form, and then distribute the serial data at slow speeds to TTY machines. The structure utilizes circulating memories which can be selectively accessed] This structure receives, in sequential order, the relatively slow serial type data from a bank of teletypewriters, transforms such serial information into bit parallel characters, and then supplies the bit parallel characters to a data processor at high speed. The slow speed serial data is supplied to, and assembled in, unique and identifiable time positions in a group of circulating memories under control of suitable time-keeping means. Periodically the stored characters are transmitted in parallel and at high speed to a data processor.
This invention relates generally to means for storing and assembling information and, more particularly, it relates to a circulating memory means for receiving and storing information received serially from each of a plurality of sources, such as teletypewriters, with the serial information received from each individual teletypewriter source being stored in a parallel form, and subsequently transferred to a data processor, for example, for switching and processing purposes.
In current data processing systems, particularly those data processing systems used as switching systems, it is often necessary to receive characters from the battery of teletypewriters. For example, in the airline industry, a central data processing or switching system is employed to receive and process information from teletypewriters positioned at various airline terminals throughout the country.
Up to the present time, the transferring of the information from the teletypewriter to the data processor has been ellected primarily by periodically scanning the lines leading into the data processor from each teletypewriter. Such a method involves the scanning of each baud period of each teletypewriter at least three times in order to make certain that all bands from all teletypewriters are received by the data processor and are received accurately. With a large battery of teletypewriters the percentage of operating time that a data processor must use in just scanning the teletypewriters can amount to a very substantial portion of the total computer operating time. For example, assume that a particular data processor has a maximum capacity of 512 teletypewriters. Assume, further, that it is necessary to scan each baud three times in order to insure accuracy. Assume, still further, that it requires microseconds to store the results of a single scan of a single baud in the main memory of the data processor. Consequently, to scan each baud of the 512 teletypewriter outputs three times, requires a total of approximately 76 milliseconds (5l2 3 5:7.5 milliseconds). Since a baud length on the average is about 13 milliseconds, the foregoing means that approximately 60% of the computer time is employed in scanning the 512 teletypewriters. The 60% figure does not include the amount of computer time required to compare the various scans in order to insure that the criteria of accuracy has been met with respect to individual bauds.
A primary object of the present invention is to provide a means for supplying teletypewriter characters from a battery of teletypewriters to a data processor, sometimes herein referred to as a switching center, in from 2 to 3 percent of the time required by the prior art method dis: cussed above.
A further object of the invention is to provide a much faster means of supplying TTY characters to a data processor and with substantially greater reliability than has been available heretofore.
A third aim of the invention is to provide a means for supplying teletypewriter characters from a battery of teletypewriters to a switching center in parallel form rather than in the series form used in prior methods.
A fourth purpose of the invention is to provide a means for storing the characters from each of a battery of teletypewriters and then supplying each of said stored characters to a data processing switching center in parallel form, and in rapid succession, so that only 1 or 2 percent of the computer time is necessary for a peak load of teletypewriter characters.
A further object of the invention is to provide a means for sampling, detecting, and storing the serially transmitted characters from each of a plurality of teletypewriters in parallel form and then supplying said parallel stored characters to a data processor in the parallel form and in rapid succession with a high order of accuracy and reliability.
In accordance with the invention, a plurality of circulating memories are provided. Five of such circulating memories are provided to hold the five bands of each teletype character, and eight additional Circulating memories are provided to implement the time-keeping function which is necessary for sampling the bands stored therein at the proper time for transmission to the data processor.
The five data storing circulating memories are designed to receive a baud from a teletypewriter and to repetitively circulate the baud completely around such circulating memory in a certain predetermined time interval, which in the present embodiment of the invention, is 1024 microseconds. Thus, in each of the five data holding circulating memories, a baud from each of the 512 different teletypewriters can be stored and circulated two microseconds apart.
The eight time-keeping circulating memories store a plurality of counts, one such count being provided for each of the S 12 baud positions in the circulating memory. The count for each baud position is initiated at the time the start pulse of a given teletypewriter is detected, and a "l". is added to the count each time the particular baud position makes a complete circulation around the circulating memories.
There is further provided a second counting means which is capable of counting to 1024 and is driven by a one megacycle clock. Such counting means functions both as an address for each band position of the data holding circulating memories, and also has a means for selecting a particular teletypewritcr corresponding to a particular count or address. More specifically, the counting means can be a binary counter having a capacity of 2 which functions to connect the outputs of the teletypewriters one-by-one in succession to the circulating memories every other count, i.e.. every two microseconds. The particular count of the binary counter, when the selection of any given teletypewriter occurs, will be the address of that given teletypewriter and will also be the address of the baud stored in the five data holding circulating memories from that given teletypewriter.
Since the data holding circulating memories and the binary counter have exactly the same cycling time, the baud stored in the circulating memory will travel exactly one complete circulation therein when the binary counter has counted completely around to the address of the said given teletypewriter.
Further, since the time interval of bands from a given teletypewriter is, on the average, a little more than 13 milliseconds, and since the cycling time at the binary counter is 1.024 milliseconds, 13 or more cyclings of H the binary counter is required before the next baud of a given teletypewriter can be sampled and stored in the second data circulating memory.
Once the start pulse of a character from any given teletypewriter has been detected, the count in the eight time-keeping circulating memories is initiated and from that point in time, the number of cyclings of the circulating memory is recorded. It is to be noted specifically that the number of cyclings of the data circulating mem- Ories for each baud position is recorded separately in the time-keeping circulating memories. After the start pulse has initiated the time-keeping counting, eighteen cyclings are permitted before the sampling of the first band is done. More specifically, at the eighteenth cycling a gating means responds thereto to initiate a sampling of the second baud of said given teletypewriter. The gating means is activated by the count of eighteen in the time-keeping mechanism at precisely the same instant in time that the binary counter will have selected said given teletypcwriter and supplied its output to the input of the first data holding circulating memory.
In a similar manner, the second, third, fourth, and fifth bands of said given teletypewriter are sampled at the proper times in accordance with the time-keeping circulating memories and the samplings entered into the second, third, fourth, and fifth data holding circulating memories of the system.
At the same time the said given teletypewriter is entering its character into a particular word address in the circulating memories, the characters from other teletypewriters are also being stored in the five data circulating memories, but at different times (baud positions) in the 1024 microsecond cycling period of the circulating memory. The storing of characters from the different teletypewriters is completely independent of each other, except that all the storing is done on one of the counts of the binary counter. More specifically, as will be seen later, all storing is done either on even counts or on odd counts. If the storing is done on odd counts, 2. buffer storage operation, to be discussed later, is performed on the even counts.
After the five information bauds are stored from a given teletypewriter, the stop pulse of the character is sampled and stored, and initiates a logic signal whereby the now complete teletypewriter character is set back one microsecond on the data circulating memories into what is herein referred to as the buffer storage.
When a read command from the data processor occurs, the completed words stored in the buffer storage are read out of said buffer storage and into the data processor, at a rate of one character every two microseconds.
In accordance with a feature of the invention, the teletypewriter characters are assembled on the odd count of the binary counter and then shifted into the buffer storage positions on the even counts of the binary counter.
Cir
It is to be noted that a word is completely assembled in the circulating memories before it is shifted to its buffer storage position. Upon shifting of the character to the buffer storage position the assembly character position can be completely cleared of its stored character and the assembly of a new character, from the same given teletypewriter, initiated.
In accordance with another feature of the invention, the sampling and the assembly, in parallel form, of an entire group of teletypewriter characters, from different teletypcwriters, is accomplished before any communication with the data processor is made. Then, upon a proper read command from the data processor the assembled teletypewriter characters are read directly into the data processor in parallel and at the rate of one character every two microseconds.
In accordance with a third feature of the invention, two teletypewriter characters in adjacent buffer storage positions in the five data holding circulating memories can be further assembled into a single lO-baud character and the 10-baud character transferred directly to the data processor. With this latter arrangement the transfer rate to the data processor is one character every four microseconds.
The above-mentioned and other objects and features of the invention will be more fully understood when read from the following detailed description thereof when read in conjunction with the drawings in which:
FIG. 1 is a block diagram of a circulating memory delay line;
FIG. 2 shows a general block diagram of the invention;
FIG. 3 is a logic diagram showing how the timekeeping count for any address position in the circulating memory is initiated;
FIG. 3a is a logic diagram for sampling teletype signals at the proper times;
FIG. 4 is a logic diagram illustrating how a word assembled in an assembly position of the circulating memories is shifted back one microsecond to a butter storage position in the circulating memory delay lines;
FIG. 5 is a set of waveforms showing the flow of data pulses, both in the assembly positions and in the buffer storage positions, around the circulating memory delay line circuit; and also shows the timing pulses required to synchronize such circulating pulses and to shift said circulating pulses from the assembly positions to the buffer storage positions;
FIG. 6 is a set of waveforms employed in the actual shifting of the assembled teletype characters from the assembly position to the immediately following buffer storage position, which position is one microsecond behind the assembly position;
FIG. 7 is a set of two waveforms showing the counts of the time-keeping function at which samplings of the teletype bands can be made;
FIG. 8 is a block representation of the bits of a character and its corresponding time-keeping counter in an assembly position and in the associated buffer storage position:
FIG. 9 shows a logic diagram for reading characters from the buffer storage positions to the data processor; and
FIG. 10 is a logic diagram showing how information or teletype characters stored in the buffer storage positions are read therefrom and into a second buffer storage so that two characters are assembled in parallel before transfer to a data processor.
As discussed in the introduction of this specification, the general principle of this invention involves the use of a plurality of circulating memory delay lines; five of which are used to hold the data from remote teletype transmitters and eight of which are employed as a time-keeping means to indicate when a teletypc character is initiated, or is first received, and when sampling of the subsequent bands thereof should be made, and further determines when the complete tclctype character has been received and stored in the five baud storing circulating memories. A binary counter is also supplied which selectively and successively connects the outputs of the various teletypewn'ters to the inputs of the five baud storing circulating memories and in so doing provides an address for the stored bands, which address corresponds to the particular count at which a particular teletypewriter is selected for transfer of data to the circulating memories.
In describing the invention and the operation thereof, the following general format will be employed:
(a) The circulating memory delay lines will first be discussed generally in conjunction with FIG. 1 and the curves of FIG. 5 to provide a background of circulating memories as employed in the invention.
(b) A general discussion of the invention including the line counter and the time-keeping system will be set forth. The line counter, otherwise known as the binary counter, establishes the addresses by which a particular baud stored in the circulating memories is identified and by which the corresponding teletypewriter is selected. The time-keeping system for the delay lines functions to aid in sampling the incoming bands of the teletypewriters at the proper times.
(c) The circuit for verifying the start of a TTY word will next be discussed.
(d) The delay line character assembly will then be de scribed with particular emphasis on the use of the line counter to correlate proper assembly position of the five baud storing circulating memories with the particular tele typewriter which at the moment is being polled.
(e) The buffer storage function of the invention will next be discussed in some detail with emphasis on the transferring of a completed teletype character from an assembly character position in the circulating memories to a buffer storage position of the circulating memories.
(f) Finally, the circuit means for transferring data from the assembler to a data processor will be described.
In accordance with the foregoing approach, the specification is divided into the following sections:
1.Circulating Memory Delay Line (FIGS. 1 and 5) lI.General Discussion of Invention (FIGS. 2, 7, and 8) III. Circuit for Verifying Start of TTY Word (FIG. 3)
IV.Circulation and Addressing of Words (FIGS. 5
and l) V.--Circuit for Shifting Into Buffer Storage (FIGS. 4
and 6) VI.Reading Words Into Data Processor (FIGS. 9 and 5) VII.C-ombining Two TTY Words Before Transmission To Data Processor (FIG. 10)
I.CIRCULATING MEMORY DELAY LINE (FIG. 1)
Referring now to FIG. 1, there is shown a block diagram of a single circulating memory delay line. Data is entered into an input TTY of AND gate 100. The other input 125 of AND gate 100 has a pulse CE supplied thereto which forms the output pulse supplied to OR gate 101, as will be discussed in more detail later. The data input pulses pass through common OR gate 101 into an inverter circuit (NAND gate 102). From the output of NAND gate 102, the input pulses are supplied to pedestal gate 105, which also has a one-magacycle clock pulse input supplied to a second input 104 thereof. Coincidence of an input on lead 109 and a l to 0 transition of a clock pulse on input 104 will create an output from pedestal gate 105. A pedestal gate is defined herein as a gate which will produce a relative sharp pulse output in response to a voltage transition, as from a low level to a high level voltage on one of its input leads, and a predetermined voltage level on its other input lead. (See FIGS. 5a and 5gto be discussed later.) Such output signal will trigger one-shot multivibrator 106, the output of which is supplied to line driver 110. From the output of line driver 110 a signal is supplied to delay line 111 which, in the preferred embodiment of the invention described herein, has a delay of 1023 microseconds. It is to be noted that a pulse represents a logic 1 and that the absence of a pulse represents a logic 0.
Due to the attenuation of the delayed line, which can be of the order of 50 decibels, the output thereof is supplied to linear amplifier 112. From the amplifier 112 the delay line output is supplied to detector 113 which, in essence, is a difference amplifier. Depending on the presence or absence of a pulse from linear amplifier 112 and upon the occurrence of a clock pulse from clock driver 118. an output pulse will appear on either output lead 120 or output lead 121 of dilference amplifier 113.
An output flip-flop circuit 114 is responsive to the voltage levels of output leads 120 and 121 of difference amplifier 113 to assume one of its two stable states. More specifically, in the presence of a pulse from the linear amplifier 112 and a high level pulse (a zero in the waveform of FIG. 5a) from the clock driver 118, the output flip-flop 114 will be caused to be set by the output from difference amplifier 113. Thus, the output lead 122 of flipfiop 114 will function to impress an enabling signal on input lead 109 of pedestal gate 105, through inhibit AND gate 131, OR gate 101. and NAND circuit 102. When the next following 1" to 0" transition of the one meg.- cycle clock pulse occurs, the output of pedestal gate will trigger one-shot multivibrator 106 to supply a pulse to line driver to carry on the recirculation of the hit. As will be discussed in detail later, the inhibit AND gate 131 and AND gate function to prevent false firing of the pedestal gate 105 when the flip-flop 114 is set.
It should be noted that the time involved in passing the pulse through the output flip-flop circuit 114 is one microsecond. Such one microsecond, when added to the 1023 microseconds required for a pulse to pass through the delay line 111, results in a total delay in the circulating memory of 1024 microseconds (2 microseconds).
There are two principal purposes for employing output flip-flop circuit 114. One of these purposes is to provide a place in the circulating memory where the information is stored for a definite period of time, more specifically, approximately one microsecond, and from which storage place output signals can be taken. The second primary purpose for output flip-flop circuit 114 is to re-establish proper timing of the circulating pulses once each time a pulse completes a circulation through the delay line memory. The resynchronization or retiming of the circulating pulses also involves circuitry other than the flip-flop 114. More specifically, such resynchronization also involves pedestal gate 105, and the one-shot multivibrator 106, as will be discussed later in connection with the waveforms of FIG. 5.
Since some circuit means, such as flip-flop 114, is employed to provide a storage place from which the circulating data can be taken, and independent timing means is needed to restart the circulating pulse stored in the flipfiop 114. Such independent timing pulse is supplied by the l to 0 transition of the one megacycle clock, the output of which is supplied to input lead 104 of the pedestal gate circuit 105.
Some means are required to reset flip-flop 114 each clock pulse period in which a pulse is not received from the circulating delay line 111 in order to indicate the absence of such a pulse. Such resetting means is accomplished by the output of OR gate 250 which [has] as its input 1 to 0 transitions of the CO and CE pulses, as shown in FIGS. 5b and 5c. When a pulse is received from delay line 111, as pulse 500 of the waveform of FIG. 5e, for example, flip-flop 114 of FIG. 1 will be set as shown in FIG. if at time t, [t,,], since flip-flop 114 is designed to be controlled by a pulse such as pulse 500 when present. In the absence of a pulse such as pulse 500 from delay line 111, as accurs at time t for example in FIG. 5e, the flipflop 114 will be reset as shown in FIG. 5f shortly after time t by the l to 0 transition of the CO pulse in FIG.
So at time t In a similar manner the output of OR gate 450 of FIG. 4 functions to reset flip-flop 114.
As was indicated briefly hereinbefore, input pulses from teletypewriters are supplied to the circulating memory delay lines every other microsecond. For discussion purposes, assume that the entry of the samplings of the teletypewriter bauds into the circulating memories occurs on the odd counts of the line counter. The input lead 125 of the AND gate 100 is connected to the odd count output of the one bit counter of the line counter and so will cause the AND gate 100 to become conductive (open) during each odd count of the line counter. Thus, once a pulse is entered into the circulating memory of an odd count from a teletypewriter, the AND gate 100 will always thereafter be opened at the proper time to recirculate such pulse therethrough.
However, it is not only necessary to recirculate bits stored in the assembly storage positions (the odd positions) but it is also necessary to recirculate bits that have been shifted into the buffer storage positions. The bits circulating in the buifer storage positions were first shifted into a buffer storage position by means of the shift register 116, which functions to delay a bit for one microsecond, and then to supply it to the circulating system via lead 117 and OR gate 101. Once in the circulating system, the bits in the buffer storage positions will be circulated in much the same manner as those bits in the assembly storage positions, although with minor differences which will be discussed later. Generally, it can be said at this time that the pulses circulating in the assembly address positions are regenerated exclusively on the odd counts of the line counter. The regeneration of the pulses or hands recirculating in the buffer storage positions are regenerated exclusively on the even counts of the line counter.
The function of the NAND gate 102, basically, is that i of an inverter, but it further functions as a gate. If desired, pulses which would otherwise be supplied to the pedestal gate can be cleared from the circulating memory by applying a clear pulse at the appropriate time to the input lead 103 and the NAND gate 102. More will be said of the purpose of such clearing function later herein.
II.-GENERAL DISCUSSION OF INVENTION (FIGS. 2, 7 AND 8) Referring now to FIG. 2, there is shown a block diagram of the invention but without the structure or logic required to shift an assembled character from the assembly address positions to the buffer storage positions and, further, without the logic required to reset the counts of the time-keeping delay circuits back to zero when a complete teletypewriter character has been accumulated in the baud storing circulating memories.
FIG. 2 may be regarded as comprising four main parts. The first of these parts is enclosed within the dotted line 251 and includes the teletype output data lines and also the decoding means for selecting one of the plurality of teletype lines. In the particular embodiment of the invention being described herein, assume that there are 512 teletype lines, thus requiring a decoding means capable of selecting one 512 different lines. Such decoding means include the blocks 227 and 228.
The second main portion of the circuit of FIG. 2 consists of the line counter shown within the dotted block 212. This line counter consists of a 10-stage binary counter responsive to the output of a one megacycle clock 223. As can be seen from FIG. 2, the second, third, fourth, and fifth stages (block 225) of the binary counter are connected to the decoder 227 and function to select one of sixteen teletype lines. Stages 6, 7, 8, 9, and 10 (block 226) of the binary counter function to control the decoder 228 and are capable of selecting one of thirty-two groups of teletype lines, each group containing sixteen lines.
The first stage 224 of the 10-bit line counter performs three functions. One of these functions is to provide the timing for the assembly of the characters in the five baud tiU 8 storing circulating memories. Such function is nabled, generally, by connecting the odd count output line 238 to the bit timing count decoder 213.
A second function of the one-bit Counter is to gate the words stored in the buffer storage addresses out to the data processor.
A function of the even count of the one-bit counter is to assist in the shifting of the assembled characters in the five baud storing circulating memories from the assembly storage positions into the buffer storage addresses.
The third main portion of the circuit of FIG. 2 is the time-keeping portion which is included within the dotted block 210 and consists essentially of eight circulating memories similar to the one discussed in connection with FIG. 1.
The fourth major portion of the circuit of FIG. 2 is included within dotted black 211 and consists of five circulating memories which are employed to store the five bands of a given teletypewriter character.
Since the line counter 212 has a total count of 1024 and is driven by the one megacycle clock 212, it is apparent that said line counter will count to 1024 once each 1024 microseconds, which is exactly equal to the time required for a pulse to recirculate once around each of the circulating memories. Therefore, if a pulse is inserted into the circulating memory on a given count of the line counter it will thereafter always appear at the output of flip-flop 114 of the circulating memory 1024 microseconds later, at which time the count of the line counter will have repeated itself. In other words, any given address position of the circulating memory is defined precisely by a particular count of the line counter and at this count of the line counter such pulse will appear at the output flip-flop of the circulating memory.
Furthermore, since there are only 512 teletypewriters, the line counter can be caused, and is caused, to select a specific teletypewriter every other count of the line counter. In the particular structure of FIG. 2 a teletypewriter is selected on each odd count of the line counter. Thus, any given teletypewriter output line will always be selected on a unique odd count of the line counter.
Thus, the 512 output lines of the 512 teletypewriters can be scanned in 1024 microseconds, and the bauds on all 512 teletypewriter lines stored in separate assembly address positions of the circulating memories. As discussed above, the positions in between the assembly address positions are used for buffer storage purposes.
It is to be understood that all the circuit means shown in FIG. 2 are outside or external to a data processor. It is only after a complete character of a number of a teletype machines (up to 512 machines) are stored in the associated buffer storage addresses that read-out of the information to the processor is done.
In the actual assembly of data in the data storing circulating memories of block 211, the teletype output lines are selected individually and in succession, one every two microseconds. Assume, for example, that the teletypewriter #16 is represented by count 31 of the line counter and is being scanned by decoders 227 and 228, and further has just commenced transmitting a start pulse. The decoders 227 and 228 will connect the output terminal of teletypewriters #16 to the bit timing count decoder 213.
By a special TTY Start pulse sampling circuit means 250 designed to avoid false startings, three successive samplings of the start pulse of teletypewriter [31] 16 must occur before the time-keeping circuit 210 is energized. Such special circuit 250 to insure the accurate detection of the start pulse is shown in FIG. 3 and will be discussed later. For the time being assume that three successive samplings of the start pulse of teletypewriter do indicate the presence of a start pulse.
The first sampling of the start pulse of the #16 teletypewriter passes through the lead 235, and TTY start pulse sampling circuit means 250, and then into adder 214 of the time-keeping circuit. It should be noted that initially all address positions of the time-keeping circuit contain zeros. The first sampling of a start pulse introduces a logic "1 into the first circulating memory of the eight time-keeping circulating memories circuit at address position 31. This logic 1, which is represented by a pulse, immediately commences to circulate through the first memory circuit and 1024 microseconds later, re-enters the adder circuit. The adder circuit responds thereto to add a l thereon, thus resulting in a binary two being stored in address 31 of the time-keeping circuit. The binary two is, of course, represented by a pulse in the second circulating memory of the time-keeping circuit. Such pulse circulates and when it reaches the adder circuit 1024 microseconds later, the said adder circuit responds thereto to add a "1 to the number accumulated therein, thus making a total of 3 stored in the time-keeping circuit.
During these two cyclings of the time-keeping circuit the #16 teletype output line has been sampled again twice. If these samplings each indicate the presence of a start pulse from teletype #16, it is assumed that the start pulse is valid.
Since teletype characters have a rather long time duration compared to the circulating time of the circulating memories, several circulations of the delay lines are required before the first baud from a teletype machine is sampled. In FIG. 7 there is shown a teletype character along with certain counts of the time-keeping memory, at which counts occur the samplings of the five bauds and the stop baud of a teletypewriter character of approximately 106 milliseconds in length. It can be seen from FIG. 7 that sampling of the first baud should occur at about the 23rd count, or circulation of the time-keeping circuit; the second baud should be sampled at the 37th of the time-keeping circuit, and so on. The first count was initiated by the first sampling of the start pulse, as discussed above.
It is to be noted that although only one sampling for each baud is shown in FIG. 7, in actual practice two or more samplings of each baud are made to insure accuracy. The samplings are then processed within the computer or by some suitable comparing circuit which selects two out of three samplings, for example. For purposes of clarity, however, assume that only one sampling per baud is made.
Thus, at the 23rd count, 37th count, 51st count, 65th count, 79th count, and 91st count of the time-keeping circuits, the signal appearing on the teletypewriter data line 235 is sampled by the bit timing count decoder circuit 213 of FIG. 2 to determine whether a mark or a space is present on the line. It is to be noted that such sampling always must occur at the 31st address position of the circulating memories. For example, at the 23rd count a mark is being transmitted from the teletype machine. At a point in time 31 microseconds after the count 23 occurs, the #16 teletype output is sampled and the result thereof fed through lead 243 into data gates 218 of the data storage circulating memories 211. More specifically, the feeding of this sampling into the data storage memories is effected by gating means within count decoder 213 in response to the count of 23 appearing on the output lead 232 of the time-keeping circuit. At such time, gating means not shown in FIG. 2, but see FIG. 3a, are opened (made conductive) to permit the sampling of the output lead of [teletypewriter 231] decoder 213 to be supplied to data gate 218. In the case of a mark at count 23 there will be no pulse introduced into the data storage circulating memories 211 since a mark is represented by no pulse. However, at the count 37 of the time-keeping circuit a space will be sampled on the output terminal of teletypewriter .#16, as shown in FIG. 7, and such space is represented by a pulse being supplied to data gates 218 from count decoder 213.
The first baud, sampled at count 23, is supplied to the first of the five circulating memories of the data storing delay lines. The second baud, sampled at time 37 and comprising a space, is supplied by proper gating means to the second circulating memory of the five data storage delay lines. In a similar manner the third, fourth, and fifth bauds of FIG. 7 are supplied to the third, fourth, and fifth circulating memories of the block 211 in FIG. 2.
At the count of 91, the five data bauds of the teletype character will have been stored in the circulating memories and the stop pulse sampled. Suitable gating means shown in FIG. 3 respond to the count of 91 to reset the timekeeping circuit to zero. Further, since the stop pulse is a mark, the count will remain at zero until the start pulse of a subsequent character occurs. Thus, it can be seen that the timing count will synchronize automatically with the TTY start pulse of each character.
The type circuitry required to sample the teletype bauds at the proper times, as discussed above, is shown in FIG. 3a. Generally speaking, such structure is comprised of a plurality of AND gates; an AND gate for each sampling occurrence. In FIG. 3a, only two of such AND gates (351 and 353) are shown and other AND gates are indicated generally by their output leads 354, 355, and 356.
As a specific illustration of the operation of AND gates, consider AND gates 351 which responds to a count of 23 to sample the first baud 360 of FIG. 7. There are 10 input leads to AND gate 351, eight of which come from the outputs of the eight time-keeping circulating memory outputs, the ninth of which receives a clock pulse, and the 10th of which is connected to the output of the teletype machine being polled.
AND gate 351 is constructed so that upon the coincidence of a binary count of 23 supplied to the eight input leads from the time-keeping circuit, a clock pulse, and a space sampling from the teletype machine, an output pulse will appear on output terminal 135' of AND gate 351. Such output pulse is supplied to the lead 135 of FIG. 1 and then through AND gate 100, OR gate 101, and into the first of the five data-containing circulating memories.
It should be noted that a pulse is supplied to the circulating memory only in the presence of a space. If a mark is being received from the TTY, the gate 351 will remain closed and no output pulse will appear on output lead 135.
In a similar manner bands 2, 3, 4, and 5 are sampled. AND gate 353 (FIG. [7] 3a) functions to sample baud 5 (FIG. 7) to supply an input pulse (in the case of a space) to the input of the 5th data-containing circulating memory.
At this point in the operation of the circuit (count 91 in FIG. 7), a complete character for the #16 teletype has been stored in the assembly address position 31 of the data storing delay lines 211. It is to be understood that characters from the other 511 teletype machines could have been stored in other address positions of the circulating memories during the same time that the character from the #16 teletype was stored therein. Sampling of the other teletypewriters, of course, would be interleaved and would occur at intervals spaced two microseconds apart, as discussed hereinbefore.
Referring now to FIG. 8, there is shown a graphic representative of the assembly address position 31 of the 13 circulating memories and the immediately following buffer storage address position 32 of said 13 circulating memories. As discussed above, the character is first assembled in an assembly address position, such as address 31, with the five bauds stored in the five data storing circulating memories and the time-keeping function count stored in the eight timekeeping circulating memories. After the word is entirely assembled at count 91 of the time-keeping function (for a millisecond long TTY character), the shifting of the five-bit character to the buffer storage is done. It will be noted that the five-bit character in position 31 is shifted in its entirety to the five data storing circulating memories of the buffer storage address 32. However, the count contained in the timekeeping section of address 31 is not shifted. Rather, such count is set back to zero in preparation for the reception of the next character from the teletypewritcr #16.
At the same time the five bits are shifted, the start bit is stored in the sixth circulating memory, which is the first circulating memory of the 8-bit timekeeping system. Also, the stop bit, which was sampled just before the shifting of the character into the buffer stage occurred, is entered into the seventh circulating memory, as shown in FIG. 8.
As only seven bits are used in the buffer storage position for the assembled character storage, the remaining six bits are available for supervisory function. One of such remaining bits is used as a flag bit to mark the starting address position when the accumulated stored data is transferred to the processor. More specifically, when such a data transfer is initiated, the flag bit is entered in the first word which is transferred out. The assembler then monitors this bit position of the memory output. When the flag bit is detected by the monitoring circuit after a complete scanning of the circulating memories, the transmission sequence is terminated by sending an EOT (end of transmission) signal to the processor.
III.CIRCUIT FOR VERIFYING START OF TTY WORD Referring now to FIG. 3, there is shown a logic diagram for determining the validity of a start pulse of a teletype character by requiring that the first three counts, i.e., the first three samplings, of the start pulse all indicate the presence of a space. If a mark is present during any of the first three samplings of a start pulse, the count contained in the time-keeping function will be cleared back to zero. It is to be noted that the diagram of FIG. 3 is represented by block 250 in FIG. 2.
In FIG. 3 there are shown three AND gates 300, 301, and 302, which respectively respond to the counts of one, two, and three contained in the time-keeping delay lines. For example, the AND gate 300 contains eight input leads 309 corresponding to the eight outputs for receiving the eight outputs of the eight time-keeping delay lines. However, there are wo additional inputs to AND gate 300; a clock pulse CL on the input so marked, and a teletype sampling input on the lead marked TTY." Now, if at the count 1 contained in the time-keeping delay lines a space is sampled from the 'ITY output line, the AND gate 300 will not be conductive; that is, no output will appear therefrom. However, if the sampling of the TTY output line is a mark, then an output pulse will appear at the output of the AND gate 300. Such output pulse will pass through OR gate 303, set the flip-flop 304 which, in turn, will energize adder 214 of FIG. 2 to clear the eight delay lines of the time-keeping circuit. Flip-flop 304 is reset on the following to 1 transition of the clock pulse (see FIG. 5a for such transition times).
In a similar manner, gates 301 and 302 will function to clear the eight delay lines of the time-keeping circuit in the event that the sampling of the TTY is a mark, either on the second or third counts stored in the time-keeping function.
If the sampling of the TTY output should be a space for the first three counts, then all subsequent samplings of the TTY, whether space or mark, cannot operate to clear the count in the time-keeping circuit. An exception is that the count of 91, when the character has been completely assembled in the delay lines, will clear the time-keeping circuits. More specifically, at the count of 91, a pulse will be supplied from count decoder 213 of FIG. 2 through lead 315 to OR gate 303 of FIG. 3, and thence to adder 214 to clear the time-keeping circuit.
Returning again to the initiating of the count in the timekeeping circuit, the first three TTY start pulse samplings are supplied to the time-keeping delay lines through lead 235 of FlG. 3, which is connected to an input of AND gate 306. AND gate 306 has two other inputs, one of which receives a clock pulse and the other of which is connected to the reset side of control flip-flop 324. A clearing pulse from OR gate 303 functions to reset flip-flop 324 to permit conduction through AND gate 303 upon coincidence of the clock pulse and a sampling of a space from the teletype machine. Thus, when the count in the timekeeping circuit is zero, a sampling from the teletype output will pass through AND gate 306, OR gate 307, and then into adder 214' where it will cause a count of "1 to be registered in the time-keeping circuit. When this count of 1" circulates once in the delay lines, it will set the control flip-flop 324 through lead 313 to inhibit the AND gate 306 so that no further samplings of the teletype output can pass therethrough.
It should be noted that only one sampling of the start pulse of a teletype character is required to initiate counting in the time-keeping circuit. Thus, after the counting has been initiated, the teletype samplings are no longer needed to increment the time-keeping circuit and can be disconnected therefrom, which is done by inhibiting gate 306, as described above.
However, if during the following two counts, that is, the second and third count, a sampling of the T'IY output indicates a mark, then one of the gates 300, 301, or 302 will pass a pulse through OR gate 303 and not only clear the adder 214' but will also reset the control flip-flop 324 so as to again enable AND gate 306 when the next sampling of a 'ITY start pulse occurs.
Assuming that the first three samplings of the #16 teletype output have indicated the presence of a start pulse, the time-keeping function will continue to count and will sample the various bands of the TTY character at the proper times shown in FIG. 7.
IV.CIRCULATION AND ADDRESSING OF WORDS (FIGS. 5 AND 1) In FIG. 5 there is shown a set of curves illustrating the waveforms involved in circulating a pulse around the delay line. The curves of FIG. 5, while they are also applicable to the time-keeping function, are specifically directed to a single circulating memory in the data storage delay lines.
In FIG. 5e, there is shown a number of pulses, some of which are labeled A," and some of which are labeled B. The pulses labeled A represent the pulses stored and circulating in the assembly address positions of the delay line. The pulses labeled 3" are those pulses which have been shifted back into the buffer storage address positions of the delay lines. At this time only those pulses marked A (which are being assembled) will be discussed. Later herein the circuit means for shifting the assembled characters back into the butter storage will be discussed and then, subsequently, the curves of FIG. 5 will again be reviewed with emphasis on the pulses shifted into the buffer storage positions.
The numbers 30 through 40 appear in the time intervals of FIG. 5e and represent the address positions of the particular circulating memory being discussed. It is apparent from FIG. 5 that each address position is one microsecond in length and is determined by the clock pulses of FIG. 5a, which clock pulses are generated by the clock pulse generator 223 of FIG. 2. FIGS. 5b and 5c represent the odd and even count output of the one-bit counter 224 of FIG. 2 and are inverse waveforms, as can be seen from FIGS. 5b and 5c. The use of the odd and even outputs of the onebit counter provides timing for assembly of the characters and also for the transferring of the characters to the buffer storage positions. Such timing is interleaved and pccurs on every other microsecond, as will be discussed ater.
As a convenient starting point, assume that the pulse 500 of FIG. 5e has just appeared at the output of delay line 111 of FIG. 1. Such output pulse will be amplified by linear amplifier 112 and then supplied to difference am 13 plifier 113. The difference amplifier 113 is driven by clock driver 118 and responds to a 1 to transition of the clock pulse to produce an output on either the lead 120 or 121 of difference amplifier 113, depending on whether the pulse 500, which represents a space, is present, or whether no pulse at all, representing a mark, is present at that time. Since the pulse 500 is present and does represent a space, the output flip-flop 114 of FIG. 1 is responsive to the output of difference amplifier 113 to assume its set condition. Through AND gate 131, OR gate 101, and NAND gate 102, the pedestal gate 105 is responsive to the output of flip-flop 114 and the 1" to 0 transition of the clock pulse at time t to trigger one-shot multivibrator 106. The output of one-shot multivibrator 106 is represented by pulse 501 of FIG. 5g. Such output pulse 501 is supplied to the delay line driver 110 of FIG. 1 and thence to the delay line 111.
It should be noted that FIG. 5d also shows output pulses of the one-shot multivibrator. However, the waveform of FIG. 5d represents the signals that exist in a circulating memory 1024 microseconds before the waveform of FIG. 5g. In other words, the output pulse 502 of FIG. 5d represents a particular output pulse of the oneshot multivibrator 106. 1023 microseconds later this particular pulse will have traveled through the delay line 111 of FIG. 1 and is represented by pulse 500 of FIG. Se. One microsecond later the pulse 500 causes a second triggering of the one-shot multivibrator 106 which is represented by the pulse 501 of FIG. 5g. Thus, the two pulses 502 and 501 of FIGS. 5d and 5g, respectively, present the same bit of data in the circulating memory, but at points in time 1024 microseconds apart.
It is to be noted that it is possible to have 1023 other bits of data interleaved between the pulses 502 and 501 of FIGS. 5d and 5g.
The function of the inhibit AND gate 131 and the AND gate 130 is to prevent the false firing of the pedestal gate 105 when the flip-flop 114 is first set. Referring to FIG. 5, it can be seen that the flip-flop 114 is first set at time t by the l to 0" transition of the clock pulse through clock driver 118. Since the pedestal gate 105 is also triggered by the 1 to 0 transition of the clock pulse and the set condition of flip-flop 114, it can be seen that false firing of the pedestal gate might occur.
To prevent such false firing, the output of the linear amplifier 112 and the logic 0 level of the clock driver functions to produce an output signal from AND gate 130 which inhibits the gate 131 until the clock pulse assumes its 1 logic condition midway between time t and t When the odd count output (C0) of the one-bit counter 224 (FIG. 2) changes to its zero logic level shortly after time t it will cause the output flip-flop 114 of FIG. 1 to re-assume its reset state, in preparation for the appearance of the next pulse output from the delay line.
In a similar manner, the pulses 504, 505, and 506 from delay line 111 of FIG. 1 will produce output pulses 507, 508, and 509 from the multivibrator 106 one microsecond later.
The B pulses 511 and 512 of FIG. 5e are, as indicated before, stored in the buffer storage positions of the circulating memories. Thus, the pulse 512 in address position 38 originally was entered into address position 37 which, as shown in FIG. 5e, also contains a pulse. It is possible for both positions to contain pulses, even though the assembly position is cleared at the time a Word is transferred into the buffer storage position. The aforementioned situation is possible since before information is read from the buffer storage position 36 and before the buffer storage position is cleared, another pulse can be sampled from a new TIY character and be entered into assembly address position 37. Once information is shifted back into a buffer storage position, it is circulated in much the same manner as the information in the as sembly address position. However, when a pulse in a buffer storage position causes setting of flip-flop 114, resetting of flip-flop 114 is accomplished by the 1 to 0 transition of the CE output of the one-bit counter 224 (FIG. 2). The outputs of the one-bit counter 224 are used rather than the clock pulse to reset the flip-flop 114 since a slight delay is necessary in order for the detector to provide an output indicating the presence or absence of a pulse from delay line 111. In the presence of a pulse, resetting of flip-flop 114 will not occur. In the absence of a pulse from the delay line the resetting of the output flip-flop 114 will occur, as shown in the curves of FIG. 5.
V.--CIRCUIT FOR SHIFTING INTO BUFFER STORAGE (FIGS. 4 AND 6) Referring now to FIG. 4, there is shown structure for shifting the teletype characters from the assembly address position back to the buffer storage address position. Generally, the operation of the structure of FIG. 4 is as follows. The output of output fiip-fiop 114' is supplied through normally conductive AND gate 425 to the input of OR gate 101'. When a count of 91 in the time-keeping circuit of any given address occurs, the AND gate 422 will respond thereto to set the control flip-flop 421. The setting of control flip-flop 421 functions to close (become nonconductive) AND gate 425 and to open AND gate 406 so that the output of the flip-flop [404] 114' will be supplied to the shift register 407 rather than through AND gate 425. Generally speaking, the shift register 407 functions to delay the pulse signal one microsecond and then to supply said pulse to the input of OR gate 101'. The one microsecond delay introduced by the shift register 407 will move the pulse back from the assembly address position to the buffer storage position. Once the pulse has been moved into the buffer storage position, it will circulate in the normal circulating path extending from the output flip-flop 114' directly through AND gate 131', AND gate 425, and thence to the input of OR gate 101'.
Referring to the curves of FIG. 6, the actual waveforms and timing necessary to effect the shifting of the data from the assembly addresses to the buffer storage positions are shown. Assume that in a particular circulating memory, the A pulses 600, 601, and 603 are circulating and that the B pulse 602 is also circulating. Assume, further, that the A pulse 600 is in address position 31 and that the TIY character in this assembly address position has been completed and is to be shifted back to the proper storage position.
The count 91 in the time-keeping circuit 422 will trigger the control flip-flop 421 of FIG. 4, whose wave form is shown in FIG. 6f. Specifically, the control flipfiop 421 is set at time t, in FIG. 6f. The setting of flipflop 421 [closes (makes conductive) AND gate 425] opens and [opens] closes AND gate 406 to prevent the circulation of the pulse 600 (FIG. 6d) through the normal circuit path, e.g. Inhibit AND gate 131' ['1 OR gate 101', etc. A short interval of time later, at time t,,, the output flip-flop 114' is set by the pulse 600 of FIG. 6d, as shown in FIG. 6e. However, at this time t,,, the output of flip-flop 114' is supplied through the then [open] closed AND gate 406 and to the first stage of the shift register 407, as indicated in FIG. 6g. At the next "0 to "1" transition of the clock pulse occurring at time t the control flip-flop 421 is reset so that following pulses, such as A" pulse 601, will circulate through the normal path.
The A pulse 600 has now been completely diverted from the normal circulating path and is stored in stage one of shift register 407. At time t the 1 to "0 transition of the clock pulse transfers the information from the first to the second stage of shift register 407; the waveform of said second stage being shown in FIG. 6h. The one level logic of the second stage of the shift register is then supplied through the input of OR gate 101 to pedestal gate so that the next 1" to"0" transition of 15 the clock pulse at time t will trigger the one-shot multivibrator 106' to produce the pulse 604 of FIG. 6j.
The pulse 600 has now been transferred from the assembly address 31 to the following buffer storage address 32, as represented by the pulse 604 of FIG. 6i.
The remaining pulses 601, 602, and 603 shown in FIG. 6d were not transferred from their positions and function to trigger the one-shot multivibrator 106' of FIG. 4 in the usual manner described hereinbefore. The pulses 605, 606, and 607 of FIG. 6 were triggered, respectively, by the pulses 601, 602, and 603 of FIG. 6d.
It is to be noted that the shift register 407 is cleared shortly after time t at time t by a l to transition of a CE pulse so that said shift register will have no effect on one-shot multivibrator 106 until another pulse is to be shifted from the address position to the buffer storage position.
At the same time the assembled 5-bit word is transferred back into the buffer storage, transfers of the start and stop pulses are also made into the first two stages of the time-keeping function of circulating memories in the buffer address position. This is shown in FIG. 8. More specifically, the start pulse and the stop pulse are placed in circulating memories #6 and #7. The presence of the start bit indicates to the data processor that an assembled character is contained in the five information bits of the buffer storage word, whereas the presence of the stop bit sample is required to inform the processor as to whether a TTY blank character or an open line condition exists.
The means by which the start and the stop pulse indications are loaded into the buffer storage position is as follows. Referring again to FIG. 4, it will be noted that the output of shift register 407, for data positions, is connected back to the input of the delay line associated with such shift register 407. However, for the start and the stop pulses there is no delay line present in the assembly circulating memories for that purpose. Consequently, such pulses are generated at the time the buffer storage transfer is effected. This can be accomplished as shown in FIG. 4, by supplying the set output of control flip-flop 421 to the shift register circuits of the #6 and #7 delay lines of the time-keeping circulating memories via lead 430; thus introducing the pulse into such delay lines, as shown in FIG. 8, and labeled as start and stop bits.
VI.READING WORDS INTO DATA PROCESSOR (FIGS. 9 AND 5) Referring now to FIG. 9, there is shown a means for reading the characters stored in the buffer storage stages into the data processor. More specifically, at certain times the data processor sends a read command signal to the TTY character assembler commanding that the characters stored in the buffer stages be read out to the data processor.
The read command is supplied via lead 913 to the set side of flip-flop 912, and may occur at any time. The set output of the flip-flop 912 is connected to one of the four inputs of AND gate 910. A second input to AND gate 910 is from the set output of fiip-fiop 904, which flip-flop is set by the 0" to 1 transition of the odd count (CO pulse of the one-bit counter 221 (FIG. 2) and then is subsequently reset at the "0 to "1 transition of the clock pulse supplied via lead 905.
In general, the address corresponding to the assembly position will first be sent to the data processor, followei hy the data stored in the buffer storage one microsecond later. Assume, for purposes of discussion, that the reac command from the data processor occurs at time t,,, as
indicated in FIG. 5a. A short interval of time later at time t the 0 to 1 transition of pulse CO will occur, setting flip-flop 904 of FIG. 9. Also, at time t-; a clock pulse Zero logic (CLO) will occur. Such a check pulse is identified by reference character 520 of FIG. 5a, and is supplied to the input lead 911 of gate 910 of FIG. 9. The fourth input till 16 lead of gate 910 is connected to the set side of a flip-flop (such as flip-flop 902 in FIG. 9) of one of the time-keeping circulating memories.
It is to be understood at this point that there is an AND gate 910 for each of the eight time-keeping circulating memories. Similarly, there is a flip-flop 904 for each of the eight timekeeping circulating memories (TKCM). Thus, the gates, such as gates 910, will function to supply to the data processor via lead 928, the addresses of the assembly address position 37, beginning at time t The outputs of all the AND gates 910 are ORRED to a common buffer control flip-flop 907 through common OR gate 930. Thus, when an output from AND gate 910 occurs, the flip-flop 907 will be set. The set output of flipflop 907 is connected to one of the inputs of AND gate 914. Another input 915 of AND gate 914 is energized at a time t when a "0" logic level of the CE pulse of the one-bit counter 224 of FIG. 2 occurs. Also, at time t the zero logic level (CLO) of pulse 521 (FIG. 5a) of the clock pulse occurs. During this period of time the AND gate 914 will pass a pulse appearing on the set side of flipflop 903 in the data storing portion of the buffer storage positions. Such data will pass through AND gate 914 to the data processor via lead 917. It is to be understood that there are five gates such as gate 914; one for each of the five data storing circulating memories in the buffer storage positions. Thus, from the waveforms of FIG. 5, it can be seen that the data from a five data storing positions of the buffer storage positions are supplied to the data processor.
In preparation for the transmission of the information in the next buffer storage position, the fiipflop 904 has been reset by the 0 to 1 transition of the clock pulse at time t,,. Such resetting of flip-flop 904 will not affect flip-flop 907 and so will not interfere with the transfer of data from the buffer storage addresses through AND gate 914.
The flip-flop 907 is reset by the coincidence 0" logic of the CE pulse and the 0 to 1 transition of a clock pulse through AND gate 931, which occurs at time t as shown in FIG. 5a. Thus, during the time interval t -t the data stored in the data storing circulating memories, such as delay line 901, is supplied from the control fiip-fiop 903 through AND gate 914 to the data processor.
As discussed hereinbefore, it is necessary to mark the time that the read command is received and the first butter storage position is read from the character assembler. Such marking is done by a flag bit which can be inserted in one of the spare five bits of the assembled buffer word, as shown in FIG. 8. The flag bit is permitted to circulate once during which time all of the words stored in the buffer storage positions can be read out to the processor.
The means for inserting the flag bit in the circulating memory is also shown in FIG. 9. More specifically, the output of AND gate 910 functions to set flip-flop 918 at time t The setting of flip-flop 918 results in the setting of flip-flop 920.
Subsequently, at time t when a CE pulse occurs on lead 923, AND gate 921 supplies a pulse to the pedestal gate of the [flat] flag bit circulating memory to initiate a flag bit pulse in the memory. More specifically, the flag bit pulse is generated in the pedestal gate at time t,, during the occurrence of a 1" to 0 transition of the clock pulse of FIG. 5a.
Flip-flop 920 is reset by the 0" to 1 transition of a CO pulse shortly after time t. to prevent any further pulses from being generated in the fiag bit circulating memory.
After the flag bit pulse is circulated once it appears at the set side of the output fiip-fiop of the circulating memr ory containing such fiag bit. The lead 925 of FIG. 9 is connected to such set output and functions to reset the flip-flop 912, thus preparing the l'lipfiop 912 for another read command from the data processor. The flag bit also resets the flip-flop 918 to prepare the circuit for the entering of another flag bit pulse into the flag bit circulating memory.
VIL-COMBINING TWO TTY WORDS BEFORE TRANSMISSION TO DATA PROCESSOR (FIG. 10)
With certain data processors it is possible to transmit more than one TTY character in parallel form at a given time to the processor. For example, in a processor employing sixteen bit words, it is possible to send at least two teletypewriter characters simultaneously, and in parallel, to the processor. Such a procedure requires an additional storage means which will assemble two teletypewriter characters in parallel before transmission to the computer. Such a butfer storage arrangement is shown in FIG. 10.
Generally speaking, the operation of FIG. 10 is as follows. A first teletype character is supplied via five of the leads 1016 to AND gates 10004007 from the outputs of AND gates, such as AND gate 914 of FIG. 9. This character is stored in five (1020-1024) of the eight flip-flop means 1020 through 1027. The next character, stored in the adjacent butler storage positions of the circulating memories, is supplied via five of the leads 1017 to AND gates 10081015, and stored in five (1028-1032) of the flip-flop circuits 1028 through 1035. Subsequently the two characters stored in the aforementioned 10 of the 16 flip-flops 1020 to 1035 are ANDED out to the data processor via 10 of the AND gates 1040 to 1055.
More specifically, the operation of the circuit of FIG. 10 is as follows. When the read command from the data processor is supplied to fiip-fiop 912 of FIG. 9, the AND gate 1036 (FIG. 10) is prepared to become conductive by the logic level supplied to its input lead 1019 from the reset side of fiipfiop 912.
At the next 1 to transition of the CE pulse which will be assumed to occur at time t, in FIG. 5, the flip-flop 1059 will assume its reset condition. Then, at time t the TTY character stored in address 38 (FIG. will be supplied to the input leads 1016 from AND gates, such as AND gate 914 of FIG. 9. This data will be stored in five of the flip-flops 1020 through 1027.
At time t the next I to 0 transition of the CE pulse occurs and the flip-flop 1059 assumes its reset condition. The characters stored in the next butter storage position 40 of FIG. 5 will then be supplied at time t via leads 1017 from AND gate. such as AND gate 914 of FIG. 9, through AND gates 1008 through 1015 of FIG. 10, to flip-flops 1028 to 1035. It is to be noted that the single input control flip-flop circuit 1059 switches between the upper and lower groups of buffer storage flip-flops in FIG. 10. Initially, fiip-fiop 1059 is in a set condition by reason of the read command from the data processor so that the first l to 0 transition of the CE pulse will cause it to assume a reset condition, thus assuring that the first character will always be stored in five of the upper eight flip-flops 1020 through 1027 of FIG. 10.
After the two TTY characters are stored in the flip-flops 1020 through 1035 of FIG. 10, read-out occurs by energizing AND gates 1040 through 1055. Such read-out occurs by the coincidence of four different signals supplied to the four different input leads of AND gate 1061. Such four signals include the 1 logic of the clock pulse, the 0 logic of the CE pulse, the set output from flip-flop 1059, and the set output from flip-flop 918 of FIG. 9. The read-out of the flip-flops 1020 through 1035 thus will occur at time intervals t -t of FIG. 5. All the flip-flops 1020 through 1035 are then cleared by a 1" to 0" transition of the clock pulse at time t through the AND gate 1039. Such clearance can only occur during the coincidence of the set condition of flip-flop 1059, the 0 logic of the CE pulse, and the 1" to 0 transition of the clock pulse The curve of FIG. 5h shows the signals read into the buffer flipdiop storages 1020 through 1035. More specifically, the pulses 520 through 523 represent (one bit of each) the TTY characters read into the flip-flops 1020 through 1035 of FIG. 10 at butter postions 34, 36, 38, and 40, respectively (assuming that bauds were actually stored in such buffer storage positions). In FIG. Sj the pulses 524 and 525 represent the read-out of the information contained in flip-flops 1020 to 1035 of FIG. 10. In FIG. 5k the pulses 526 and 527 represent the clearing of flip-flops 1020 through 1035 by l to 0" transition of the clock pulse supplied to input lead 1038 of AND gate 1039.
It is to be understood that the form of the invention shown and described herein is but a preferred embodiment thereof and that many variations in detailed logic and in timing maybe made without departing from the spirit or the scope of the invention.
I claim:
l1. Character assembling means for assembling in parallel [from] farm encoded signals received in serial form from a plurality of character sources and comprismg:
a first plurality of N circulating memories each having input means, output means, and in each circulating cycle a plurality of time positions with respect to an arbitrary time reference;
selecting means [for connecting] the output of any given character source to the inputs of successive ones of said N circulating memories at integral multiples of the circulating time of said N circulating memories to store a single bit in each individual one of said N circulating memories at different ones of said time positions;
[said selecting means further constructed to connect the outputs of said character sources other than said given character sources to said N circulating memories at ditferent and predetermined ones of said time positions;]
said time-keeping means comprising a second plurality of M circulating memories each having a plurality of time positions and constructed to respond to the circulation of data in the time positions of said N circulating memories to record separately the number of circulations of each data-containing time positions of said N circulating memories [and] transferring means for transferring data from any given time position to said output means [.1-
said time positions of said first and second pluralities of circulating memories comprising:
(a) a first group of time positions which are even numbered,
(b) and a second group of time positions which are odd numbered and which are individually positioned alternately with individual time positions of said first group;
said selecting means are constructed to connect the outputs of said character sources to the said first plurality of circulating memories at points in time to enter data into the said odd time Positions of said circulating memories;
and said transferring means comprises shifting means for shifting a complete assembled character from said odd time position to the next adjacent even numbered time position.
[2. Character assembling means in accordance with claim 1 in which:
said time positions of said first and second pluralities of circulating memories comprise:
(a) a first group of time positions which are even numbered;
(b) and a second group of time positions which are odd numbered and which are individually positioned alternately with individual time posi tions of said first group;
and in which said selecting means is constructed to connect the outputs of said character sources to the said first plurality of circulating memories at points in time to enter data into the said odd time positions of said circulating memories; and in which said transferring means comprises shifting means for shifting a complete assembled word from said odd time position to the next adjacent even numbered time position] 3. Character assembling means in accordance with claim [2] l in which said shifting means comprises:
pulse delaying means; diverting means for diverting selected data bits from the said first plurality of circulating memories and into said pulse delaying means; reinsertion means for reinserting the data bit pulses passing through said pulse delaying means back into said first plurality of circulating memories and into the even time positions thereof following the odd time positions from which said data bits were diverted. 4. Character assembling means in accordance with claim 3 in which:
said transferring means further comprises: gating means responsive to a command signal for gating the data contained in the even numbered time positions from the outputs of said first plurality of circulating memories to said output means; and means for supplying said command signal to said gating means. 5. Character assembling means in accordance with claim 4 comprising:
start pulse verifying means for verifying the existence of an initial bit in a [word] character being supplied to said character assembler means from one of said character sources; said start pulse verifying means comprising gating means responsive to a no-bit sampling over a preselected number of samplings of said initial bit to produce an output signal indicating the absence of an initial bit. [6. Character assembling means in accordance with claim 5 in which:
said time-keeping means is responsive to said output signal from said verifying means to clear to zero] [7. Character assembling means in accordance with claim I in which:
said time-keeping means is responsive to the initial bit of a word from any of said character sources to initiate the circulation of a pulse in the corresponding time position of said second plurality of circulating memories; adder means responsive to each circulation of a pulse in the said corresponding time position of one of. said second plurality of circulating memories to add a count of 1" to the total count contained in said corresponding time positions of said second plurality of time positions, thereby keeping a record of the total number of circulations of a pulse in said corresponding time position measured from the initial bit of the word being transmitted to said character assembler] [8. Character assembling means in accordance with claim! comprising:
time-keeping count decoder means responsive to the count contained in each time position of said second plurality of circulating memories to sample at preselected times successive bits of words being transmitted to said character assembler, and injecting means for injecting said samplings into preselected ones of said first plurality of circulating memories at time positions each of which bears a constant cyclical relation with the sampling time of a given character source] 9. Character assembling means in accordance with claim [8].?! in which:
said time positions of said first and second pluralities of circulating memories comprise:
(a) a first group of time positions which are even numbered;
(b) and a second group of time positions which are odd numbered and which are individually posi tioned alternately with individual time positions of said first group;
and in which said selecting means is constructed to connect the outputs of said character sources to the said first plurality of circulating memories at points in time to enter data into the said odd time positions of said circulating memories;
and in which said transferring means comprises shifting means for shifting a complete assembled [word] character from said odd time position to the next adjacent even numbered time position.
10. Character assembling means in accordance with claim 9 in which said shifting means comprises:
pulse delaying means;
diverting means for diverting selected data bits from the said first plurality of circulating memories and into said pulse delaying means;
reinsertion means for reinserting the data bit pulses passing through said pulse delaying means back into said first plurality of circulating memories and into the even time positions thereof following the odd time positions from which said data hits were diverted.
11. Character assembling means in accordance with claim 10 in which:
said transferring means further comprises:
gating means responsive to a command signal for gating the data contained in the even numbered time positions from the outputs of said first plurality of circulating memories to said output means;
and means for supplying said command signal to said gating means.
12. Character assembling means in accordance with claim 11 comprising:
start pulse verifying means for verifying the existence of an initial bit in a [word] character being supplied to said character assembler from one of said character sources;
said start pulse verifying means comprising gating means responsive to a no-bit sampling over a preselected number of samplings of said initial bit to produce an output signal indicating the absence of an initial bit.
[13. Character assembling means in accordance with claim 12 in which:
said time-keeping means is responsive to said output signal from said verifying means to clear to zero] 14. Character assembling means for assembling in parallel form encoded signals received in serial form from a plurality of character sources and comprising:
a first plurality of N circulating memories each having input means, output means, and a plurality of odd and even numbered time positions with respect to any arbitrary time reference in the circulating cycle of said circulating memories, and where N is at least equal to the number of bits to be assembled in parallel form;
selecting means [for connecting] comprising tfnzekeeping means and constructed to connect the output of any given character source to the inputs of successive ones of said first plurality of circulating memories at integral multiples of the circulating time of said circulating memories to store a single bit in each of individual ones of said N circulating memories at one of said even time positions;
[said selecting means further constructed to connect the outputs of said character sources other than said
US26984D 1965-02-24 1968-10-07 Storage means for receiving, assembling and distributing teletype characters Expired USRE26984E (en)

Applications Claiming Priority (2)

Application Number Priority Date Filing Date Title
US434964A US3350697A (en) 1965-02-24 1965-02-24 Storage means for receiving, assembling, and distributing teletype characters
US80313768A 1968-10-07 1968-10-07

Publications (1)

Publication Number Publication Date
USRE26984E true USRE26984E (en) 1970-11-24

Family

ID=27030372

Family Applications (2)

Application Number Title Priority Date Filing Date
US434964A Expired - Lifetime US3350697A (en) 1965-02-24 1965-02-24 Storage means for receiving, assembling, and distributing teletype characters
US26984D Expired USRE26984E (en) 1965-02-24 1968-10-07 Storage means for receiving, assembling and distributing teletype characters

Family Applications Before (1)

Application Number Title Priority Date Filing Date
US434964A Expired - Lifetime US3350697A (en) 1965-02-24 1965-02-24 Storage means for receiving, assembling, and distributing teletype characters

Country Status (1)

Country Link
US (2) US3350697A (en)

Families Citing this family (21)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US3407389A (en) * 1965-09-24 1968-10-22 Navy Usa Input buffer
GB1168086A (en) * 1965-11-01 1969-10-22 Kokusai Denshin Denwa Co Ltd Time Divisional Accumulation and Distribution System for Digital Information
US3404380A (en) * 1966-05-31 1968-10-01 Itt Bit-at-a-time assembly device using magnetostrictive delay lines
US3466610A (en) * 1966-12-22 1969-09-09 Ibm Fluid-controlled data storage apparatus
US3478325A (en) * 1967-01-16 1969-11-11 Ibm Delay line data transfer apparatus
US3465301A (en) * 1967-02-15 1969-09-02 Friden Inc Delay line resynchronization apparatus
US3623005A (en) * 1967-08-01 1971-11-23 Ultronic Systems Corp Video display apparatus employing a combination of recirculating buffers
FR1581412A (en) * 1967-10-03 1969-09-12
US3531772A (en) * 1968-02-16 1970-09-29 Bell Telephone Labor Inc Selective calling line controller for detecting and generating code characters
US3546892A (en) * 1968-03-12 1970-12-15 Hydrocarbon Research Inc Cryogenic process
US3582894A (en) * 1968-05-20 1971-06-01 Westinghouse Electric Corp Coded signal transmission system
US3528060A (en) * 1968-06-20 1970-09-08 Sperry Rand Corp Time variable stop bit scheme for data processing system
US3601810A (en) * 1968-12-30 1971-08-24 Comcet Inc Segregation and branching circuit
CA893337A (en) * 1969-11-10 1972-02-15 Ibm Canada Limited - Ibm Canada Limitee Data communication system
US3708785A (en) * 1970-07-31 1973-01-02 Searle Medidata Inc Data scanner for real time interfacing of a computer and plural remote units
US3723973A (en) * 1970-09-30 1973-03-27 Honeywell Inf Systems Data communication controller having dual scanning
US3742466A (en) * 1971-11-24 1973-06-26 Honeywell Inf Systems Memory system for receiving and transmitting information over a plurality of communication lines
EP3433939A4 (en) 2016-03-22 2019-12-11 Lyteloop Technologies, Llc Data in motion storage system and method
SG11202011983WA (en) 2018-08-02 2020-12-30 Lyteloop Technologies Llc Apparatus and method for storing wave signals in a cavity
US10789009B2 (en) 2018-08-10 2020-09-29 Lyteloop Technologies Llc System and method for extending path length of a wave signal using angle multiplexing
WO2020096912A1 (en) 2018-11-05 2020-05-14 Lyteloop Technologies, Llc Systems and methods for building, operating and controlling multiple amplifiers, regenerators and transceivers using shared common components

Family Cites Families (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US3310780A (en) * 1962-10-15 1967-03-21 Ibm Character assembly and distribution apparatus
US3166734A (en) * 1962-12-06 1965-01-19 Bell Telephone Labor Inc Signal assembler comprising a delay line and shift register loop

Also Published As

Publication number Publication date
US3350697A (en) 1967-10-31

Similar Documents

Publication Publication Date Title
USRE26984E (en) Storage means for receiving, assembling and distributing teletype characters
US3470542A (en) Modular system design
US3351917A (en) Information storage and retrieval system having a dynamic memory device
US3209330A (en) Data processing apparatus including an alpha-numeric shift register
US3909791A (en) Selectively settable frequency divider
US3407387A (en) On-line banking system
US2941188A (en) Printer control system
US3153776A (en) Sequential buffer storage system for digital information
US4604682A (en) Buffer system for interfacing an intermittently accessing data processor to an independently clocked communications system
GB853551A (en) Improvements in data transmission systems
CA1109156A (en) Digital logic circuits for comparing ordered character strings of variable length
US3411142A (en) Buffer storage system
US3512139A (en) System and apparatus for automatic data collection
US3764986A (en) Magnetic tape data processing system
US3623022A (en) Multiplexing system for interleaving operations of a processing unit
US3368028A (en) Data entry apparatus
US2853698A (en) Compression system
US3130387A (en) Buffer system for transferring data between two asynchronous data stores
US3699535A (en) Memory look-ahead connection arrangement for writing into an unoccupied address and prevention of reading out from an empty address
US3340514A (en) Delay line assembler of data characters
GB1119626A (en) Computer memory testing system
US3559184A (en) Line adapter for data communication system
US3235849A (en) Large capacity sequential buffer
US3209327A (en) Error detecting and correcting circuit
US3619585A (en) Error controlled automatic reinterrogation of memory