US9847482B2 - Resistive memory devices with an oxygen-supplying layer - Google Patents

Resistive memory devices with an oxygen-supplying layer Download PDF

Info

Publication number
US9847482B2
US9847482B2 US15/305,599 US201415305599A US9847482B2 US 9847482 B2 US9847482 B2 US 9847482B2 US 201415305599 A US201415305599 A US 201415305599A US 9847482 B2 US9847482 B2 US 9847482B2
Authority
US
United States
Prior art keywords
oxygen
switching region
layer
insulating layer
bottom electrode
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Expired - Fee Related
Application number
US15/305,599
Other versions
US20170047516A1 (en
Inventor
Hans S. Cho
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Hewlett Packard Enterprise Development LP
Original Assignee
Hewlett Packard Enterprise Development LP
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Hewlett Packard Enterprise Development LP filed Critical Hewlett Packard Enterprise Development LP
Assigned to HEWLETT PACKARD ENTERPRISE DEVELOPMENT LP reassignment HEWLETT PACKARD ENTERPRISE DEVELOPMENT LP ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: HEWLETT-PACKARD DEVELOPMENT COMPANY, L.P.
Assigned to HEWLETT-PACKARD DEVELOPMENT COMPANY, L.P. reassignment HEWLETT-PACKARD DEVELOPMENT COMPANY, L.P. ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: Cho, Hans S.
Publication of US20170047516A1 publication Critical patent/US20170047516A1/en
Application granted granted Critical
Publication of US9847482B2 publication Critical patent/US9847482B2/en
Expired - Fee Related legal-status Critical Current
Anticipated expiration legal-status Critical

Links

Images

Classifications

    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10NELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10N70/00Solid-state devices having no potential barriers, and specially adapted for rectifying, amplifying, oscillating or switching
    • H10N70/011Manufacture or treatment of multistable switching devices
    • H10N70/061Shaping switching materials
    • H10N70/066Shaping switching materials by filling of openings, e.g. damascene method
    • H01L45/1683
    • H01L45/08
    • H01L45/1233
    • H01L45/1266
    • H01L45/146
    • H01L45/1633
    • H01L45/1658
    • H01L45/1675
    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10NELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10N70/00Solid-state devices having no potential barriers, and specially adapted for rectifying, amplifying, oscillating or switching
    • H10N70/011Manufacture or treatment of multistable switching devices
    • H10N70/021Formation of switching materials, e.g. deposition of layers
    • H10N70/028Formation of switching materials, e.g. deposition of layers by conversion of electrode material, e.g. oxidation
    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10NELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10N70/00Solid-state devices having no potential barriers, and specially adapted for rectifying, amplifying, oscillating or switching
    • H10N70/011Manufacture or treatment of multistable switching devices
    • H10N70/041Modification of switching materials after formation, e.g. doping
    • H10N70/046Modification of switching materials after formation, e.g. doping by diffusion, e.g. photo-dissolution
    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10NELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10N70/00Solid-state devices having no potential barriers, and specially adapted for rectifying, amplifying, oscillating or switching
    • H10N70/011Manufacture or treatment of multistable switching devices
    • H10N70/061Shaping switching materials
    • H10N70/063Shaping switching materials by etching of pre-deposited switching material layers, e.g. lithography
    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10NELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10N70/00Solid-state devices having no potential barriers, and specially adapted for rectifying, amplifying, oscillating or switching
    • H10N70/20Multistable switching devices, e.g. memristors
    • H10N70/24Multistable switching devices, e.g. memristors based on migration or redistribution of ionic species, e.g. anions, vacancies
    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10NELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10N70/00Solid-state devices having no potential barriers, and specially adapted for rectifying, amplifying, oscillating or switching
    • H10N70/801Constructional details of multistable switching devices
    • H10N70/821Device geometry
    • H10N70/826Device geometry adapted for essentially vertical current flow, e.g. sandwich or pillar type devices
    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10NELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10N70/00Solid-state devices having no potential barriers, and specially adapted for rectifying, amplifying, oscillating or switching
    • H10N70/801Constructional details of multistable switching devices
    • H10N70/841Electrodes
    • H10N70/8416Electrodes adapted for supplying ionic species
    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10NELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10N70/00Solid-state devices having no potential barriers, and specially adapted for rectifying, amplifying, oscillating or switching
    • H10N70/801Constructional details of multistable switching devices
    • H10N70/881Switching materials
    • H10N70/883Oxides or nitrides
    • H10N70/8833Binary metal oxides, e.g. TaOx

Definitions

  • Resistive memory elements are programmable to different resistive states by the application of programming energy (e.g., a voltage or current pulse). After a resistive memory element is programmed, the state of the element is readable and remains stable over a specified time period. Resistive memory elements may be configured into large arrays to form resistive memory devices. Resistive memory devices may be used in a variety of applications, such as non-volatile solid state memory, programmable logic, signal processing, control systems, pattern recognition devices, etc. Some examples of resistive memory devices include memristors, phase change memory, and spin-transfer torque.
  • a single memristor is a passive two-terminal element that maintains a functional relationship between the time integral of current (i.e., charge) and the time integral of voltage.
  • the resistance of the memristor depends on the material, thickness, and the state the device. The resistance of each state also depends on the magnitude and polarity of the voltage applied thereto, and on the length of time that voltage has been applied.
  • FIGS. 1A through 1D are cross-sectional views depicting an example of a method for making an example of a resistive memory device
  • FIG. 2 is a top view of FIG. 1B ;
  • FIG. 3 is a perspective view of the example resistive memory device formed from the method shown in FIGS. 1A through 1D ;
  • FIGS. 4A through 4D are cross-sectional views depicting another example of the method for making another example of the resistive memory device
  • FIGS. 5A through 5C are cross-sectional views depicting yet another example of the method for making yet another example of the resistive memory device.
  • FIG. 6 is a perspective view of the resistive memory device formed from the method shown in FIGS. 5A through 5C .
  • Two-terminal memristors and other resistive memory devices may be fabricated with two electrodes and a switching material between the two electrodes.
  • the switching material may include an oxygen-rich layer and an oxygen vacancy/ion source that are stacked between the two electrodes, such that the layers are parallel to one another and to the electrodes. In these devices, current flows in a direction normal to the stacked layers. Electrical switching arises from the coupled motion of electrons and an ionic species (e.g., oxygen vacancies or ions) within the switching material between the two electrodes.
  • the ionic species are caused to drift within the switching material to create localized changes in conductivity via modulation of a conductive filament and/or tunnel barrier between two electrodes, which results in a low resistance “ON” state, a high resistance “OFF” state, or intermediate states.
  • the oxygen in the oxygen-rich layer and the drifting ionic species may intermix within the switching region. Intermixing may cause the oxygen and the ionic species to dilute one other or annihilate one other, which may result in a depletion of both the oxygen and the ionic species. This can lead to degradation of the electrical switching and a reduction in device endurance.
  • an oxygen-supplying layer i.e., oxygen-rich layer, oxygen reservoir, etc.
  • This oxygen-supplying layer is desirably positioned so that it is orthogonal to the switching region and to the current path through the switching region.
  • orthogonal it is meant that a surface of the oxygen-supplying layer is substantially perpendicular to i) a surface (e.g., side walls) of the switching region and to ii) a direction of the current path (i.e., conduction path).
  • substantially perpendicular it is meant that the oxygen-supplying layer is fabricated in a distinct orientation in terms of deposition and patterning geometry, such that an angle between a surface plane of the oxygen-supplying layer and the conduction path are perpendicular or very nearly so (i.e., within ⁇ 1° to 30° variance).
  • the orthogonally positioned oxygen-supplying layer provides a sufficient volume of oxygen that is not positioned directly within the current path, but is operatively in contact with and in the vicinity of the switching region.
  • the oxygen is capable of migrating, drifting, etc. from the oxygen reservoir to the switching region and back in response to respective, suitable voltages.
  • the oxygen-supplying layer supplements the oxygen present in an oxygen-rich layer of the switching region.
  • the oxygen-supplying layer is believed to enhance the switching effect as well as prolong the lifespan of the device.
  • FIGS. 1A through 1D an example of a method for making an example of a resistive memory device 10 (see FIG. 1D ) is schematically depicted.
  • FIG. 1A at the outset of this method, an oxygen-supplying layer 14 sandwiched between an insulating layer 16 is formed on a bottom electrode 12 .
  • the bottom electrode 12 may be formed of any suitable conductive material (e.g., gold (Au), platinum (Pt), tungsten (W), aluminum (Al), copper (Cu), titanium (Ti), tantalum (Ta), titanium nitride (TiN), tantalum nitride (TaN), etc.), and may have any suitable thickness (e.g., ranging from about 5 nm to about 100 nm).
  • the electrode 12 (as well as top electrodes 26 , 26 ′ discussed below and shown in FIG. 1D ) may be a single layer having a single-component composition, a single layer with a multi-component composition, or a multi-layered structure with different materials in each of the layers.
  • the bottom electrode 12 may be fabricated using any suitable technique, such as photolithography, electron beam lithography, imprint lithography, thermal or e-beam evaporation, sputtering, atomic layer deposition (ALD), or the like. Although the bottom electrode 12 is shown with a rectangular cross-section, it is to be understood that the bottom electrode 12 may also have a circular, an elliptical, or another more complex cross-section. The bottom electrode 12 may also have many different widths or diameters and aspect ratios or eccentricities.
  • the oxygen-supplying layer 14 sandwiched between portions A, B of the insulating layer 16 form a material stack 15 .
  • the first portion A of the insulating layer 16 is deposited directly on the bottom electrode 12
  • the oxygen-supplying layer 14 is deposited directly on the portion A
  • the second portion B of the insulating layer 16 is deposited directly on the oxygen-supplying layer 14 .
  • Each of the portions A, B, and the oxygen-supplying layer 14 may be initially deposited as planar films with respect to a contact surface 13 of the bottom electrode 12 .
  • surfaces of the respective layers 14 and 16 are substantially parallel to the contact surface 13 of the bottom electrode 12 .
  • substantially parallel it is meant parallel ⁇ up to a 30° variance.
  • Suitable deposition techniques for the oxygen-supplying layer 14 and the portions A, B of the insulating layer 16 include conventional physical and chemical techniques, including evaporation from a heated source, such as a filament or a Knudsen cell, electron beam (i.e., e-beam) evaporation from a crucible, sputtering from a target, reactive sputtering, other forms of evaporation, chemical vapor deposition (CVD), molecular beam deposition, atomic layer deposition, pulse laser deposition, or various other forms of chemical vapor or beam growth from reactive precursors.
  • a heated source such as a filament or a Knudsen cell
  • electron beam (i.e., e-beam) evaporation from a crucible electron beam (i.e., e-beam) evaporation from a crucible
  • sputtering from a target sputtering from a target
  • reactive sputtering other forms of
  • the oxygen-supplying layer 14 may also be further oxidized after deposition by exposing the layer 14 to plasma oxidation, thermal oxidation, or ion implantation of oxygen atoms.
  • Suitable examples of the oxygen-supplying layer 14 include titanium dioxide (TiO 2 ), tantalum pentoxide (Ta 2 O 5 ), nickel (II) oxide (NiO 2 ), zirconium oxide (ZrO 2 ), or hafnium (IV) oxide (HfO 2 ). It is to be understood that the composition of the oxygen-supplying layer 14 may depend upon the material(s) used to form the switching region(s) 24 , 24 ′ (shown in FIG. 1D ). For example, it may be desirable that the oxygen-supplying layer 14 be formed of the same material that is used to form oxygen-rich film(s) (e.g., reference numeral 20 , 20 ′ in FIGS. 1C and 1D ) of the switching region(s) 24 , 24 ′ ( FIG. 1D ).
  • Suitable materials for the insulating layer 16 include silicon dioxide (SiO 2 ), silicon nitride (Si 3 N 4 ), spin-on-glass, or aluminum oxide (Al 2 O 3 ).
  • each of the portions A, B of the insulating layer 16 and of the oxygen-supplying layer 14 may range anywhere from 2 nm to about 30 nm.
  • the total thickness of the insulating layer 16 and of the oxygen-supplying layer 14 is equivalent to the thickness of the switching region(s) 24 , 24 ′ ( FIG. 1D ).
  • the portion A should be thick enough to electrically insulate the bottom electrode 12 from the oxygen-supplying layer 14
  • the oxygen-supplying layer 14 should be thick enough so that a sufficient quantity (volume) of oxygen is present.
  • FIG. 1B illustrates two trenches 18 , 18 ′. It is to be understood that if a single two-terminal memristor were to be formed, a single trench 18 would be formed.
  • the trench(es) 18 , 18 ′ may be formed by patterning the portion B, the oxygen-supplying layer 14 , and the portion A so that a hole having a desirable shape is formed therein.
  • the desirable shape of the trench 18 , 18 ′ may be a cylinder, a rectangular prism, a cube, or another geometric shape having side walls 19 , 19 ′ that are substantially perpendicular to the contact surface 13 of the bottom electrode 12 .
  • FIG. 2 A top view of FIG. 1B is shown in FIG. 2 .
  • these example trenches 18 , 18 ′ have a cylindrical shape.
  • the portion B of the insulating layer 16 surrounds each of the trench(es) 18 , 18 ′.
  • the entire material stack 15 including the oxygen-supplying layer 14 and both portions A, B of the insulating layer 16 ) surround each of the trench(es).
  • the oxygen-supplying layer 14 can supply oxygen to or receive oxygen from the entire perimeter of the switching region 24 , 24 ′ that is in contact with the oxygen-supplying layer 14 .
  • patterning is performed such that the portion B, the oxygen-supplying layer 14 , and the portion A within the patterned area are removed so that the contact surface 13 of the bottom electrode 12 is exposed.
  • the bottom of each trench 18 , 18 ′ is the contact surface 13 .
  • anisotropic reactive ion etching reactive ion etching
  • reactive ion etching reactive ion etching
  • FIB focused ion beam milling
  • laser ablation or any other wet or dry chemical etching method.
  • the bottom electrode 13 may act as an etch stop.
  • anisotropic reactive ion etching may be particularly desirable because it allows for the selective removal of the portion B, the oxygen-supplying layer 14 , and the portion A. It is to be understood that patterning may be performed with or without a mask, depending upon the technique used.
  • the oxygen-rich film(s) 20 , 20 ′ is formed in each trench 18 , 18 ′.
  • the material used to form the oxygen-rich film 20 , 20 ′ depends upon the desired switching region 24 , 24 ′ that is to be formed.
  • Suitable examples of the oxygen-rich film(s) 20 , 20 ′ include titanium dioxide (TiO 2 ), tantalum pentoxide (Ta 2 O 5 ), nickel (II) oxide (NiO 2 ), zirconium oxide (ZrO 2 ), or hafnium (IV) oxide (HfO 2 ).
  • the oxygen-rich film 20 , 20 ′ it is desirable for the oxygen-rich film 20 , 20 ′ to conformally coat the side walls 19 , 19 ′ of the trench 18 , 18 ′ without completely filling the trench 18 , 18 ′. This may be accomplished using conformal deposition.
  • oxygen-rich film material is conformally deposited.
  • Conformal deposition may be accomplished by conformally growing the material in the trench(es) 18 , 18 ′ so that the resulting oxygen-rich film(s) 20 , 20 ′ is positioned within the trench(es) 18 , 18 ′ adjacent to the side wall(s) 19 , 19 and to the exposed contact surface 13 .
  • Examples of conformal growth techniques include thermally activated chemical vapor deposition (CVD), plasma enhanced chemical vapor deposition (PECVD), and ALD.
  • the hole(s) 21 , 21 ′ automatically form by stopping conformal growth before the oxygen-film film 20 , 20 ′ completely fills the trench 18 , 18 ′. If the hole(s) 21 , 21 ′ are too small after conformal deposition, anisotropic reactive ion etching (or some other suitable method) may be used to remove some of the oxygen-rich film(s) 20 , 20 ′.
  • the metal-rich film(s) 22 , 22 ′ is formed in each hole 21 , 21 ′.
  • the material used to form the metal-rich film(s) 22 , 22 ′ depends upon the desired switching region 24 , 24 ′ that is to be formed.
  • the following table provides examples of suitable combinations of oxygen-rich film(s) 20 , 20 ′ and metal-rich film(s) 22 , 22 ′.
  • the deposition of the metal-rich film material is performed selectively so that the metal-rich film material fills the hole 21 , 21 and is planar with the surface 17 of the portion B of the insulating layer 16 and with the surface 25 of the oxygen-rich film(s) 20 , 20 ′.
  • the deposition is performed so that the metal-rich film material fills the hole 21 , 21 ′ and extends onto the surfaces 25 or 25 and 17 .
  • chemical mechanical polishing CMP may be performed to remove excess metal-rich film material and to planarize the components (e.g., B, 20 , 20 ′, 22 , 22 ′).
  • the metal-rich film 22 , 22 ′ provides part of the current path 30 through the switching region(s) 24 , 24 ′, and allows current to flow to all or some of the oxygen-rich film 20 , 20 ′ in contact therewith.
  • the metal-rich film 22 , 22 ′ also reacts with and reduces the oxygen-rich films 20 , 20 ′. This reaction and reduction results in the formation of oxygen vacancies, such that a path (conductive channel) for electrical switching through the oxygen-rich films 20 , 20 ′ to the bottom electrode 12 is potentially enabled.
  • This potential electrical switching path is located in the portions of films 20 and 20 ′ that are in contact with the bottom electrode surface 13 .
  • the switching region 24 , 24 ′ includes the metal-rich film 22 , 22 ′ and the portion of the oxygen-rich film 20 , 20 ′ in contact with both the metal-rich film 22 , 22 ′ and the bottom electrode surface 13 . It is to be understood, however, that chemical interaction may occur over the entire interface between the oxygen-rich films 20 , 20 ′ and the metal-rich films 22 , 22 ′.
  • the method further includes forming top electrode(s) 26 , 26 ′ on portions of the material stack 15 and in respective electrical contact with the switching region(s) 24 , 24 ′.
  • the top electrode(s) 26 , 26 ′ is positioned at some non-zero angle with respect to the bottom electrode 12 . This positioning prevents shorting of the resulting devices 10 A, 10 B.
  • the top electrode 26 is in contact with the metal-rich film 22 of the switching region 24 .
  • the top electrode 26 ′ is in contact with the metal-rich film 22 ′ of the switching region 24 ′.
  • the top electrodes 26 , 26 ′ may also contact the oxygen-rich films 20 , 20 .
  • the top electrode(s) 26 , 26 ′ may be formed of any of the materials and by any of the techniques previously discussed for the bottom electrode 12 .
  • each device 10 A, 10 B has a single junction 28 , 28 ′ (with a single switching region 24 , 24 ′) located at the intersection of the bottom electrode 12 and the respective top electrode 26 , 26 ′.
  • Each junction 28 , 28 ′ is individually addressable by the respective crossing electrodes 12 and 26 or 12 and 26 ′.
  • the resulting devices 10 A, 10 B have the oxygen-supplying layer 14 positioned orthogonally to the switching region(s) 24 , 24 ′ and to the current path 30 through the switching region 24 , 24 ′. More particularly, the surface of the oxygen-supplying layer 14 (see arrow 32 ) is perpendicular to the surfaces 34 , 34 ′ and 36 , 36 ′ of the respective films 20 , 20 ′, and 22 , 22 ′, and to the surface of the switching region(s) 24 , 24 ′.
  • the entire switching region 24 , 24 ′ may be nonconductive (due in part to the portion of the oxygen-rich film 20 , 20 ′ positioned between the bottom electrode 12 and the metal-rich film 22 , 22 ′).
  • a forming process may be utilized to form the previously mentioned path/conductive channel(s) in the portion of the oxygen-rich film 20 , 20 ′ between the electrode 12 and the respective metal-rich films 22 , 22 ′.
  • the metal-rich film 22 , 22 ′ and the path/conductive channels(s) within the oxygen-rich film 20 , 20 ′ form the current path 30 .
  • An example of the forming process is electroforming, which includes applying a sufficiently high (threshold) voltage across the electrodes 12 and 26 or 12 and 26 ′ for a sufficient length of time to produce a significant permanent change of electronic conductivity through the portion of the oxygen-rich film 20 , 20 ′ located between the electrode 12 and the metal-rich films 22 , 22 ′.
  • the threshold voltage and the length of time required for the forming process may depend upon the type of material used for the switching region 24 , 24 ′, the bottom electrode 12 , and the top electrode(s) 26 , 26 ′, and the device geometry.
  • oxygen vacancies or ions are created in the oxygen-rich film 20 , 20 ′. Under an electric field applied to the bottom electrode 12 , these oxygen vacancies or ions drift toward the bottom electrode 12 . This forms a localized path/conductive channel(s) of sub-oxide in the oxygen-rich film 20 , 20 ′.
  • the sub-oxide is a metal-rich, conductive filament. Examples of the sub-oxide that form include TiO 2-x , Ta 2 O 5-x , NiO 2-x , ZrO 2-x , or HfO 2-x , depending upon the composition of the oxygen-rich film 20 , 20 ′.
  • the device 10 A, 10 B may be switched at least between ON and OFF states.
  • the oxygen-supplying layer 14 laterally supplies oxygen that oxidizes the path/conductive channel(s) of sub-oxide in the oxygen-rich film 20 , 20 ′ during OFF-switching (to a high-resistance state), while during ON-switching, the oxygen is laterally driven out of the conductive channel(s) into the oxygen-supplying layer 14 .
  • a thermal anneal may be performed during or after device 10 A, 10 B fabrication.
  • the thermal annealing process may induce chemical reactions or diffusion of metal and oxygen atoms between the films 22 , 22 ′ and 20 , 20 ′ to the degree that the oxygen-rich films 20 , 20 ′ become metallic in composition, and thus electrically conducting, prior to any applied electrical stress.
  • This is often referred to as an “initially ON state” device 10 , which may be desirable because it does not require high forming voltages.
  • the application of a negative pulse can switch the device to the OFF, or high resistance, state.
  • the oxygen-supplying layer 14 also laterally supplies oxygen that oxidizes the metallic composition of the oxygen-rich film 20 , 20 ′ during OFF-switching (to a high-resistance state), while during ON-switching, the oxygen is laterally driven out of the oxygen-rich film 20 , 20 ′ into the oxygen-supplying layer 14 .
  • the devices 10 A, 10 B formed from the example shown in FIGS. 1A through 1D may be included in a crossbar 100 , as shown in FIG. 3 .
  • the crossbar 100 is an array of switches wherein the electrodes 12 , 12 ′ in a set of parallel bottom electrodes cross the electrodes 26 , 26 ′ in a set of parallel top electrodes at non-zero angles.
  • the two sets of electrodes 12 , 12 ′ and 26 , 26 ′ are perpendicular to each other. However, this is not a necessary condition, and the two sets of electrodes 12 , 12 ′, 26 , 26 ′ may be offset at any non-zero angle.
  • a device 10 A, 10 B, 10 C, 10 D is formed at the intersection of any two electrodes 12 , 12 ′ and 26 , 26 ′.
  • Each device 10 A, 10 B, 10 C, 10 D includes a respective junction 28 , 28 ′, 28 ′′, 28 ′′′ including a respective switching region 24 , 24 ′, 24 ′′, 24 ′′′.
  • the switching region 24 , 24 ′, 24 ′′, 24 ′′′ at each junction 28 , 28 ′, 28 ′′, 28 ′′′ is individually addressable after initial fabrication (including electroforming) by virtue of the respective electrodes 12 , 26 , or 12 ′, 26 , or 12 , 26 ′, or 12 ′, 26 ′ being in selective electrical contact with the switching region 24 , 24 , 24 ′′, 24 ′′′.
  • electrodes 12 ′ and 26 ′ are addressed with an appropriate voltage and polarity
  • device 10 D is activated and switched to either the ON state or the OFF state
  • electrodes 12 and 26 are addressed with an appropriate voltage and polarity
  • device 10 A is activated and switched to either the ON state or the OFF state.
  • the switching region 24 , 24 ′, 24 ′′, 24 ′′′ positioned outside of the junction 28 , 28 ′, 28 ′′, 28 ′′′ that is being addressed may be under some bias that is insufficient to render a transition in the resistance state of that switching region 24 , 24 ′, 24 ′′ 24 ′′′ outside of the junction 28 , 28 ′, 28 ′′, 28 ′′′.
  • FIGS. 4A through 4D another example of the method for forming another example of the resistive memory device 10 ′ ( FIG. 4D ) is shown.
  • a single two-terminal device is generated, but it is to be understood that multiple devices may be formed on a single bottom electrode 12 , as long as the switching region and top electrode of each of the multiple devices are electrically isolated from the switching region and top electrode of each other device.
  • the metal-rich film 22 is first formed directly on the bottom electrode 12 . As such, the metal-rich film 22 is in electrical contact with the bottom electrode 12 . It is to be understood that any of the materials and methods for forming the bottom electrode 12 described in reference to FIGS. 1A through 1D may be used in this example.
  • the metal-rich film 22 may be formed of any of the materials previously described.
  • the metal-rich film 22 may be fabricated using any suitable technique, such as photolithography, electron beam lithography, imprint lithography, thermal or e-beam evaporation, sputtering, atomic layer deposition (ALD), or the like.
  • the metal-rich film 22 has a pillar-like geometry that protrudes outward from the contact surface 13 of the bottom electrode 12 .
  • the pillar-like geometry has a surface (side walls) 36 that is substantially perpendicular to the contact surface 13 .
  • the pillar-like geometry may be a cylinder, a rectangular prism, a cube, or another geometric shape having the surface 36 that is substantially perpendicular to the contact surface 13 of the bottom electrode 12 .
  • the oxygen-rich film 20 is deposited on the exposed surfaces of the metal-rich film 22 . It is to be understood that any of the materials and methods for forming the oxygen-rich film 20 described in reference to FIGS. 1A through 1D may be used in this example. In an example, conformal growth techniques may be used so that additional patterning step(s) are not required.
  • the metal-rich film 22 and the portion of the oxygen-rich film 20 between the metal-rich film 22 and a subsequently formed top electrode 26 form the switching region 24 .
  • the material stack 15 including the oxygen-supplying layer 14 sandwiched by the portions A, B of the insulating layer 16 , is formed to surround the oxygen-rich film 20 (and thus the switching region 24 ).
  • the oxygen-supplying layer 14 and the insulating layer 16 may be formed of any of the materials previously described.
  • a mask may be used in combination with a suitable deposition technique, some of which are described herein in reference to FIG. 1A .
  • the mask protects the top surface of the oxygen-rich film 20 , but allows the first portion A of the insulating layer 16 to be directly deposited on the exposed portions of the contact surface 13 , the oxygen-supplying layer 14 to be directly deposited on the portion A, and the second portion B of the insulating layer 16 to be directly deposited on the oxygen-supplying layer 14 . If a conformal growth process is used to form the stack 15 , the mask may not be used.
  • oxygen-supplying layer 14 may be formed using a directional deposition technique, such as e-beam evaporation or another like process. Once deposited, the layer 14 may be further oxidized using plasma oxidation, thermal oxidation, or ion implantation of oxygen atoms.
  • Each layer 14 , 16 of the stack 15 surrounds and is in contact with the oxygen-rich film 20 .
  • the oxygen-supplying layer 14 can supply oxygen to or receive oxygen from the entire perimeter of the switching region 24 , 24 that is in contact with the oxygen-supplying layer 14 .
  • the oxygen-rich film 20 forms a planar surface with the portion B of the insulating layer 16 .
  • the top electrode 26 is formed so that it is at least in contact with the oxygen-rich film 20 .
  • the top electrode 26 is shown in FIG. 4D . It is to be understood that any of the materials and methods for forming the top electrode 26 described in reference to FIGS. 1A through 1D may be used in this example. While not shown in the cross-section of FIG. 4D , it is to be understood that the top electrode 26 is fabricated to cross the bottom electrode 12 at some non-zero angle.
  • the resistive memory device 10 ′ With the addition of the top electrode 26 , the resistive memory device 10 ′ is formed.
  • This device 10 ′ has a single junction 28 (with a single switching region 24 ) located at the intersection of the bottom electrode 12 and the top electrode 26 . As such, the junction 28 is individually addressable.
  • the resulting device 10 ′ has the oxygen-supplying layer 14 positioned orthogonally to the switching region 24 and to the current path 30 through the switching region 24 . More particularly, the surface of the oxygen-supplying layer 14 (see arrow 32 ) is substantially perpendicular to the surfaces 34 and 36 of the respective films 20 and 22 of the switching region(s) 24 .
  • the entire switching region 24 may be nonconductive (due in part to the portion of the oxygen-rich film 20 positioned between the top electrode 26 and the metal-rich film 22 ).
  • electroforming may be utilized to form the path/conductive channel(s) in the oxygen-rich film 20 between the respective electrodes 12 and 26 or 12 and 26 ′ or thermal annealing may be used to render the oxygen-rich film 20 metallic in composition.
  • the device 10 ′ may be switched at least between ON and OFF states.
  • the oxygen-supplying layer 14 laterally supplies oxygen that oxidizes the path/conductive channel(s) of sub-oxide in the oxygen-rich film 20 or oxidizes the metallic composition of the oxygen-rich film 20 , 20 ′ during OFF-switching (to a high-resistance state), while during ON-switching, the oxygen is laterally driven out of the oxygen-rich film 20 , 20 ′ into the oxygen-supplying layer 14 .
  • the device 10 ′ formed from the example shown in FIGS. 4A through 4D may be included in a crossbar (not shown), similar to the crossbar 100 shown in FIG. 3 .
  • FIGS. 5A through 5C still another example of the method for making another example of the resistive memory device 10 ′′ (see FIG. 5C ) is schematically depicted.
  • a stack 38 of planar layers is formed on the bottom electrode 12 .
  • any of the materials and methods for forming the bottom electrode 12 described in reference to FIGS. 1A through 1D may be used in this example.
  • the stack 38 includes the oxygen-supplying layer 14 sandwiched between portions A, B of the insulating layer 16 , a metal layer 40 , and a top electrode 26 .
  • the portions A, B of the insulating layer 16 have opposed surfaces 42 , 44 , one 42 of which contacts the bottom electrode 12 , and the other 44 of which contacts the metal layer 40 .
  • the first portion A of the insulating layer 16 is deposited directly on the bottom electrode 12
  • the oxygen-supplying layer 14 is deposited directly on the portion A
  • the second portion B of the insulating layer 16 is deposited directly on the oxygen-supplying layer 14
  • the metal layer 40 is deposited directly on the portion B
  • the top electrode 26 is deposited or positioned on the metal layer 40 .
  • the layers 14 , 16 , and 40 of the stack 38 may be deposited as planar films with respect to a contact surface 13 of the bottom electrode 12 .
  • surfaces of the respective layers 14 , 16 , and 40 are substantially parallel to the contact surface 13 of the bottom electrode 12 .
  • Suitable deposition techniques for the layers 14 , 16 , and 40 include conventional physical and chemical techniques, including evaporation from a heated source, such as a filament or a Knudsen cell, electron beam (i.e., e-beam) evaporation from a crucible, sputtering from a target, reactive sputtering, other forms of evaporation, chemical vapor deposition (CVD), PECVD, molecular beam deposition, atomic layer deposition, pulse laser deposition, or various other forms of chemical vapor or beam growth from reactive precursors.
  • a heated source such as a filament or a Knudsen cell
  • electron beam (i.e., e-beam) evaporation from a crucible electron beam (i.e., e-beam) evaporation from a crucible
  • sputtering from a target reactive sputtering
  • reactive sputtering other forms of evaporation
  • CVD
  • the oxygen-supplying layer 14 and the insulating layer 16 may be formed of any of the materials previously described.
  • the oxygen-supplying layer 14 may also be further oxidized after deposition by exposing the layer 14 to plasma oxidation, thermal oxidation, or ion implantation of oxygen atoms.
  • the metal used to form the metal layer 40 depends upon the desired switching region 48 (see FIG. 5C ) that is to be formed.
  • the metal layer 40 is formed of the same metal that is used to form the metal oxide layer that makes up switching region 48 .
  • the metal oxide/metal combinations for the switching region 48 /metal layer 40 include titanium dioxide (TiO 2 )/titanium (Ti), tantalum pentoxide (Ta 2 O 5 )/tantalum (Ta), nickel (H) oxide (NiO 2 )/nickel (Ni), zirconium oxide (ZrO 2 )/zirconium (Zr), and hafnium (IV) oxide (HfO 2 )/hafnium (Hf).
  • the top electrode 26 may be formed of any of the materials and by any of the techniques previously discussed for the bottom electrode 12 . While not shown in the cross-sectional view of FIG. 5A , it is to be understood that the top electrode 26 may be positioned such that is crosses the bottom electrode 12 at a non-zero angle (see, e.g., FIG. 6 ).
  • this example of the method further includes patterning the stack 38 to expose a portion of the contact surface 13 of the bottom electrode 12 . Patterning also exposes an edge 46 of the stack, and thus respective edges of each layer 14 , 16 (A and B), 40 , and 26 of the stack 38 .
  • the edge 46 is substantially perpendicular to the surface of the oxygen-supplying layer 14 (see arrow 32 ).
  • FIGS. 5A and 5B illustrate the formation of a single stack 38 and a single edge 46 .
  • the single stack 38 may still be formed, but patterning may be performed so that the single stack 38 is divided into sub-stacks that are physically separated from one another on the contact surface 13 . Each of these sub-stacks has an exposed edge 46 , 46 ′ (see FIG. 6 ).
  • Patterning of the stack 38 may be performed by anisotropic reactive ion etching, reactive ion etching, focused ion beam milling (FIB), laser ablation, or any other wet or dry chemical etching method.
  • the bottom electrode 13 may act as an etch stop.
  • anisotropic reactive ion etching may be particularly desirable because it allows for the selective removal of the layers 14 , 16 (A and B), 40 , and 26 of the stack 38 . It is to be understood that patterning may be performed with or without a mask, depending upon the technique used and/or the number of sub-stacks to be formed.
  • the switching region 48 is then formed along the edge 46 , as shown in FIG. 5C .
  • a metal oxide material is selectively deposited on the contact surface 13 adjacent to the edge 46 .
  • Any suitable selective deposition process described herein may be used (e.g., masking and depositing, conformal growth, etc.)
  • the selective deposition is performed so that a surface 50 of the metal oxide material contacts the edge 46 , and thus contacts each of the portions A, B of insulating layer 16 , the oxygen-supplying layer 14 , the metal layer 40 , and the top electrode 26 .
  • the selectively deposited metal oxide material electrically contacts both the bottom electrode 12 and the top electrode 26 , and thus forms the switching region 48 for this example of the device 10 ′′.
  • the resistive memory device 10 ′′ is formed.
  • a single junction 56 (with a single switching region 48 ) is located at the edge of the intersection of the bottom electrode 12 and the top electrode 26 .
  • the junction 56 is individually addressable by the crossing electrodes 12 and 26 .
  • the resulting device 10 ′′ has the oxygen-supplying layer 14 positioned orthogonally to the switching region 48 and to the current path 30 ′ through the switching region 48 .
  • the entire switching region 48 may be nonconductive. As such, a forming process may be utilized to form conductive channel(s) in the switching region 48 connecting the electrodes 12 and 26 .
  • the conductive channels(s) within the switching region 48 form the current path 30 ′. While the current path 30 is shown by a single arrow, it is to be understood that current may flow through the entire switching region 48 (after electroforming is performed as described herein).
  • An example of the forming process is electroforming, which includes applying a sufficiently high (threshold) voltage across the electrodes 12 and 26 for a sufficient length of time to produce a significant permanent change of electronic conductivity through the switching region 48 .
  • the threshold voltage and the length of time required for the forming process may depend upon the type of material used for the switching region 48 , the bottom electrode 12 , and the top electrode 26 , and the device geometry.
  • oxygen vacancies or ions are created in the metal oxide material making up the switching region 48 .
  • these oxygen vacancies or ions form a path/conductive channel(s) between the top electrode 26 and the bottom electrode 12 .
  • the path/conductive channel(s) is a sub-oxide, which is a metal-rich, conductive filament.
  • the sub-oxide that form include TiO 2-x , Ta 2 O 5-x , NiO 2-x , ZrO 2-x , or HfO 2-x , depending upon the metal oxide material that is used.
  • a capping layer 52 may be selectively deposited along the surface 54 of the switching region 48 .
  • This capping layer 52 may be any suitable oxide material that can serve as an additional oxygen source/sink for the switching region 48 .
  • the device 10 ′′ may be switched at least between ON and OFF states.
  • the oxygen-supplying layer 14 laterally supplies oxygen that oxidizes the conductive channel(s) of sub-oxide in the switching region 48 during OFF-switching (to a high-resistance state), while during ON-switching, the oxygen is laterally driven out of the conductive channel(s) into the oxygen-supplying layer 14 .
  • the switching region 48 may be deposited so as to be initially conducting, or in the ON state. This may be accomplished using thermal annealing during the deposition of the switching region material.
  • the application of a negative pulse can switch the device 10 ′′ to the OFF, or high resistance, state. Thereafter, the device 10 ′′ can be cycled between ON and OFF states by alternately polarized pulses.
  • the device 10 ′′ formed from the example shown in FIGS. 5A through 5C may be included in a crossbar 100 ′, as shown in FIG. 6 .
  • the crossbar 100 ′ is an array of switches wherein the electrodes 12 , 12 ′ in a set of parallel bottom electrodes cross the electrodes 26 , 26 ′ in a set of parallel top electrodes at non-zero angles.
  • the two sets of electrodes 12 , 12 ′ and 26 , 26 ′ are perpendicular to each other. However, this is not a necessary condition, and the two sets of electrodes 12 , 12 ′, 26 , 26 ′ may be offset at any non-zero angle.
  • a device 10 ′′A, 10 ′′B, 10 ′′C, 10 ′′D is formed at the intersection of any two electrodes 12 , 12 ′ and 26 , 26 ′.
  • Each device 10 ′′A, 10 ′′B, 10 ′′C, 10 ′′D includes a respective junction 56 , 56 ′, 56 ′′, 56 ′′′ including a respective switching region 48 , 48 ′, 48 ′′, 48 ′′′.
  • the switching region 48 , 48 ′, 48 ′′, 48 ′′′ at each junction 56 , 56 ′, 56 ′′, 56 ′′′ is individually addressable after initial fabrication (including electroforming) by virtue of the respective electrodes 12 , 26 , or 12 ′, 26 , or 12 , 26 ′, or 12 ′, 26 ′ being in selective electrical contact with the switching region 48 , 48 ′, 48 ′′, 48 ′′′.
  • device 10 ′′C is activated and switched to either the ON state or the OFF state
  • device 10 ′′A is activated and switched to either the ON state or the OFF state.
  • the switching region 48 , 48 ′, 48 ′′, 48 ′′′ positioned outside of the junction 56 , 56 ′, 56 ′′, 56 ′′′ that is being addressed may be under some bias that is insufficient to render a transition in the resistance state of that switching region 48 , 48 ′, 48 ′′, 48 ′′′ outside of the junction 56 , 56 ′, 56 ′′, 56 ′′′.
  • the devices 10 A, 10 B, 10 ′, 10 ′′ may be supported on an insulating layer.
  • the insulating layer may be used alone, or in combination with another substrate.
  • An example of a suitable insulating layer is silicon dioxide (SiO 2 ), and an example of a suitable substrate is a silicon (Si) wafer.
  • the devices 10 A, 10 B, 10 ′, 10 ′′ may be fabricated directly on the insulating layer supported by the substrate.
  • the bottom electrode 12 may be formed and patterned on the insulating layer, and then the other device components may be fabricated thereon in accordance with any of the methods described herein.
  • ranges provided herein include the stated range and any value or sub-range within the stated range.
  • a range from about 2 nm to about 30 nm should be interpreted to include not only the explicitly recited limits of about 2 nm to about 30 nm, but also to include individual values, such as 3.4 nm, 12 nm, 27 nm, etc., and sub-ranges, such as from about 5 nm to about 10 nm, from about 11 nm to about 20 nm, etc.
  • “about” is utilized to describe a value, this is meant to encompass minor variations (up to +/ ⁇ 10%) from the stated value.

Landscapes

  • Engineering & Computer Science (AREA)
  • Manufacturing & Machinery (AREA)
  • Semiconductor Memories (AREA)

Abstract

A resistive memory device includes a bottom electrode and a top electrode crossing the bottom electrode at a non-zero angle. A switching region operatively contacts the bottom electrode and the top electrode. The switching region defines a current path between the bottom electrode and the top electrode in an ON state. An oxygen-supplying layer operatively contacts a portion of the switching region. The oxygen-supplying layer is positioned orthogonally to the current path and to the switching region.

Description

BACKGROUND
Resistive memory elements are programmable to different resistive states by the application of programming energy (e.g., a voltage or current pulse). After a resistive memory element is programmed, the state of the element is readable and remains stable over a specified time period. Resistive memory elements may be configured into large arrays to form resistive memory devices. Resistive memory devices may be used in a variety of applications, such as non-volatile solid state memory, programmable logic, signal processing, control systems, pattern recognition devices, etc. Some examples of resistive memory devices include memristors, phase change memory, and spin-transfer torque. In particular, a single memristor is a passive two-terminal element that maintains a functional relationship between the time integral of current (i.e., charge) and the time integral of voltage. The resistance of the memristor depends on the material, thickness, and the state the device. The resistance of each state also depends on the magnitude and polarity of the voltage applied thereto, and on the length of time that voltage has been applied.
BRIEF DESCRIPTION OF THE DRAWINGS
Features and advantages of examples of the present disclosure will become apparent by reference to the following detailed description and drawings, in which like reference numerals correspond to similar, though perhaps not identical, components. For the sake of brevity, reference numerals or features having a previously described function may or may not be described in connection with other drawings in which they appear.
FIGS. 1A through 1D are cross-sectional views depicting an example of a method for making an example of a resistive memory device;
FIG. 2 is a top view of FIG. 1B;
FIG. 3 is a perspective view of the example resistive memory device formed from the method shown in FIGS. 1A through 1D;
FIGS. 4A through 4D are cross-sectional views depicting another example of the method for making another example of the resistive memory device;
FIGS. 5A through 5C are cross-sectional views depicting yet another example of the method for making yet another example of the resistive memory device; and
FIG. 6 is a perspective view of the resistive memory device formed from the method shown in FIGS. 5A through 5C.
DETAILED DESCRIPTION
Two-terminal memristors and other resistive memory devices may be fabricated with two electrodes and a switching material between the two electrodes. The switching material may include an oxygen-rich layer and an oxygen vacancy/ion source that are stacked between the two electrodes, such that the layers are parallel to one another and to the electrodes. In these devices, current flows in a direction normal to the stacked layers. Electrical switching arises from the coupled motion of electrons and an ionic species (e.g., oxygen vacancies or ions) within the switching material between the two electrodes. More particularly, the ionic species are caused to drift within the switching material to create localized changes in conductivity via modulation of a conductive filament and/or tunnel barrier between two electrodes, which results in a low resistance “ON” state, a high resistance “OFF” state, or intermediate states.
When the previously described devices are formed on the nano-scale (e.g., layer thicknesses ranging from about 1 nm to about 100 nm), it has been found that over time and after repeated switching events, the oxygen in the oxygen-rich layer and the drifting ionic species may intermix within the switching region. Intermixing may cause the oxygen and the ionic species to dilute one other or annihilate one other, which may result in a depletion of both the oxygen and the ionic species. This can lead to degradation of the electrical switching and a reduction in device endurance.
In the examples disclosed herein, an oxygen-supplying layer (i.e., oxygen-rich layer, oxygen reservoir, etc.) is included in addition to the switching region. This oxygen-supplying layer is desirably positioned so that it is orthogonal to the switching region and to the current path through the switching region. By “orthogonal”, it is meant that a surface of the oxygen-supplying layer is substantially perpendicular to i) a surface (e.g., side walls) of the switching region and to ii) a direction of the current path (i.e., conduction path). By “substantially perpendicular,” it is meant that the oxygen-supplying layer is fabricated in a distinct orientation in terms of deposition and patterning geometry, such that an angle between a surface plane of the oxygen-supplying layer and the conduction path are perpendicular or very nearly so (i.e., within ±1° to 30° variance). The orthogonally positioned oxygen-supplying layer provides a sufficient volume of oxygen that is not positioned directly within the current path, but is operatively in contact with and in the vicinity of the switching region. The oxygen is capable of migrating, drifting, etc. from the oxygen reservoir to the switching region and back in response to respective, suitable voltages. As such, the oxygen-supplying layer supplements the oxygen present in an oxygen-rich layer of the switching region. The oxygen-supplying layer is believed to enhance the switching effect as well as prolong the lifespan of the device.
Referring now to FIGS. 1A through 1D, an example of a method for making an example of a resistive memory device 10 (see FIG. 1D) is schematically depicted. As shown in FIG. 1A, at the outset of this method, an oxygen-supplying layer 14 sandwiched between an insulating layer 16 is formed on a bottom electrode 12.
The bottom electrode 12 may be formed of any suitable conductive material (e.g., gold (Au), platinum (Pt), tungsten (W), aluminum (Al), copper (Cu), titanium (Ti), tantalum (Ta), titanium nitride (TiN), tantalum nitride (TaN), etc.), and may have any suitable thickness (e.g., ranging from about 5 nm to about 100 nm). The electrode 12 (as well as top electrodes 26, 26′ discussed below and shown in FIG. 1D) may be a single layer having a single-component composition, a single layer with a multi-component composition, or a multi-layered structure with different materials in each of the layers.
The bottom electrode 12 may be fabricated using any suitable technique, such as photolithography, electron beam lithography, imprint lithography, thermal or e-beam evaporation, sputtering, atomic layer deposition (ALD), or the like. Although the bottom electrode 12 is shown with a rectangular cross-section, it is to be understood that the bottom electrode 12 may also have a circular, an elliptical, or another more complex cross-section. The bottom electrode 12 may also have many different widths or diameters and aspect ratios or eccentricities.
The oxygen-supplying layer 14 sandwiched between portions A, B of the insulating layer 16 form a material stack 15. To form the stack 15, the first portion A of the insulating layer 16 is deposited directly on the bottom electrode 12, the oxygen-supplying layer 14 is deposited directly on the portion A, and the second portion B of the insulating layer 16 is deposited directly on the oxygen-supplying layer 14. Each of the portions A, B, and the oxygen-supplying layer 14 may be initially deposited as planar films with respect to a contact surface 13 of the bottom electrode 12. In other words, surfaces of the respective layers 14 and 16 are substantially parallel to the contact surface 13 of the bottom electrode 12. By “substantially parallel,” it is meant parallel±up to a 30° variance.
Suitable deposition techniques for the oxygen-supplying layer 14 and the portions A, B of the insulating layer 16 include conventional physical and chemical techniques, including evaporation from a heated source, such as a filament or a Knudsen cell, electron beam (i.e., e-beam) evaporation from a crucible, sputtering from a target, reactive sputtering, other forms of evaporation, chemical vapor deposition (CVD), molecular beam deposition, atomic layer deposition, pulse laser deposition, or various other forms of chemical vapor or beam growth from reactive precursors. Appropriate deposition or growth conditions, such as speed and temperature, may be selected to achieve the desirable chemical composition and local atomic structure desired for the layers 14, 16.
The oxygen-supplying layer 14 may also be further oxidized after deposition by exposing the layer 14 to plasma oxidation, thermal oxidation, or ion implantation of oxygen atoms.
Suitable examples of the oxygen-supplying layer 14 include titanium dioxide (TiO2), tantalum pentoxide (Ta2O5), nickel (II) oxide (NiO2), zirconium oxide (ZrO2), or hafnium (IV) oxide (HfO2). It is to be understood that the composition of the oxygen-supplying layer 14 may depend upon the material(s) used to form the switching region(s) 24, 24′ (shown in FIG. 1D). For example, it may be desirable that the oxygen-supplying layer 14 be formed of the same material that is used to form oxygen-rich film(s) (e.g., reference numeral 20, 20′ in FIGS. 1C and 1D) of the switching region(s) 24, 24′ (FIG. 1D).
Examples of suitable materials for the insulating layer 16 include silicon dioxide (SiO2), silicon nitride (Si3N4), spin-on-glass, or aluminum oxide (Al2O3).
The respective thicknesses of each of the portions A, B of the insulating layer 16 and of the oxygen-supplying layer 14 may range anywhere from 2 nm to about 30 nm. The total thickness of the insulating layer 16 and of the oxygen-supplying layer 14 is equivalent to the thickness of the switching region(s) 24, 24′ (FIG. 1D). Generally, the portion A should be thick enough to electrically insulate the bottom electrode 12 from the oxygen-supplying layer 14, and the oxygen-supplying layer 14 should be thick enough so that a sufficient quantity (volume) of oxygen is present.
For each switching region 24, 24′ to be formed on the bottom electrode 12, a corresponding trench 18, 18′ (i.e., hole, via, etc.) is formed in the layers 14, 16. FIG. 1B illustrates two trenches 18, 18′. It is to be understood that if a single two-terminal memristor were to be formed, a single trench 18 would be formed.
The trench(es) 18, 18′ may be formed by patterning the portion B, the oxygen-supplying layer 14, and the portion A so that a hole having a desirable shape is formed therein. The desirable shape of the trench 18, 18′ may be a cylinder, a rectangular prism, a cube, or another geometric shape having side walls 19, 19′ that are substantially perpendicular to the contact surface 13 of the bottom electrode 12.
A top view of FIG. 1B is shown in FIG. 2. As depicted, these example trenches 18, 18′ have a cylindrical shape. As depicted in FIG. 2, the portion B of the insulating layer 16 surrounds each of the trench(es) 18, 18′. While not shown from the top view, it is to be understood that the entire material stack 15 (including the oxygen-supplying layer 14 and both portions A, B of the insulating layer 16) surround each of the trench(es). As such, the oxygen-supplying layer 14 can supply oxygen to or receive oxygen from the entire perimeter of the switching region 24, 24′ that is in contact with the oxygen-supplying layer 14.
As shown in both FIG. 1B and FIG. 2, patterning is performed such that the portion B, the oxygen-supplying layer 14, and the portion A within the patterned area are removed so that the contact surface 13 of the bottom electrode 12 is exposed. As such, the bottom of each trench 18, 18′ is the contact surface 13.
Several techniques may be used to pattern the trench(es) 18, 18′, including anisotropic reactive ion etching, reactive ion etching, focused ion beam milling (FIB), laser ablation, or any other wet or dry chemical etching method. The bottom electrode 13 may act as an etch stop. In an example, anisotropic reactive ion etching may be particularly desirable because it allows for the selective removal of the portion B, the oxygen-supplying layer 14, and the portion A. It is to be understood that patterning may be performed with or without a mask, depending upon the technique used.
Referring now to FIG. 1C, the oxygen-rich film(s) 20, 20′ is formed in each trench 18, 18′. The material used to form the oxygen- rich film 20, 20′ depends upon the desired switching region 24, 24′ that is to be formed. Suitable examples of the oxygen-rich film(s) 20, 20′ include titanium dioxide (TiO2), tantalum pentoxide (Ta2O5), nickel (II) oxide (NiO2), zirconium oxide (ZrO2), or hafnium (IV) oxide (HfO2).
In the example shown in FIGS. 1A through 1D, it is desirable for the oxygen- rich film 20, 20′ to conformally coat the side walls 19, 19′ of the trench 18, 18′ without completely filling the trench 18, 18′. This may be accomplished using conformal deposition.
When conformal deposition is used to form the oxygen- rich film 20, 20′, oxygen-rich film material is conformally deposited. Conformal deposition may be accomplished by conformally growing the material in the trench(es) 18, 18′ so that the resulting oxygen-rich film(s) 20, 20′ is positioned within the trench(es) 18, 18′ adjacent to the side wall(s) 19, 19 and to the exposed contact surface 13. Examples of conformal growth techniques include thermally activated chemical vapor deposition (CVD), plasma enhanced chemical vapor deposition (PECVD), and ALD.
In this example, the hole(s) 21, 21′ automatically form by stopping conformal growth before the oxygen- film film 20, 20′ completely fills the trench 18, 18′. If the hole(s) 21, 21′ are too small after conformal deposition, anisotropic reactive ion etching (or some other suitable method) may be used to remove some of the oxygen-rich film(s) 20, 20′.
Referring now to FIG. 1D, the metal-rich film(s) 22, 22′ is formed in each hole 21, 21′. The material used to form the metal-rich film(s) 22, 22′ depends upon the desired switching region 24, 24′ that is to be formed. The following table provides examples of suitable combinations of oxygen-rich film(s) 20, 20′ and metal-rich film(s) 22, 22′.
OXYGEN-RICH FILM/
METAL-RICH FILM COMBINATIONS
oxygen-rich film material metal-rich film material
titanium dioxide (TiO2) titanium (Ti)
tantalum pentoxide (Ta2O5) tantalum (Ta)
nickel (II) oxide (NiO2) nickel (Ni)
zirconium oxide (ZrO2) zirconium (Zr)
hafnium (IV) oxide (HfO2) hafnium (Hf)
In an example, the deposition of the metal-rich film material is performed selectively so that the metal-rich film material fills the hole 21, 21 and is planar with the surface 17 of the portion B of the insulating layer 16 and with the surface 25 of the oxygen-rich film(s) 20, 20′. In another example, the deposition is performed so that the metal-rich film material fills the hole 21, 21′ and extends onto the surfaces 25 or 25 and 17. In these examples, chemical mechanical polishing (CMP) may be performed to remove excess metal-rich film material and to planarize the components (e.g., B, 20, 20′, 22, 22′).
Deposition of the metal-rich film material forms the metal-rich film(s) 22, 22′ and the switching region(s) 24, 24′ (discussed further below). It is to be understood that the metal- rich film 22, 22′ provides part of the current path 30 through the switching region(s) 24, 24′, and allows current to flow to all or some of the oxygen- rich film 20, 20′ in contact therewith. Under certain electrical or thermal stresses, the metal- rich film 22, 22′ also reacts with and reduces the oxygen- rich films 20, 20′. This reaction and reduction results in the formation of oxygen vacancies, such that a path (conductive channel) for electrical switching through the oxygen- rich films 20, 20′ to the bottom electrode 12 is potentially enabled. This potential electrical switching path is located in the portions of films 20 and 20′ that are in contact with the bottom electrode surface 13. As such, the switching region 24, 24′ includes the metal- rich film 22, 22′ and the portion of the oxygen- rich film 20, 20′ in contact with both the metal- rich film 22, 22′ and the bottom electrode surface 13. It is to be understood, however, that chemical interaction may occur over the entire interface between the oxygen- rich films 20, 20′ and the metal- rich films 22, 22′.
While the current path 30 is shown by a single arrow, it is to be understood that current may flow through the entire switching region 24, 24′ (after electroforming or thermal annealing is performed, as described below).
Once the metal-rich film(s) 22, 22′ are formed, the method further includes forming top electrode(s) 26, 26′ on portions of the material stack 15 and in respective electrical contact with the switching region(s) 24, 24′. The top electrode(s) 26, 26′ is positioned at some non-zero angle with respect to the bottom electrode 12. This positioning prevents shorting of the resulting devices 10A, 10B.
The top electrode 26 is in contact with the metal-rich film 22 of the switching region 24. Similarly, in this example, the top electrode 26′ is in contact with the metal-rich film 22′ of the switching region 24′. As shown in FIG. 1D, the top electrodes 26, 26′ may also contact the oxygen- rich films 20, 20. When multiple switching regions 24, 24′ are formed on a single bottom electrode 12, it is to be understood that respective top electrodes 26, 26′ are formed to be in electrical contact with a single one of the switching regions 24, 24′ and to be electrically isolated from one another.
The top electrode(s) 26, 26′ may be formed of any of the materials and by any of the techniques previously discussed for the bottom electrode 12.
With the addition of top electrode 26, 26, respective resistive memory devices 10A, 10B are formed. Each device 10A, 10B has a single junction 28, 28′ (with a single switching region 24, 24′) located at the intersection of the bottom electrode 12 and the respective top electrode 26, 26′. Each junction 28, 28′ is individually addressable by the respective crossing electrodes 12 and 26 or 12 and 26′.
As illustrated in FIG. 1D, the resulting devices 10A, 10B have the oxygen-supplying layer 14 positioned orthogonally to the switching region(s) 24, 24′ and to the current path 30 through the switching region 24, 24′. More particularly, the surface of the oxygen-supplying layer 14 (see arrow 32) is perpendicular to the surfaces 34, 34′ and 36, 36′ of the respective films 20, 20′, and 22, 22′, and to the surface of the switching region(s) 24, 24′.
Initially, when the device(s) 10A, 10B is/are first fabricated, the entire switching region 24, 24′ may be nonconductive (due in part to the portion of the oxygen- rich film 20, 20′ positioned between the bottom electrode 12 and the metal- rich film 22, 22′). As such, a forming process may be utilized to form the previously mentioned path/conductive channel(s) in the portion of the oxygen- rich film 20, 20′ between the electrode 12 and the respective metal- rich films 22, 22′. Together, the metal- rich film 22, 22′ and the path/conductive channels(s) within the oxygen- rich film 20, 20′ form the current path 30.
An example of the forming process is electroforming, which includes applying a sufficiently high (threshold) voltage across the electrodes 12 and 26 or 12 and 26′ for a sufficient length of time to produce a significant permanent change of electronic conductivity through the portion of the oxygen- rich film 20, 20′ located between the electrode 12 and the metal- rich films 22, 22′. The threshold voltage and the length of time required for the forming process may depend upon the type of material used for the switching region 24, 24′, the bottom electrode 12, and the top electrode(s) 26, 26′, and the device geometry.
During the electroforming process, oxygen vacancies or ions are created in the oxygen- rich film 20, 20′. Under an electric field applied to the bottom electrode 12, these oxygen vacancies or ions drift toward the bottom electrode 12. This forms a localized path/conductive channel(s) of sub-oxide in the oxygen- rich film 20, 20′. The sub-oxide is a metal-rich, conductive filament. Examples of the sub-oxide that form include TiO2-x, Ta2O5-x, NiO2-x, ZrO2-x, or HfO2-x, depending upon the composition of the oxygen- rich film 20, 20′.
After electroforming, the device 10A, 10B may be switched at least between ON and OFF states. In the example shown in FIG. 1D, the oxygen-supplying layer 14 laterally supplies oxygen that oxidizes the path/conductive channel(s) of sub-oxide in the oxygen- rich film 20, 20′ during OFF-switching (to a high-resistance state), while during ON-switching, the oxygen is laterally driven out of the conductive channel(s) into the oxygen-supplying layer 14.
Alternatively to electroforming, a thermal anneal may be performed during or after device 10A, 10B fabrication. The thermal annealing process may induce chemical reactions or diffusion of metal and oxygen atoms between the films 22, 22′ and 20, 20′ to the degree that the oxygen- rich films 20, 20′ become metallic in composition, and thus electrically conducting, prior to any applied electrical stress. This is often referred to as an “initially ON state” device 10, which may be desirable because it does not require high forming voltages. In this case, the application of a negative pulse can switch the device to the OFF, or high resistance, state. In this example, the oxygen-supplying layer 14 also laterally supplies oxygen that oxidizes the metallic composition of the oxygen- rich film 20, 20′ during OFF-switching (to a high-resistance state), while during ON-switching, the oxygen is laterally driven out of the oxygen- rich film 20, 20′ into the oxygen-supplying layer 14.
The devices 10A, 10B formed from the example shown in FIGS. 1A through 1D may be included in a crossbar 100, as shown in FIG. 3. Generally, the crossbar 100 is an array of switches wherein the electrodes 12, 12′ in a set of parallel bottom electrodes cross the electrodes 26, 26′ in a set of parallel top electrodes at non-zero angles. In many instances, the two sets of electrodes 12, 12′ and 26, 26′ are perpendicular to each other. However, this is not a necessary condition, and the two sets of electrodes 12, 12′, 26, 26′ may be offset at any non-zero angle.
In the crossbar 100, a device 10A, 10B, 10C, 10D is formed at the intersection of any two electrodes 12, 12′ and 26, 26′. Each device 10A, 10B, 10C, 10D includes a respective junction 28, 28′, 28″, 28′″ including a respective switching region 24, 24′, 24″, 24′″. The switching region 24, 24′, 24″, 24′″ at each junction 28, 28′, 28″, 28′″ is individually addressable after initial fabrication (including electroforming) by virtue of the respective electrodes 12, 26, or 12′, 26, or 12, 26′, or 12′, 26′ being in selective electrical contact with the switching region 24, 24, 24″, 24′″. For example, if electrodes 12′ and 26′ are addressed with an appropriate voltage and polarity, device 10D is activated and switched to either the ON state or the OFF state, and if electrodes 12 and 26 are addressed with an appropriate voltage and polarity, device 10A is activated and switched to either the ON state or the OFF state. In the crossbar 100, it is to be understood that when one or more individual devices 10A, 10B, 10C, 10D is/are addressed, the switching region 24, 24′, 24″, 24′″ positioned outside of the junction 28, 28′, 28″, 28′″ that is being addressed may be under some bias that is insufficient to render a transition in the resistance state of that switching region 24, 24′, 2424′″ outside of the junction 28, 28′, 28″, 28′″.
Referring now to FIGS. 4A through 4D, another example of the method for forming another example of the resistive memory device 10′ (FIG. 4D) is shown. In this example, a single two-terminal device is generated, but it is to be understood that multiple devices may be formed on a single bottom electrode 12, as long as the switching region and top electrode of each of the multiple devices are electrically isolated from the switching region and top electrode of each other device.
As shown in FIG. 4A, in this example of the method, the metal-rich film 22 is first formed directly on the bottom electrode 12. As such, the metal-rich film 22 is in electrical contact with the bottom electrode 12. It is to be understood that any of the materials and methods for forming the bottom electrode 12 described in reference to FIGS. 1A through 1D may be used in this example.
The metal-rich film 22 may be formed of any of the materials previously described. In this example, the metal-rich film 22 may be fabricated using any suitable technique, such as photolithography, electron beam lithography, imprint lithography, thermal or e-beam evaporation, sputtering, atomic layer deposition (ALD), or the like.
In the example shown in FIG. 4A, the metal-rich film 22 has a pillar-like geometry that protrudes outward from the contact surface 13 of the bottom electrode 12. The pillar-like geometry has a surface (side walls) 36 that is substantially perpendicular to the contact surface 13. The pillar-like geometry may be a cylinder, a rectangular prism, a cube, or another geometric shape having the surface 36 that is substantially perpendicular to the contact surface 13 of the bottom electrode 12.
In FIG. 4B, the oxygen-rich film 20 is deposited on the exposed surfaces of the metal-rich film 22. It is to be understood that any of the materials and methods for forming the oxygen-rich film 20 described in reference to FIGS. 1A through 1D may be used in this example. In an example, conformal growth techniques may be used so that additional patterning step(s) are not required.
Together, the metal-rich film 22 and the portion of the oxygen-rich film 20 between the metal-rich film 22 and a subsequently formed top electrode 26 form the switching region 24.
As shown in FIG. 4C, after the oxygen-rich film 20 is formed, the material stack 15, including the oxygen-supplying layer 14 sandwiched by the portions A, B of the insulating layer 16, is formed to surround the oxygen-rich film 20 (and thus the switching region 24). The oxygen-supplying layer 14 and the insulating layer 16 may be formed of any of the materials previously described.
In this example, a mask may be used in combination with a suitable deposition technique, some of which are described herein in reference to FIG. 1A. When used, the mask protects the top surface of the oxygen-rich film 20, but allows the first portion A of the insulating layer 16 to be directly deposited on the exposed portions of the contact surface 13, the oxygen-supplying layer 14 to be directly deposited on the portion A, and the second portion B of the insulating layer 16 to be directly deposited on the oxygen-supplying layer 14. If a conformal growth process is used to form the stack 15, the mask may not be used.
In this example, it is believed that oxygen-supplying layer 14 may be formed using a directional deposition technique, such as e-beam evaporation or another like process. Once deposited, the layer 14 may be further oxidized using plasma oxidation, thermal oxidation, or ion implantation of oxygen atoms.
Each layer 14, 16 of the stack 15 surrounds and is in contact with the oxygen-rich film 20. As such, the oxygen-supplying layer 14 can supply oxygen to or receive oxygen from the entire perimeter of the switching region 24, 24 that is in contact with the oxygen-supplying layer 14.
As shown in FIG. 4C, the oxygen-rich film 20 forms a planar surface with the portion B of the insulating layer 16. Upon this planar surface, the top electrode 26 is formed so that it is at least in contact with the oxygen-rich film 20. The top electrode 26 is shown in FIG. 4D. It is to be understood that any of the materials and methods for forming the top electrode 26 described in reference to FIGS. 1A through 1D may be used in this example. While not shown in the cross-section of FIG. 4D, it is to be understood that the top electrode 26 is fabricated to cross the bottom electrode 12 at some non-zero angle.
With the addition of the top electrode 26, the resistive memory device 10′ is formed. This device 10′ has a single junction 28 (with a single switching region 24) located at the intersection of the bottom electrode 12 and the top electrode 26. As such, the junction 28 is individually addressable.
As illustrated in FIG. 4D, the resulting device 10′ has the oxygen-supplying layer 14 positioned orthogonally to the switching region 24 and to the current path 30 through the switching region 24. More particularly, the surface of the oxygen-supplying layer 14 (see arrow 32) is substantially perpendicular to the surfaces 34 and 36 of the respective films 20 and 22 of the switching region(s) 24.
Similar to the device(s) 10A, 10B, when the device 10′ is initially fabricated, the entire switching region 24 may be nonconductive (due in part to the portion of the oxygen-rich film 20 positioned between the top electrode 26 and the metal-rich film 22). As such, electroforming may be utilized to form the path/conductive channel(s) in the oxygen-rich film 20 between the respective electrodes 12 and 26 or 12 and 26′ or thermal annealing may be used to render the oxygen-rich film 20 metallic in composition.
The device 10′ may be switched at least between ON and OFF states. In the example shown in FIG. 4D, the oxygen-supplying layer 14 laterally supplies oxygen that oxidizes the path/conductive channel(s) of sub-oxide in the oxygen-rich film 20 or oxidizes the metallic composition of the oxygen- rich film 20, 20′ during OFF-switching (to a high-resistance state), while during ON-switching, the oxygen is laterally driven out of the oxygen- rich film 20, 20′ into the oxygen-supplying layer 14.
The device 10′ formed from the example shown in FIGS. 4A through 4D may be included in a crossbar (not shown), similar to the crossbar 100 shown in FIG. 3.
Referring now to FIGS. 5A through 5C, still another example of the method for making another example of the resistive memory device 10″ (see FIG. 5C) is schematically depicted. As shown in FIG. 5A, at the outset of this method, a stack 38 of planar layers is formed on the bottom electrode 12. It is to be understood that any of the materials and methods for forming the bottom electrode 12 described in reference to FIGS. 1A through 1D may be used in this example.
The stack 38 includes the oxygen-supplying layer 14 sandwiched between portions A, B of the insulating layer 16, a metal layer 40, and a top electrode 26. The portions A, B of the insulating layer 16 have opposed surfaces 42, 44, one 42 of which contacts the bottom electrode 12, and the other 44 of which contacts the metal layer 40.
To form the stack 38, the first portion A of the insulating layer 16 is deposited directly on the bottom electrode 12, the oxygen-supplying layer 14 is deposited directly on the portion A, the second portion B of the insulating layer 16 is deposited directly on the oxygen-supplying layer 14, the metal layer 40 is deposited directly on the portion B, and the top electrode 26 is deposited or positioned on the metal layer 40.
The layers 14, 16, and 40 of the stack 38 may be deposited as planar films with respect to a contact surface 13 of the bottom electrode 12. In other words, surfaces of the respective layers 14, 16, and 40 are substantially parallel to the contact surface 13 of the bottom electrode 12. Suitable deposition techniques for the layers 14, 16, and 40 include conventional physical and chemical techniques, including evaporation from a heated source, such as a filament or a Knudsen cell, electron beam (i.e., e-beam) evaporation from a crucible, sputtering from a target, reactive sputtering, other forms of evaporation, chemical vapor deposition (CVD), PECVD, molecular beam deposition, atomic layer deposition, pulse laser deposition, or various other forms of chemical vapor or beam growth from reactive precursors. Appropriate deposition or growth conditions, such as speed and temperature, may be selected to achieve the desirable chemical composition and local atomic structure desired for the layers 14, 16.
The oxygen-supplying layer 14 and the insulating layer 16 may be formed of any of the materials previously described.
The oxygen-supplying layer 14 may also be further oxidized after deposition by exposing the layer 14 to plasma oxidation, thermal oxidation, or ion implantation of oxygen atoms.
The metal used to form the metal layer 40 depends upon the desired switching region 48 (see FIG. 5C) that is to be formed. In an example, the metal layer 40 is formed of the same metal that is used to form the metal oxide layer that makes up switching region 48. Examples of the metal oxide/metal combinations for the switching region 48/metal layer 40 include titanium dioxide (TiO2)/titanium (Ti), tantalum pentoxide (Ta2O5)/tantalum (Ta), nickel (H) oxide (NiO2)/nickel (Ni), zirconium oxide (ZrO2)/zirconium (Zr), and hafnium (IV) oxide (HfO2)/hafnium (Hf).
The top electrode 26 may be formed of any of the materials and by any of the techniques previously discussed for the bottom electrode 12. While not shown in the cross-sectional view of FIG. 5A, it is to be understood that the top electrode 26 may be positioned such that is crosses the bottom electrode 12 at a non-zero angle (see, e.g., FIG. 6).
As shown in FIG. 5B, this example of the method further includes patterning the stack 38 to expose a portion of the contact surface 13 of the bottom electrode 12. Patterning also exposes an edge 46 of the stack, and thus respective edges of each layer 14, 16 (A and B), 40, and 26 of the stack 38. The edge 46 is substantially perpendicular to the surface of the oxygen-supplying layer 14 (see arrow 32).
FIGS. 5A and 5B illustrate the formation of a single stack 38 and a single edge 46. When multiple switching regions 48 are to be formed on a single bottom electrode 12, the single stack 38 may still be formed, but patterning may be performed so that the single stack 38 is divided into sub-stacks that are physically separated from one another on the contact surface 13. Each of these sub-stacks has an exposed edge 46, 46′ (see FIG. 6).
Patterning of the stack 38 may be performed by anisotropic reactive ion etching, reactive ion etching, focused ion beam milling (FIB), laser ablation, or any other wet or dry chemical etching method. The bottom electrode 13 may act as an etch stop. In an example, anisotropic reactive ion etching may be particularly desirable because it allows for the selective removal of the layers 14, 16 (A and B), 40, and 26 of the stack 38. It is to be understood that patterning may be performed with or without a mask, depending upon the technique used and/or the number of sub-stacks to be formed.
The switching region 48 is then formed along the edge 46, as shown in FIG. 5C. In this example, a metal oxide material is selectively deposited on the contact surface 13 adjacent to the edge 46. Any suitable selective deposition process described herein may be used (e.g., masking and depositing, conformal growth, etc.) The selective deposition is performed so that a surface 50 of the metal oxide material contacts the edge 46, and thus contacts each of the portions A, B of insulating layer 16, the oxygen-supplying layer 14, the metal layer 40, and the top electrode 26. The selectively deposited metal oxide material electrically contacts both the bottom electrode 12 and the top electrode 26, and thus forms the switching region 48 for this example of the device 10″.
With the addition of the switching region 48, the resistive memory device 10″ is formed. In this example of the device 10″, a single junction 56 (with a single switching region 48) is located at the edge of the intersection of the bottom electrode 12 and the top electrode 26. The junction 56 is individually addressable by the crossing electrodes 12 and 26.
Furthermore, the resulting device 10″ has the oxygen-supplying layer 14 positioned orthogonally to the switching region 48 and to the current path 30′ through the switching region 48.
Initially, when the device 10″ is first fabricated, the entire switching region 48 may be nonconductive. As such, a forming process may be utilized to form conductive channel(s) in the switching region 48 connecting the electrodes 12 and 26. The conductive channels(s) within the switching region 48 form the current path 30′. While the current path 30 is shown by a single arrow, it is to be understood that current may flow through the entire switching region 48 (after electroforming is performed as described herein).
An example of the forming process is electroforming, which includes applying a sufficiently high (threshold) voltage across the electrodes 12 and 26 for a sufficient length of time to produce a significant permanent change of electronic conductivity through the switching region 48. The threshold voltage and the length of time required for the forming process may depend upon the type of material used for the switching region 48, the bottom electrode 12, and the top electrode 26, and the device geometry.
During the electroforming process, oxygen vacancies or ions are created in the metal oxide material making up the switching region 48. Under an electric field applied to the bottom electrode 12, these oxygen vacancies or ions form a path/conductive channel(s) between the top electrode 26 and the bottom electrode 12. The path/conductive channel(s) is a sub-oxide, which is a metal-rich, conductive filament. Examples of the sub-oxide that form include TiO2-x, Ta2O5-x, NiO2-x, ZrO2-x, or HfO2-x, depending upon the metal oxide material that is used.
After electroforming, a capping layer 52 may be selectively deposited along the surface 54 of the switching region 48. This capping layer 52 may be any suitable oxide material that can serve as an additional oxygen source/sink for the switching region 48.
Also after electroforming, the device 10″ may be switched at least between ON and OFF states. In the example shown in FIG. 5C, the oxygen-supplying layer 14 laterally supplies oxygen that oxidizes the conductive channel(s) of sub-oxide in the switching region 48 during OFF-switching (to a high-resistance state), while during ON-switching, the oxygen is laterally driven out of the conductive channel(s) into the oxygen-supplying layer 14.
Alternately, the switching region 48 may be deposited so as to be initially conducting, or in the ON state. This may be accomplished using thermal annealing during the deposition of the switching region material. In this example, the application of a negative pulse can switch the device 10″ to the OFF, or high resistance, state. Thereafter, the device 10″ can be cycled between ON and OFF states by alternately polarized pulses.
The device 10″ formed from the example shown in FIGS. 5A through 5C may be included in a crossbar 100′, as shown in FIG. 6. Similar to the crossbar 100, the crossbar 100′ is an array of switches wherein the electrodes 12, 12′ in a set of parallel bottom electrodes cross the electrodes 26, 26′ in a set of parallel top electrodes at non-zero angles. In many instances, the two sets of electrodes 12, 12′ and 26, 26′ are perpendicular to each other. However, this is not a necessary condition, and the two sets of electrodes 12, 12′, 26, 26′ may be offset at any non-zero angle.
In the crossbar 100′, a device 10″A, 10″B, 10″C, 10″D is formed at the intersection of any two electrodes 12, 12′ and 26, 26′. Each device 10″A, 10″B, 10″C, 10″D includes a respective junction 56, 56′, 56″, 56′″ including a respective switching region 48, 48′, 48″, 48′″. The switching region 48, 48′, 48″, 48′″ at each junction 56, 56′, 56″, 56′″ is individually addressable after initial fabrication (including electroforming) by virtue of the respective electrodes 12, 26, or 12′, 26, or 12, 26′, or 12′, 26′ being in selective electrical contact with the switching region 48, 48′, 48″, 48′″. For example, if electrodes 12′ and 26′ are addressed with an appropriate voltage and polarity, device 10″C is activated and switched to either the ON state or the OFF state, and if electrodes 12 and 26 are addressed with an appropriate voltage and polarity, device 10″A is activated and switched to either the ON state or the OFF state. In the crossbar 100′, it is to be understood that when one or more individual devices 10″A, 10″B, 10″C, 10″D is/are addressed, the switching region 48, 48′, 48″, 48′″ positioned outside of the junction 56, 56′, 56″, 56′″ that is being addressed may be under some bias that is insufficient to render a transition in the resistance state of that switching region 48, 48′, 48″, 48′″ outside of the junction 56, 56′, 56″, 56′″.
While not shown in the examples disclosed herein, it is to be understood that the devices 10A, 10B, 10′, 10″ (whether in the form of a single two-terminal memristor or a crossbar 100, 100′) may be supported on an insulating layer. The insulating layer may be used alone, or in combination with another substrate. An example of a suitable insulating layer is silicon dioxide (SiO2), and an example of a suitable substrate is a silicon (Si) wafer. As an example, the devices 10A, 10B, 10′, 10″ may be fabricated directly on the insulating layer supported by the substrate. For example, the bottom electrode 12 may be formed and patterned on the insulating layer, and then the other device components may be fabricated thereon in accordance with any of the methods described herein.
It is to be understood that the components of the examples disclosed herein may be positioned in a number of different orientations, and any directional terminology used in relation to the orientation of the components is used for purposes of illustration and is in no way limiting, unless specified otherwise. Directional terminology includes words such as “top,” “bottom,” etc.
Reference throughout the specification to “one example”, “another example”, “an example”, and so forth, means that a particular element (e.g., feature, structure, and/or characteristic) described in connection with the example is included in at least one example described herein, and may or may not be present in other examples. In addition, it is to be understood that the described elements for any example may be combined in any suitable manner in the various examples unless the context clearly dictates otherwise.
It is to be understood that the ranges provided herein include the stated range and any value or sub-range within the stated range. For example, a range from about 2 nm to about 30 nm should be interpreted to include not only the explicitly recited limits of about 2 nm to about 30 nm, but also to include individual values, such as 3.4 nm, 12 nm, 27 nm, etc., and sub-ranges, such as from about 5 nm to about 10 nm, from about 11 nm to about 20 nm, etc. Furthermore, when “about” is utilized to describe a value, this is meant to encompass minor variations (up to +/−10%) from the stated value.
In describing and claiming the examples disclosed herein, the singular forms “a”, “an”, and “the” include plural referents unless the context clearly dictates otherwise.
While several examples have been described in detail, it will be apparent to those skilled in the art that the disclosed examples may be modified. Therefore, the foregoing description is to be considered non-limiting.

Claims (15)

What is claimed is:
1. A resistive memory device, comprising:
a bottom electrode;
a top electrode crossing the bottom electrode at a non-zero angle;
a switching region operatively contacting the bottom electrode and the top electrode, the switching region defining a current path between the bottom electrode and the top electrode in an ON state; and
an oxygen-supplying layer operatively contacting a portion of the switching region, the oxygen-supplying layer being positioned orthogonally to the current path and to the switching region.
2. The resistive memory device as defined in claim 1, further comprising an insulating layer sandwiching the oxygen-supplying layer to form a stack between the bottom electrode and the top electrode, the stack surrounding at least a portion of the switching region.
3. The resistive memory device as defined in claim 2 wherein the switching region includes:
an oxygen-rich film in contact with the stack, the top electrode, and the bottom electrode; and
a metal-rich film in contact with the oxygen-rich film and the top electrode.
4. The resistive memory device as defined in claim 2 wherein the switching region includes:
an oxygen-rich film in contact with the stack, the top electrode, and the bottom electrode; and
a metal-rich film in contact with the oxygen-rich film and the bottom electrode.
5. The resistive memory device as defined in claim 1 wherein:
the top electrode is part of a stack that further includes:
an insulating layer sandwiching the oxygen-supplying layer and having two opposed surfaces; and
a metal layer positioned between one of the two opposed surfaces of the insulating layer and the top electrode;
wherein another of the two opposed surfaces of the insulating layer contacts the bottom electrode; and
the switching region is positioned on the bottom electrode and has a surface that contacts an edge of the stack such that the switching region contacts an edge of each of the top electrode, the insulating layer, the oxygen-supplying layer, and the metal layer.
6. The resistive memory device as defined in claim 5 wherein the switching region is a metal oxide.
7. The resistive memory device as defined in claim 5, further comprising a capping layer contacting another surface of the switching region.
8. The resistive memory device as defined in claim 1, further comprising:
a second top electrode electrically isolated from the first top electrode and crossing the bottom electrode at a non-zero angle; and
a second switching region electrically isolated from the switching region and operatively contacting the bottom electrode and the second top electrode, the second switching region defining another current path between the bottom electrode and the second top electrode in an ON state;
wherein the oxygen-supplying layer operatively contacts a portion of the second switching region, and wherein the oxygen-supplying layer is positioned orthogonally to the other current path and to the second switching region.
9. A crossbar, comprising:
an array of parallel bottom electrodes;
an array of parallel top electrodes crossing the bottom electrodes at a non-zero angle;
a junction formed at each intersection of one of the bottom electrodes and one of the top electrodes;
a switching region at each junction, the switching region defining a current path between the one of the bottom electrodes and the one of the top electrodes in an ON state; and
an oxygen-supplying layer operatively contacting a portion of each switching region, the oxygen-supplying layer being positioned orthogonally to the current paths and to the switching regions.
10. A method for making a resistive memory device, the method comprising:
forming a bottom electrode;
forming an oxygen-supplying layer on the bottom electrode;
forming an insulating layer on the oxygen-supplying layer, wherein the oxygen-supplying layer is sandwiched between the insulating layer and the bottom electrode, the oxygen-supplying layer being substantially parallel to a contact surface of the bottom electrode;
forming a switching region such that the switching region operatively contacts the contact surface of the bottom electrode, and is orthogonal to the contact surface of the bottom electrode; and
forming a top electrode such that is crosses the bottom electrode at a non-zero angle and operatively contacts the switching region.
11. The method as defined in claim 10 wherein:
forming the oxygen-supplying layer sandwiched between the insulating layer includes:
depositing a portion of the insulating layer on the contact surface of the bottom electrode;
depositing the oxygen-supplying layer on the portion of the insulating layer; and
depositing another portion of the insulating layer on the oxygen-supplying layer;
forming the switching region includes:
forming a trench in the oxygen-supplying layer sandwiched between the insulating layer such that a portion of the contact surface of the bottom electrode is exposed;
conformally depositing an oxygen-rich film on exposed surfaces of the trench; and
selectively depositing a metal-rich film to fill the trench; and
the top electrode contacts the metal-rich film of the switching region.
12. The method as defined in claim 10, further comprising exposing the switching region to electroforming or thermal annealing.
13. The method as defined in claim 10 wherein:
forming the switching region includes:
selectively depositing a metal-rich film on a portion of the contact surface of the bottom electrode such that the metal-rich film protrudes out from the contact surface; and
conformally depositing an oxygen-rich film on exposed surfaces of the metal-rich film;
forming the oxygen-supplying layer sandwiched between the insulating layer includes:
selectively depositing a portion of the insulating layer on the contact surface of the bottom electrode such that the portion surrounds the oxygen-rich film of the switching region;
directionally depositing the oxygen-supplying layer on the portion of the insulating layer; and
selectively depositing an other portion of the insulating layer on the oxygen-supplying layer; and
the top electrode contacts the oxygen-rich film of the switching region.
14. The method as defined in claim 10 wherein:
forming the oxygen-supplying layer sandwiched between the insulating layer includes:
depositing a portion of the insulating layer on the contact surface of the bottom electrode;
depositing the oxygen-supplying layer on the portion of the insulating layer; and
depositing another portion of the insulating layer on the oxygen-supplying layer;
the method further comprises forming a metal layer on the other portion of the insulating layer; and
the top electrode is formed on the metal layer.
15. The method as defined in claim 14 wherein:
the portion of the insulating layer, the oxygen-supplying layer, the other portion of the insulating layer, the metal layer, and the top electrode form a stack;
the method further comprises patterning the stack to expose a portion of the contact surface, and to expose an edge of each of the portion of the insulating layer, the oxygen-supplying layer, the other portion of the insulating layer, the metal layer, and the top electrode; and
forming the switching region includes selectively depositing a metal oxide on the exposed portion of the contact surface and along the edges of each of the portion of the insulating layer, the oxygen-supplying layer, the other portion of the insulating layer, the metal layer, and the top electrode.
US15/305,599 2014-04-29 2014-04-29 Resistive memory devices with an oxygen-supplying layer Expired - Fee Related US9847482B2 (en)

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
PCT/US2014/035911 WO2015167468A1 (en) 2014-04-29 2014-04-29 Resistive memory devices with an oxygen-supplying layer

Publications (2)

Publication Number Publication Date
US20170047516A1 US20170047516A1 (en) 2017-02-16
US9847482B2 true US9847482B2 (en) 2017-12-19

Family

ID=54359024

Family Applications (1)

Application Number Title Priority Date Filing Date
US15/305,599 Expired - Fee Related US9847482B2 (en) 2014-04-29 2014-04-29 Resistive memory devices with an oxygen-supplying layer

Country Status (2)

Country Link
US (1) US9847482B2 (en)
WO (1) WO2015167468A1 (en)

Cited By (4)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US11239417B1 (en) 2020-09-09 2022-02-01 Winbond Electronics Corp. Resistive random access memory and method of manufacturing the same
US11502131B2 (en) 2019-11-25 2022-11-15 Winbond Electronics Corp. Resistive random access memory device and manufacturing method thereof
US11647680B2 (en) 2020-06-11 2023-05-09 International Business Machines Corporation Oxide-based resistive memory having a plasma-exposed bottom electrode
US11856878B2 (en) 2021-11-06 2023-12-26 International Business Machines Corporation High-density resistive random-access memory array with self-aligned bottom electrode contact

Families Citing this family (3)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
CN109920908B (en) * 2017-12-13 2023-07-11 有研工程技术研究院有限公司 Resistive random access memory with ultrathin conversion function layer and preparation method thereof
CN112635661B (en) * 2019-10-09 2023-08-01 联华电子股份有限公司 Multi-bit variable resistance memory cell and method of forming the same
CN113097381B (en) * 2019-12-23 2023-10-17 华邦电子股份有限公司 Resistive memory device and method of manufacturing the same

Citations (12)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20090250681A1 (en) * 2008-04-08 2009-10-08 John Smythe Non-Volatile Resistive Oxide Memory Cells, Non-Volatile Resistive Oxide Memory Arrays, And Methods Of Forming Non-Volatile Resistive Oxide Memory Cells And Memory Arrays
US20100314602A1 (en) 2009-06-10 2010-12-16 Kensuke Takano Nonvolatile memory device and method for manufacturing same
US20110074539A1 (en) 2009-04-14 2011-03-31 Kiyotaka Tsuji Variable resistance element and manufacturing method of the same
US20120068137A1 (en) * 2010-09-17 2012-03-22 Hwang Yun-Taek Switching device and memory device including the same
WO2012177265A1 (en) 2011-06-24 2012-12-27 Hewlett-Packard Development Company, L.P. High-reliability high-speed memristor
WO2013012423A1 (en) 2011-07-20 2013-01-24 Hewlett-Packard Development Company, L.P. Memristor structure with a dopant source
JP2013089789A (en) 2011-10-19 2013-05-13 Toshiba Corp Memory device and manufacturing method therefor
WO2013073993A2 (en) 2011-11-14 2013-05-23 Федеральное Государственное Бюджетное Учреждение "Федеральное Агентство По Правовой Защите Результатов Интеллектуальной Деятельности Военного, Специального И Двойного Назначения" (Фгбу "Фаприд") Memristor based on a mixed metal oxide
US20130175497A1 (en) 2010-09-27 2013-07-11 Hewlett-Packard Development Company, L.P. Device structure for long endurance memristors
US8537592B2 (en) 2011-04-15 2013-09-17 Micron Technology, Inc. Arrays of nonvolatile memory cells and methods of forming arrays of nonvolatile memory cells
US8581224B2 (en) 2012-01-20 2013-11-12 Micron Technology, Inc. Memory cells
JP5340508B1 (en) 2011-11-17 2013-11-13 パナソニック株式会社 Resistance variable nonvolatile memory device and manufacturing method thereof

Patent Citations (12)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20090250681A1 (en) * 2008-04-08 2009-10-08 John Smythe Non-Volatile Resistive Oxide Memory Cells, Non-Volatile Resistive Oxide Memory Arrays, And Methods Of Forming Non-Volatile Resistive Oxide Memory Cells And Memory Arrays
US20110074539A1 (en) 2009-04-14 2011-03-31 Kiyotaka Tsuji Variable resistance element and manufacturing method of the same
US20100314602A1 (en) 2009-06-10 2010-12-16 Kensuke Takano Nonvolatile memory device and method for manufacturing same
US20120068137A1 (en) * 2010-09-17 2012-03-22 Hwang Yun-Taek Switching device and memory device including the same
US20130175497A1 (en) 2010-09-27 2013-07-11 Hewlett-Packard Development Company, L.P. Device structure for long endurance memristors
US8537592B2 (en) 2011-04-15 2013-09-17 Micron Technology, Inc. Arrays of nonvolatile memory cells and methods of forming arrays of nonvolatile memory cells
WO2012177265A1 (en) 2011-06-24 2012-12-27 Hewlett-Packard Development Company, L.P. High-reliability high-speed memristor
WO2013012423A1 (en) 2011-07-20 2013-01-24 Hewlett-Packard Development Company, L.P. Memristor structure with a dopant source
JP2013089789A (en) 2011-10-19 2013-05-13 Toshiba Corp Memory device and manufacturing method therefor
WO2013073993A2 (en) 2011-11-14 2013-05-23 Федеральное Государственное Бюджетное Учреждение "Федеральное Агентство По Правовой Защите Результатов Интеллектуальной Деятельности Военного, Специального И Двойного Назначения" (Фгбу "Фаприд") Memristor based on a mixed metal oxide
JP5340508B1 (en) 2011-11-17 2013-11-13 パナソニック株式会社 Resistance variable nonvolatile memory device and manufacturing method thereof
US8581224B2 (en) 2012-01-20 2013-11-12 Micron Technology, Inc. Memory cells

Non-Patent Citations (2)

* Cited by examiner, † Cited by third party
Title
International Searching Authority, The International Search Report and the Written Opinion, Jan. 19, 2015, 13 Pages.
Strachan, J. P. et al., Characterization of Electroforming-free Titanium Dioxide Memristors, Aug. 7, 2013, 6 pages, < http://www.beilstein-journals.org/bjnano/single/articleFullText.htm?publicId=2190-4286-4-55 >.

Cited By (4)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US11502131B2 (en) 2019-11-25 2022-11-15 Winbond Electronics Corp. Resistive random access memory device and manufacturing method thereof
US11647680B2 (en) 2020-06-11 2023-05-09 International Business Machines Corporation Oxide-based resistive memory having a plasma-exposed bottom electrode
US11239417B1 (en) 2020-09-09 2022-02-01 Winbond Electronics Corp. Resistive random access memory and method of manufacturing the same
US11856878B2 (en) 2021-11-06 2023-12-26 International Business Machines Corporation High-density resistive random-access memory array with self-aligned bottom electrode contact

Also Published As

Publication number Publication date
WO2015167468A1 (en) 2015-11-05
US20170047516A1 (en) 2017-02-16

Similar Documents

Publication Publication Date Title
US9847482B2 (en) Resistive memory devices with an oxygen-supplying layer
US9847378B2 (en) Resistive memory devices with a multi-component electrode
CN106252505B (en) RRAM device and method
US7985962B2 (en) Memristive device
US10056545B2 (en) Sidewall-type memory cell
JP6344243B2 (en) Switching element and method for manufacturing semiconductor switching device
US10312439B2 (en) Manufacturing method for a nonvolatile resistive switching memory device
TWI595484B (en) Nonvolatile memory device
US20120104351A1 (en) Non-volatile memory cell, non-volatile memory cell array, and method of manufacturing the same
EP2361438B1 (en) Electrically actuated device and method of controlling the formation of dopants therein
US8916847B2 (en) Variable resistance memory device and method for fabricating the same
US20140158973A1 (en) Nitride-based memristors
KR20170106974A (en) Resistive memory devices and arrays
KR20140069663A (en) Variable resistance memory device and method for fabricating the same
JP2017055082A (en) Manufacturing method for nonvolatile storage device
US20120085985A1 (en) Electrically actuated device
JPWO2011013255A1 (en) Nonvolatile memory device
US20160315256A1 (en) V-shape resistive memory element
US20190280203A1 (en) Oxide-based resistive non-volatile memory cell and method for manufacturing same
KR100986018B1 (en) Resistance RAM Device and Method for forming of Resistance RAM Device
US9601689B2 (en) Memory device
US10615339B2 (en) Variable resistance element and method for fabricating the variable resistance element
KR20100133761A (en) Resistive random access memory device and method for fabricating the same
US20210028230A1 (en) Crossbar array circuit with 3d vertical rram
US20220254833A1 (en) Semiconductor memory devices

Legal Events

Date Code Title Description
AS Assignment

Owner name: HEWLETT-PACKARD DEVELOPMENT COMPANY, L.P., TEXAS

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:CHO, HANS S.;REEL/FRAME:040080/0211

Effective date: 20140506

Owner name: HEWLETT PACKARD ENTERPRISE DEVELOPMENT LP, TEXAS

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:HEWLETT-PACKARD DEVELOPMENT COMPANY, L.P.;REEL/FRAME:040441/0001

Effective date: 20151027

STCF Information on status: patent grant

Free format text: PATENTED CASE

FEPP Fee payment procedure

Free format text: MAINTENANCE FEE REMINDER MAILED (ORIGINAL EVENT CODE: REM.); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY

LAPS Lapse for failure to pay maintenance fees

Free format text: PATENT EXPIRED FOR FAILURE TO PAY MAINTENANCE FEES (ORIGINAL EVENT CODE: EXP.); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY

STCH Information on status: patent discontinuation

Free format text: PATENT EXPIRED DUE TO NONPAYMENT OF MAINTENANCE FEES UNDER 37 CFR 1.362

FP Lapsed due to failure to pay maintenance fee

Effective date: 20211219