US9817461B2 - Abnormality display device including a switch to control a display element to indicate abnormal or normal operations for plural systems - Google Patents

Abnormality display device including a switch to control a display element to indicate abnormal or normal operations for plural systems Download PDF

Info

Publication number
US9817461B2
US9817461B2 US14/548,463 US201414548463A US9817461B2 US 9817461 B2 US9817461 B2 US 9817461B2 US 201414548463 A US201414548463 A US 201414548463A US 9817461 B2 US9817461 B2 US 9817461B2
Authority
US
United States
Prior art keywords
abnormality
systems
electronic apparatus
display elements
detected
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Active, expires
Application number
US14/548,463
Other versions
US20150161925A1 (en
Inventor
Masanori OHIDA
Shimpei SONODA
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Ricoh Co Ltd
Original Assignee
Ricoh Co Ltd
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Ricoh Co Ltd filed Critical Ricoh Co Ltd
Assigned to RICOH COMPANY, LTD. reassignment RICOH COMPANY, LTD. ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: OHIDA, MASANORI, SONODA, SHIMPEI
Publication of US20150161925A1 publication Critical patent/US20150161925A1/en
Application granted granted Critical
Publication of US9817461B2 publication Critical patent/US9817461B2/en
Active legal-status Critical Current
Adjusted expiration legal-status Critical

Links

Images

Classifications

    • GPHYSICS
    • G06COMPUTING; CALCULATING OR COUNTING
    • G06FELECTRIC DIGITAL DATA PROCESSING
    • G06F1/00Details not covered by groups G06F3/00 - G06F13/00 and G06F21/00
    • G06F1/26Power supply means, e.g. regulation thereof
    • G06F1/28Supervision thereof, e.g. detecting power-supply failure by out of limits supervision
    • GPHYSICS
    • G01MEASURING; TESTING
    • G01RMEASURING ELECTRIC VARIABLES; MEASURING MAGNETIC VARIABLES
    • G01R19/00Arrangements for measuring currents or voltages or for indicating presence or sign thereof
    • G01R19/165Indicating that current or voltage is either above or below a predetermined value or within or outside a predetermined range of values
    • G01R19/16533Indicating that current or voltage is either above or below a predetermined value or within or outside a predetermined range of values characterised by the application
    • G01R19/16538Indicating that current or voltage is either above or below a predetermined value or within or outside a predetermined range of values characterised by the application in AC or DC supplies
    • GPHYSICS
    • G01MEASURING; TESTING
    • G01RMEASURING ELECTRIC VARIABLES; MEASURING MAGNETIC VARIABLES
    • G01R13/00Arrangements for displaying electric variables or waveforms
    • G01R13/02Arrangements for displaying electric variables or waveforms for displaying measured electric variables in digital form

Definitions

  • the present invention relates to an improvement in an abnormality display device for an electronic apparatus.
  • a plurality of independent power sources are used for electronic apparatuses such as personal computers and so on.
  • a rising sequence of the power sources is regulated.
  • an exclusive display element such as an LED and so on in order to determine whether an abnormality occurs in either power source when each system of the electronic apparatuses is not actuated (see JPH4-172539A).
  • JPH4-172539A there is disclosed a technology that includes a device which generates abnormality status information of the power sources and display elements which display the abnormal state of the power sources, and that changes a flash display manner of the display elements in accordance with a type of abnormality of the power sources, in order to determine the abnormality of the power sources every the type of abnormality.
  • JPH4-172539A makes it possible to determine the abnormality of the power sources every the type of abnormality.
  • the conventional technology is applied to an electronic apparatus having a plurality of power sources, it is required to prepare exclusive display elements used to determine the type of the abnormality in accordance with the number of the power sources and a microcomputer or the like that controls the display elements. Consequently, there are problems in that a cost of the electronic apparatus and a mounted area of the display elements are increased, and so on.
  • the present invention is made in view of the problems of the conventional technology and it is an object to provide an abnormality display device for an electronic apparatus capable of accomplishing commonization of a display element used to show whether an abnormality occurs in any system voltage of system voltages and a display element used for other display.
  • an abnormality display device for an electronic apparatus includes power source circuits each generating a system voltage, that are used in each of systems of an electronic apparatus; a voltage monitoring circuit that turns on an input power source of the electronic apparatus and detects whether each system voltage normally rises before the electronic apparatus rises; at least one display element in which a signal from the voltage monitoring circuit is input and that shows whether an abnormality occurs in any of system voltages; and a switching element in which a switching signal is input after each system voltage rises.
  • the switching signal switches the display element from a display mode used to show the abnormality of each system voltage to a display mode other than the display mode used to show the abnormality of each system voltage, and the display element being switched from the display mode used to show the abnormality of each system voltage to the display mode other than the display mode used to show the abnormality of each system voltage.
  • FIG. 1 is a system chart showing an entire configuration of an electronic apparatus according to an embodiment of the present invention.
  • FIG. 2 is a block circuit diagram showing a detailed configuration of a power source circuit and a voltage monitoring circuit shown in FIG. 1 .
  • FIG. 3 is a timing chart showing a start of each voltage, wherein (A) to (I) of FIG. 3 show each system voltage.
  • FIG. 4 is a timing chart showing a detailed configuration of the voltage monitoring circuit shown in FIG. 2 .
  • FIG. 1 illustrates an entire configuration of the electronic apparatus to which the abnormality display device according to the present invention is applied.
  • reference number 1 shows a power source circuit
  • reference number 2 a voltage monitoring circuit
  • reference number 3 a central processing unit (CPU)
  • reference number 4 a chipset.
  • the power source circuit 1 includes an FET circuit 1 a , a 3.3V-power source regulator 1 b , an FET circuit 1 c , a memory power source regulator 1 d , a 1.05V-power source regulator 1 e , and a CPU power source regulator 1 f , as shown in FIG. 2 .
  • the input voltage of 5 volts is input in the power source circuit 1 from an input power source 1 g through a fuse.
  • the power source circuit 1 has a function to generate a voltage of each of systems used inside the electronic apparatus in accordance with the input voltage.
  • Each system voltage generated by the power source circuit 1 is input in the voltage monitoring circuit 2 as shown in FIG. 4 .
  • the voltage monitoring circuit 2 turns on the input power source of the electronic apparatus and has a function to detect whether each system voltage normally rises up until before the electronic apparatus rises.
  • a detailed configuration of the voltage monitoring circuit 2 is described hereinafter. The entire configuration of the system of the electronic apparatus is first described.
  • the central processing unit (CPU) 3 is configured to receive/transmit communication information with a system memory 3 A through a DDR3 port at the frequency of 800 MHz.
  • the chipset 4 has a function to execute operation management of various types of electronic apparatuses connected to the central processing unit (CPU) 3 .
  • Each of various electronic apparatuses such as a SATA (Serial Advanced Technology Attachment) connector 4 a , a PCI, Express connectors 4 b , 4 b ′, an SPI-ROM 4 c , a display connector 4 d , a USB connector 4 a , LAN controllers 4 f , 4 f ′, LAN connectors 4 g , 4 g ′ and so on is connected to the chipset 4 (see FIG. 1 ).
  • a clock signal is input from a clock generator 4 h in the chipset 4 .
  • the SAT connector 4 a is configured to receive/transmit communication information with the chipset 4 through a SATA. port at 3 Gbps.
  • the PCI Express connector 4 b is configured to receive/transmit communication information with the chipset 4 through a PCI-eX4 port at 2.5 Gbps.
  • the PCI Express connector 4 b ′ is configured to receive/transmit communication information with the chipset 4 through a PCIe I/F.
  • the SPI-ROM4c is configured to receive/transmit communication information with the chipset 4 through an SPI port.
  • the display connector 4 d is configured to receive/transmit communication information with the chipset 4 through a USB2.0 I/F port.
  • the USB connector 4 e is configured to receive/transmit communication information with the chipset 4 through a USB2.0 I/F port.
  • the LAN controllers 4 f and 4 f ′ are configured to receive/transmit communication information with the chipset 4 through PCIe I/F.
  • the LAN controllers 4 f and 4 f ′ are configured to receive/transmit communication information with the LAN connectors 4 g and 4 g ′ through GbE.
  • the system voltages time-serially used inside the system in accordance with a predetermined sequence are generated in the electronic apparatuses.
  • FIG. 3 illustrate timing charts each showing timing at the time each system voltage rises.
  • input voltage+5V_IN is output as the system voltage +5VSB, as shown in (A) of FIG. 3 .
  • the input voltage+5V_IN is input in the +3.3V-power source regulator 1 b and the 1.05V-power source regulator 1 e.
  • the +3.3V-power source regulator 1 b outputs, when the input voltage+5V_IN is input therein, a system voltage+3.3VSB (vestigial sideband), as shown in (B) of FIG. 3
  • the 1.05V-power source regulator 1 e outputs, when the input voltage+5V_IN is input therein, a system voltage+1.05VSB, as shown in (C) of FIG. 3 .
  • the chipset 4 outputs, when the system voltages, the+5VSB and the +3.3VSB are stabilized, the power-on signal S 2 shown in (D) of FIG. 3 to the FET circuits 1 a and 1 c shown in FIG. 2 .
  • the FET circuit 1 a outputs, when the power-on signal S 2 is input therein, system voltage +5V, as shown in (E) of FIG. 3 .
  • the system voltage +5V from the FET circuit 1 a are input in the memory power source regulator 1 d.
  • the FET circuit 1 c outputs, when the power-on signal S 2 is input therein, system voltage +3.3V, shown in (F) of FIG. 3 .
  • the memory power source regulator 1 d outputs, when the system voltage +5V are input therein from the FET circuit 1 a , system voltage +1.5 VDDQ shown in (G) of FIG. 3 and system voltage +0.75V shown in (H) of FIG. 3 , and a memory power source on-signal (memory power source on-signal) S 3 . Additionally, these system voltages are used for the system memory 3 A.
  • the CPU power source regulator if outputs, when the memory power source on-signal S 3 is input therein, system voltage CPUVCC used for the central processing unit, as shown in (I) of FIG. 3 .
  • the voltage monitoring circuit 2 includes, as shown in FIG. 4 , a +5V power source detection circuit 2 a detecting whether the system voltage +5VSB normally rises, a +3.3 V-power source detection circuit 2 b detecting whether the system voltage +3.3VSB normally rises, a +1.05V power source detection circuit 2 c detecting whether the system voltage +1.05 VSB normally rises, a +5V-power source detection circuit 2 d detecting whether the system voltage +5V normally rises, a +3.3V-power source detection circuit 2 e detecting whether the system voltage +3.3V normally rises, a +1.5V-power source detection circuit 2 f detecting whether the system voltage +1.5V_VDDQ normally rises, a +0.75V-power source detection circuit 2 g detecting whether the system voltage +0.75V normally rises, and a +1.0V-power source detection circuit 2 h detecting whether the system voltage CPUVCC normally rises.
  • Detection information of each of the power source detection circuits 2 a to 2 h is input in an 8:3 encoder 2 i .
  • the 8:3 encoder 2 i encodes detection information of each of the system voltages and has a function to output a lighting control signal showing whether an abnormality occurs in each system voltage to display elements 6 b to 6 d (see FIG. 4 ) through switching elements 5 a to 5 c which are discussed below.
  • the abnormality display device is not limited to this configuration, may be configured by providing at least one display element and a switching element connected to the display element.
  • each of left items shows detected information of each system voltage by the power source detection circuit and each of right items shows a display state of each of the display elements 6 b to 6 d .
  • a relationship between display of the display elements 6 b to 6 d and abnormality of the system voltages is described hereinafter.
  • Three LEDs of LEDs 6 a ′ to 6 d ′ provided in the LAN connectors 4 g and 4 g ′ are used for the display elements 6 b to 6 d.
  • the LED 6 b ′ to 6 d ′ are used for the display elements 6 b to 6 d to use the LED 6 a ′ as a LAN 1 left LED, the LED 6 b ′ as a LAN 1 right LED, the LED 6 c ′ as a LAN 2 left LED, and the LED 6 d ′ as a LAN 2 right LED, conveniently.
  • the LED 6 a ′ is used to determine an abnormality of the system after all the system voltages normally rise and turned off when the power source voltage rises.
  • a switching signal S 1 is input in the switching elements 5 a to 5 c (see FIG. 4 ).
  • the switching signal S 1 has a function to switch the display elements from a display mode that is used to show an abnormality of each system voltage into a display mode other than the display mode that is used to show the abnormality of each system voltage, after each system voltage normally rises.
  • system abnormality control signals as LED control signals S 6 b to S 6 c (see FIG. 4 ) showing the abnormality of the system from the LAN controllers 4 f , 4 f ′ are input in the display elements 6 b to 6 d through the switching elements 5 a to 5 d.
  • the display elements are switched by the switching signal S 1 from the display mode that is used to show the abnormality of each system voltage into the display mode other than the display mode that is used to show the abnormality of each system voltage.
  • Encode information of the 8:3 encoder 2 i is configured to turn off all the display elements 6 b to 6 d when the all the system voltages are turned off. Only the display element 6 d is turned on, when the system voltage +5VSB are turned on and the other system voltages are turned off. Only the display element 6 c is turned on, when the system voltage +5VSB and the system voltage +3.3VSB are turned on and all the other system voltages are turned off. The display element 6 b is turned off and the display elements 6 c , 6 d are turned on, when the system voltage +5VSB, the system voltage +3.3VSB and the system voltage +1.05 VSB are turned on and the other system voltages are turned off.
  • All the display elements 6 b to 6 d are turned off, when the system voltage +5VSB, the system voltage +3.3VSB, the system voltage +1.05 VSB and the system voltage+5V are turned on and the other system voltages are turned off.
  • the display elements 6 b , 6 d are turned and the display element 6 c is turned off, when the system voltage +5VSB, the system voltage +3.3VSB, the system voltage +1.05 VSB, the system voltage+5V and the system voltage+3.3V are turned on and the other system voltages are turned off.
  • the display elements 6 b , 6 c are turned on and the display element 6 d is turned off, when the system voltage +5VSB, the system voltage +3.3VSB, the system voltage +1.05 VSB, the system voltage+5V, the system voltage +3.3V and the system voltage +1.5V_VDDQ are turned on and the remaining two system voltages are turned off. Then, the display elements 6 b to 6 d are turned on, when the system voltage +5VSB, the system voltage +3.3VSB, the system voltage +1.05 VSB, the system voltage +5V, the system voltage +3.3V, the system voltage +1.5V_VDDQ and the system voltage +0.75V are turned on and the system voltage CPUVC is turned off.
  • the encoder information it can be determined that, if the display elements 6 a and 6 d are turned off and the display element 6 c is turned on, the power source regarding the system voltage +3.3VSB is normal and the power source regarding the system voltage +1.05VSB is abnormal.
  • the system voltage CPUVCC does not normally rise, when all the display elements 6 b to 6 d are turned on and the display element 6 a is turned off.
  • the system voltage CPUVCC normally rises, all of the LEDs 6 a to 6 d are turned on.
  • the chip set When all of the system voltages rise, the chip set outputs the switching signal S 1 to the switching elements 5 a to 5 c , if a system abnormality occurs, the LED control signals S 6 b to S 6 d are input in the switching elements 5 a to 5 c.
  • a time t (see FIG. 3 ) from the start of the rising of the power sources up to the generation of the system voltage CPUVCC is usually a degree of 100 ms. Therefore, a system generation voltage rises in accordance with the rising sequence, thereby even if the display elements 6 b to 6 d flash, the flashing is usually almost not visible. Because the flashing state of the display elements 6 b to 6 d can be confirmed only when the abnormality occurs in the system voltages, it is possible to recognize whether abnormality occurs in any of the power sources.
  • the display element in which the signal from the voltage monitoring circuit is input and which shows whether the abnormality occurs in any of the system voltages is configured to be switched from the display mode used to show the abnormality of each system voltage to the display mode other than the display mode used to show the abnormality of each system voltage, each system voltage rises, it is possible to accomplish the commonizing of the display element.
  • the display elements 6 b ′ to 6 d ′ which are used for the display of usual use in which an abnormality does not occur in the power sources and the display elements 6 b to 6 d which are used to determine the type of the abnormality are commonized, the number of the display elements 6 b to 6 d can be reduced by the commonized part.

Landscapes

  • Engineering & Computer Science (AREA)
  • Physics & Mathematics (AREA)
  • General Physics & Mathematics (AREA)
  • Theoretical Computer Science (AREA)
  • General Engineering & Computer Science (AREA)
  • Power Engineering (AREA)
  • Computer Hardware Design (AREA)
  • Control Of Indicators Other Than Cathode Ray Tubes (AREA)
  • Power Sources (AREA)

Abstract

An abnormality display device for an electronic apparatus includes power source circuits (1) each being used inside systems of the electronic apparatus and generating each of system voltages, a voltage monitoring circuit (2) that turns on an input power source of the electronic apparatus and detects whether each system voltage normally rises up before the electronic apparatus rises, display elements (6 b to 6 d) that show whether an abnormality occurs in any of the system voltages through input of a signal from the voltage monitoring circuit (2), and switching elements (5 a to 5 c) in which a switching signal is input after each system voltage rises. The switching signal switches the display elements from a display mode used to show the abnormality of each system voltage to a display mode other than the display mode used to show the abnormality of each system voltage.

Description

CROSS-REFERENCE TO RELATED APPLICATION
The present application is based on and claims priority from Japanese Patent Application Number 2013-252442, filed on Dec. 5, 2013, the disclosure of which is hereby incorporated by reference herein in its entirety.
BACKGROUND OF THE INVENTION
Field of the Invention
The present invention relates to an improvement in an abnormality display device for an electronic apparatus.
Description of the Related Art
A plurality of independent power sources are used for electronic apparatuses such as personal computers and so on. In these power sources, a rising sequence of the power sources is regulated. In the electronic apparatuses of this kind, there is known a technology that turns on or turns out an exclusive display element such as an LED and so on in order to determine whether an abnormality occurs in either power source when each system of the electronic apparatuses is not actuated (see JPH4-172539A).
In addition, in electronic apparatuses used for servers there is also known a technology that performs a state monitoring of power sources, temperature, memory, bus , and so on, and turns on and turns off the power sources from a remote place, based on IPM (Interpersonal Message) specifications such as BMC (Baseboard Management Controller).
In JPH4-172539A, there is disclosed a technology that includes a device which generates abnormality status information of the power sources and display elements which display the abnormal state of the power sources, and that changes a flash display manner of the display elements in accordance with a type of abnormality of the power sources, in order to determine the abnormality of the power sources every the type of abnormality.
SUMMARY OF THE INVENTION
The technology disclosed in JPH4-172539A makes it possible to determine the abnormality of the power sources every the type of abnormality. However, if the conventional technology is applied to an electronic apparatus having a plurality of power sources, it is required to prepare exclusive display elements used to determine the type of the abnormality in accordance with the number of the power sources and a microcomputer or the like that controls the display elements. Consequently, there are problems in that a cost of the electronic apparatus and a mounted area of the display elements are increased, and so on.
The present invention is made in view of the problems of the conventional technology and it is an object to provide an abnormality display device for an electronic apparatus capable of accomplishing commonization of a display element used to show whether an abnormality occurs in any system voltage of system voltages and a display element used for other display.
To accomplish the above object, an abnormality display device for an electronic apparatus according to the present invention includes power source circuits each generating a system voltage, that are used in each of systems of an electronic apparatus; a voltage monitoring circuit that turns on an input power source of the electronic apparatus and detects whether each system voltage normally rises before the electronic apparatus rises; at least one display element in which a signal from the voltage monitoring circuit is input and that shows whether an abnormality occurs in any of system voltages; and a switching element in which a switching signal is input after each system voltage rises.
The switching signal switches the display element from a display mode used to show the abnormality of each system voltage to a display mode other than the display mode used to show the abnormality of each system voltage, and the display element being switched from the display mode used to show the abnormality of each system voltage to the display mode other than the display mode used to show the abnormality of each system voltage.
BRIEF DESCRIPTION OF THE DRAWINGS
FIG. 1 is a system chart showing an entire configuration of an electronic apparatus according to an embodiment of the present invention.
FIG. 2 is a block circuit diagram showing a detailed configuration of a power source circuit and a voltage monitoring circuit shown in FIG. 1.
FIG. 3 is a timing chart showing a start of each voltage, wherein (A) to (I) of FIG. 3 show each system voltage.
FIG. 4 is a timing chart showing a detailed configuration of the voltage monitoring circuit shown in FIG. 2.
DESCRIPTION OF THE PREFERRED EMBODIMENTS
Embodiments of an abnormality display device for an electronic apparatus according to the present invention will be described hereinafter in detail with reference to the accompanying drawings.
FIG. 1 illustrates an entire configuration of the electronic apparatus to which the abnormality display device according to the present invention is applied. In FIG. 1, reference number 1 shows a power source circuit, reference number 2 a voltage monitoring circuit, reference number 3 a central processing unit (CPU), and reference number 4 a chipset.
In an embodiment as illustrated, the power source circuit 1 includes an FET circuit 1 a, a 3.3V-power source regulator 1 b, an FET circuit 1 c, a memory power source regulator 1 d, a 1.05V-power source regulator 1 e, and a CPU power source regulator 1 f, as shown in FIG. 2.
The input voltage of 5 volts is input in the power source circuit 1 from an input power source 1 g through a fuse. The power source circuit 1 has a function to generate a voltage of each of systems used inside the electronic apparatus in accordance with the input voltage.
Each system voltage generated by the power source circuit 1 is input in the voltage monitoring circuit 2 as shown in FIG. 4. The voltage monitoring circuit 2 turns on the input power source of the electronic apparatus and has a function to detect whether each system voltage normally rises up until before the electronic apparatus rises. A detailed configuration of the voltage monitoring circuit 2 is described hereinafter. The entire configuration of the system of the electronic apparatus is first described.
The central processing unit (CPU) 3 is configured to receive/transmit communication information with a system memory 3A through a DDR3 port at the frequency of 800 MHz. The chipset 4 has a function to execute operation management of various types of electronic apparatuses connected to the central processing unit (CPU) 3. Each of various electronic apparatuses such as a SATA (Serial Advanced Technology Attachment) connector 4 a, a PCI, Express connectors 4 b, 4 b′, an SPI-ROM 4 c, a display connector 4 d, a USB connector 4 a, LAN controllers 4 f, 4 f′, LAN connectors 4 g,4 g′ and so on is connected to the chipset 4 (see FIG. 1). A clock signal is input from a clock generator 4 h in the chipset 4.
The system voltage of +5VSB, the system voltages, +5V, +3.3VSB and +3.3V are input in the chipset 4. The chipset 6 outputs a switching signal S1 and a power-on signal S2 which have functions as described below.
The SAT connector 4 a is configured to receive/transmit communication information with the chipset 4 through a SATA. port at 3 Gbps.
The PCI Express connector 4 b is configured to receive/transmit communication information with the chipset 4 through a PCI-eX4 port at 2.5 Gbps.
The PCI Express connector 4 b′ is configured to receive/transmit communication information with the chipset 4 through a PCIe I/F.
The SPI-ROM4c is configured to receive/transmit communication information with the chipset 4 through an SPI port.
The display connector 4 d is configured to receive/transmit communication information with the chipset 4 through a USB2.0 I/F port.
The USB connector 4 e is configured to receive/transmit communication information with the chipset 4 through a USB2.0 I/F port.
The LAN controllers 4 f and 4 f′ are configured to receive/transmit communication information with the chipset 4 through PCIe I/F.
The LAN controllers 4 f and 4 f′ are configured to receive/transmit communication information with the LAN connectors 4 g and 4 g′ through GbE.
The system voltages time-serially used inside the system in accordance with a predetermined sequence are generated in the electronic apparatuses.
(A) to (I) of FIG. 3 illustrate timing charts each showing timing at the time each system voltage rises.
When the input power source 1 g is turned on, input voltage+5V_IN is output as the system voltage +5VSB, as shown in (A) of FIG. 3. In addition, the input voltage+5V_IN is input in the +3.3V-power source regulator 1 b and the 1.05V-power source regulator 1 e.
The +3.3V-power source regulator 1 b outputs, when the input voltage+5V_IN is input therein, a system voltage+3.3VSB (vestigial sideband), as shown in (B) of FIG. 3, and the 1.05V-power source regulator 1 e outputs, when the input voltage+5V_IN is input therein, a system voltage+1.05VSB, as shown in (C) of FIG. 3.
The chipset 4 outputs, when the system voltages, the+5VSB and the +3.3VSB are stabilized, the power-on signal S2 shown in (D) of FIG. 3 to the FET circuits 1 a and 1 c shown in FIG. 2.
The FET circuit 1 a outputs, when the power-on signal S2 is input therein, system voltage +5V, as shown in (E) of FIG. 3. The system voltage +5V from the FET circuit 1 a are input in the memory power source regulator 1 d.
The FET circuit 1 c outputs, when the power-on signal S2 is input therein, system voltage +3.3V, shown in (F) of FIG. 3.
The memory power source regulator 1 d outputs, when the system voltage +5V are input therein from the FET circuit 1 a, system voltage +1.5 VDDQ shown in (G) of FIG. 3 and system voltage +0.75V shown in (H) of FIG. 3, and a memory power source on-signal (memory power source on-signal) S3. Additionally, these system voltages are used for the system memory 3A.
The CPU power source regulator if outputs, when the memory power source on-signal S3 is input therein, system voltage CPUVCC used for the central processing unit, as shown in (I) of FIG. 3.
The voltage monitoring circuit 2 includes, as shown in FIG. 4, a +5V power source detection circuit 2 a detecting whether the system voltage +5VSB normally rises, a +3.3 V-power source detection circuit 2 b detecting whether the system voltage +3.3VSB normally rises, a +1.05V power source detection circuit 2 c detecting whether the system voltage +1.05 VSB normally rises, a +5V-power source detection circuit 2 d detecting whether the system voltage +5V normally rises, a +3.3V-power source detection circuit 2 e detecting whether the system voltage +3.3V normally rises, a +1.5V-power source detection circuit 2 f detecting whether the system voltage +1.5V_VDDQ normally rises, a +0.75V-power source detection circuit 2 g detecting whether the system voltage +0.75V normally rises, and a +1.0V-power source detection circuit 2 h detecting whether the system voltage CPUVCC normally rises.
Detection information of each of the power source detection circuits 2 a to 2 h is input in an 8:3 encoder 2 i. The 8:3 encoder 2 i encodes detection information of each of the system voltages and has a function to output a lighting control signal showing whether an abnormality occurs in each system voltage to display elements 6 b to 6 d (see FIG. 4) through switching elements 5 a to 5 c which are discussed below. Note that the abnormality display device is not limited to this configuration, may be configured by providing at least one display element and a switching element connected to the display element.
An example of the detection information is shown in the following Table 1.
TABLE 1
Figure US09817461-20171114-C00001
In Table 1, each of left items shows detected information of each system voltage by the power source detection circuit and each of right items shows a display state of each of the display elements 6 b to 6 d. A relationship between display of the display elements 6 b to 6 d and abnormality of the system voltages is described hereinafter.
Three LEDs of LEDs 6 a′ to 6 d′ provided in the LAN connectors 4 g and 4 g′ are used for the display elements 6 b to 6 d.
Here, the LED 6 b′ to 6 d′ are used for the display elements 6 b to 6 d to use the LED 6 a′ as a LAN 1 left LED, the LED 6 b′ as a LAN 1 right LED, the LED 6 c′ as a LAN 2 left LED, and the LED 6 d′ as a LAN 2 right LED, conveniently. Meanwhile, the LED 6 a′ is used to determine an abnormality of the system after all the system voltages normally rise and turned off when the power source voltage rises.
A switching signal S1 is input in the switching elements 5 a to 5 c (see FIG. 4). The switching signal S1 has a function to switch the display elements from a display mode that is used to show an abnormality of each system voltage into a display mode other than the display mode that is used to show the abnormality of each system voltage, after each system voltage normally rises.
Here, if an abnormality occurs in the system after each system voltage rises, system abnormality control signals as LED control signals S6 b to S6 c (see FIG. 4) showing the abnormality of the system from the LAN controllers 4 f, 4 f′ are input in the display elements 6 bto 6 dthrough the switching elements 5 a to 5 d.
Consequently, after each system voltage rises, the display elements are switched by the switching signal S1 from the display mode that is used to show the abnormality of each system voltage into the display mode other than the display mode that is used to show the abnormality of each system voltage.
(One Example of Abnormality of System Voltages)
Encode information of the 8:3 encoder 2 i is configured to turn off all the display elements 6 bto 6 dwhen the all the system voltages are turned off. Only the display element 6 dis turned on, when the system voltage +5VSB are turned on and the other system voltages are turned off. Only the display element 6 cis turned on, when the system voltage +5VSB and the system voltage +3.3VSB are turned on and all the other system voltages are turned off. The display element 6 b is turned off and the display elements 6 c, 6 d are turned on, when the system voltage +5VSB, the system voltage +3.3VSB and the system voltage +1.05 VSB are turned on and the other system voltages are turned off. All the display elements 6 b to 6 d are turned off, when the system voltage +5VSB, the system voltage +3.3VSB, the system voltage +1.05 VSB and the system voltage+5V are turned on and the other system voltages are turned off. The display elements 6 b, 6 d are turned and the display element 6 c is turned off, when the system voltage +5VSB, the system voltage +3.3VSB, the system voltage +1.05 VSB, the system voltage+5V and the system voltage+3.3V are turned on and the other system voltages are turned off. The display elements 6 b, 6 c are turned on and the display element 6 d is turned off, when the system voltage +5VSB, the system voltage +3.3VSB, the system voltage +1.05 VSB, the system voltage+5V, the system voltage +3.3V and the system voltage +1.5V_VDDQ are turned on and the remaining two system voltages are turned off. Then, the display elements 6 b to 6 d are turned on, when the system voltage +5VSB, the system voltage +3.3VSB, the system voltage +1.05 VSB, the system voltage +5V, the system voltage +3.3V, the system voltage +1.5V_VDDQ and the system voltage +0.75V are turned on and the system voltage CPUVC is turned off.
For example, according to the encoder information, it can be determined that, if the display elements 6 a and 6 d are turned off and the display element 6 c is turned on, the power source regarding the system voltage +3.3VSB is normal and the power source regarding the system voltage +1.05VSB is abnormal.
In addition, for example, it can be determined that the system voltage CPUVCC does not normally rise, when all the display elements 6 b to 6 d are turned on and the display element 6 a is turned off. When the system voltage CPUVCC normally rises, all of the LEDs 6 a to 6 d are turned on.
When all of the system voltages rise, the chip set outputs the switching signal S1 to the switching elements 5 a to 5 c, if a system abnormality occurs, the LED control signals S6 b to S6 d are input in the switching elements 5 a to 5 c.
Meanwhile, a time t (see FIG. 3) from the start of the rising of the power sources up to the generation of the system voltage CPUVCC is usually a degree of 100 ms. Therefore, a system generation voltage rises in accordance with the rising sequence, thereby even if the display elements 6 b to 6 d flash, the flashing is usually almost not visible. Because the flashing state of the display elements 6 b to 6 d can be confirmed only when the abnormality occurs in the system voltages, it is possible to recognize whether abnormality occurs in any of the power sources.
(Effect of the Invention)
According to the present invention, because the display element in which the signal from the voltage monitoring circuit is input and which shows whether the abnormality occurs in any of the system voltages is configured to be switched from the display mode used to show the abnormality of each system voltage to the display mode other than the display mode used to show the abnormality of each system voltage, each system voltage rises, it is possible to accomplish the commonizing of the display element.
According to the present embodiment, because the display elements 6 b′ to 6 d′ which are used for the display of usual use in which an abnormality does not occur in the power sources and the display elements 6 b to 6 d which are used to determine the type of the abnormality are commonized, the number of the display elements 6 b to 6 d can be reduced by the commonized part.
For example, it is possible to reduce cost up of the electronic apparatus by providing an exclusive display element, cost up of the electronic apparatus by providing a microcomputer and so on for controlling the exclusive display element, and increment of the mounting area of the display element, and so on.
Although the embodiments of the present invention have been described, it should be understood that the present invention is not limited to these embodiments, various changes and modifications can be made to the embodiments.

Claims (15)

What is claimed is:
1. An abnormality display device for an electronic apparatus comprising:
power source circuits, each of the power source circuits being configured to generate a system voltage, respectively useable in each of a plurality of systems of an electronic apparatus;
a voltage monitoring circuit to respectively detect one of normal operation and an abnormality of the system voltage for each of the respective plurality of systems;
a plurality of display elements to receive an input signal from the voltage monitoring circuit for each of the respective plurality of systems, and to indicate a detected system voltage abnormality in any of the plurality of systems; and
a switch to receive an input switching signal, wherein the switching signal is configured to switch the plurality of display elements to a display mode to indicate abnormality of a system voltage in at least one of the plurality of systems, upon an abnormality being detected, and to another display mode upon an abnormality not being detected, wherein the number of the plurality of display elements is less than the number of the plurality of systems of the electronic apparatus.
2. The abnormality display device for an electronic apparatus according to claim 1, wherein the switch is further configured to receive the input switching signal after the system voltage of each of the plurality of systems rises from an initial level, wherein the switching signal is configured to switch the plurality of display elements to concurrently indicate any detected abnormality in at least one of the plurality of systems, upon at least one abnormality being detected, and to concurrently indicate normal operation of all other ones of the plurality of systems for which an abnormality is not detected, and
wherein the plurality of display elements are configured to receive a system abnormality control signal input through the switch, after the system voltage rises from an initial level.
3. The abnormality display device for an electronic apparatus according to claim 1, further comprising:
a central processing unit and a chip set managing an operation of the electronic apparatus,
wherein the switching signal is configured to switch the plurality of display elements to concurrently indicate any detected abnormality in at least one of the plurality of systems, upon at least one abnormality being detected, and to concurrently indicate normal operation of all other ones of the plurality of systems for which an abnormality is not detected, and
wherein the voltage monitoring circuit is configured to encode detection information of each of the system voltages of the plurality of systems and is configured to output a lighting control signal indicating the detected abnormality in any of the system voltages to the plurality of display elements through the switch.
4. The abnormality display device for an electronic apparatus according to claim 2, further comprising:
a central processing unit and a chip set managing an operation of the electronic apparatus, wherein the switching signal is configured to switch the plurality of display elements to concurrently indicate any detected abnormality in at least one of the plurality of systems, upon at least one abnormality being detected, and to concurrently indicate normal operation of all other ones of the plurality of systems for which an abnormality is not detected, and
wherein the voltage monitoring circuit is configured to encode detection information of each of the system voltages of the plurality of systems and is configured to output a lighting control signal indicating the detected abnormality in any of the system voltages to the plurality of display elements through the switch.
5. The abnormality display device for an electronic apparatus according to claim 3, wherein the system voltages of at least two of the plurality of systems are serially monitored in the voltage monitoring circuit, and
the voltage monitoring circuit is configured to serially detect abnormalities of at least two of the system voltages of the plurality of systems.
6. The abnormality display device for an electronic apparatus according to claim 4, wherein each of the system voltages of the plurality of systems is serially monitored in the voltage monitoring circuit, and
the voltage monitoring circuit is configured to serially detect abnormalities of at least some of the system voltages of the plurality of systems.
7. The abnormality display device for an electronic apparatus according to claim 3, wherein the chip set is configured to output the switching signal.
8. The abnormality display device for an electronic apparatus according to claim 4, wherein the chip set is configured to output the switching signal.
9. The abnormality display device for an electronic apparatus according to claim 1, wherein the plurality of display elements include LEDs, each provided in a LAN connector, and the plurality of display elements are each configured to receive, through the switch, a system abnormality control signal from a LAN controller.
10. The abnormality display device for an electronic apparatus according to claim 2, wherein the plurality of display elements include LEDs, each provided in a LAN connector, and the plurality of display elements are each configured to receive, through the switch, a system abnormality control signal from a LAN controller.
11. The abnormality display device for an electronic apparatus according to claim 3, wherein the plurality of display elements include LEDs, each provided in a LAN connector, and the plurality of display elements are each configured to receive, through the switch, a system abnormality control signal from a LAN controller.
12. The abnormality display device for an electronic apparatus according to claim 4, wherein the plurality of display include LEDs, each provided in a LAN connector, and the plurality of display elements are each configured to receive, through the switch, a system abnormality control signal from a LAN controller.
13. The abnormality display device for an electronic apparatus according to claim 1, wherein different ones of the plurality of display elements indicate the abnormality for different ones of the plurality of systems of the electronic apparatus.
14. The abnormality display device for an electronic apparatus according to claim 2, wherein different ones of the plurality of display elements indicate the abnormality for different ones of the plurality of systems of the electronic apparatus.
15. The abnormality display device for an electronic apparatus according to claim 1, wherein the plurality of display elements are configured to receive an input signal from the voltage monitoring circuit for each of the respective plurality of systems and to concurrently indicate one of normal operation and a detected abnormality for each of the plurality of systems, and wherein, based upon the received input signals, the plurality of display elements are configured to concurrently indicate a detected abnormality in at least one of the plurality of systems, upon an abnormality being detected, and indicate normal operation of the ones of the plurality of systems for which an abnormality is not detected.
US14/548,463 2013-12-05 2014-11-20 Abnormality display device including a switch to control a display element to indicate abnormal or normal operations for plural systems Active 2035-04-19 US9817461B2 (en)

Applications Claiming Priority (2)

Application Number Priority Date Filing Date Title
JP2013252442A JP6299191B2 (en) 2013-12-05 2013-12-05 Electronic device abnormality display device
JP2013-252442 2013-12-05

Publications (2)

Publication Number Publication Date
US20150161925A1 US20150161925A1 (en) 2015-06-11
US9817461B2 true US9817461B2 (en) 2017-11-14

Family

ID=53271764

Family Applications (1)

Application Number Title Priority Date Filing Date
US14/548,463 Active 2035-04-19 US9817461B2 (en) 2013-12-05 2014-11-20 Abnormality display device including a switch to control a display element to indicate abnormal or normal operations for plural systems

Country Status (2)

Country Link
US (1) US9817461B2 (en)
JP (1) JP6299191B2 (en)

Cited By (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20230160952A1 (en) * 2021-11-24 2023-05-25 Samsung Electronics Co., Ltd. Method and apparatus for diagnosing electronic apparatus
US11930577B2 (en) 2018-11-29 2024-03-12 Hewlett-Packard Development Company, L.P. Usage-level based lighting adjustments to computing device housings

Families Citing this family (6)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
CN107922903B (en) * 2015-09-03 2021-12-10 狮王株式会社 Liquid detergent for clothing
KR102581299B1 (en) * 2016-08-30 2023-09-25 엘지디스플레이 주식회사 Organic light emitting display device and power monitoring circuit
JP7418097B2 (en) 2019-03-25 2024-01-19 キヤノン株式会社 Information processing device and its control method
JP7383387B2 (en) 2019-03-25 2023-11-20 キヤノン株式会社 Information processing device and its control method
JP7327966B2 (en) 2019-03-25 2023-08-16 キヤノン株式会社 Information processing device and its control method
WO2023096103A1 (en) * 2021-11-24 2023-06-01 삼성전자주식회사 Method and device for diagnosing electronic device

Citations (10)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JPS57106920A (en) 1980-12-24 1982-07-03 Panafacom Ltd Display system for fault of power source
JPS58146861A (en) 1982-02-24 1983-09-01 Ricoh Co Ltd Power-supply voltage display
JPH04172539A (en) 1990-11-07 1992-06-19 Toshiba Corp Power supply condition display unit
JPH04199188A (en) 1990-11-29 1992-07-20 Toshiba Corp Power source state display device
JPH0728784Y2 (en) 1988-03-16 1995-06-28 株式会社東芝 Display device in electronic equipment
JP2000188829A (en) 1998-12-21 2000-07-04 Nec Corp Device and method for power source sequence detection
US20060001403A1 (en) * 2004-06-21 2006-01-05 Panasonic Ev Energy Co., Ltd. Abnormal voltage detection apparatus for detecting voltage abnormality in assembled batterey
US20070096719A1 (en) * 2005-10-17 2007-05-03 Hon Hai Precision Industry Co., Ltd. Voltage detecting circuit
US20080258927A1 (en) * 2007-04-18 2008-10-23 Hong Fu Jin Precision Industry (Shenzhen) Co., Ltd. Monitoring device for motherboard voltage
US20140164815A1 (en) * 2012-12-10 2014-06-12 Hon Hai Precision Industry Co., Ltd. Server analyzing system

Patent Citations (11)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JPS57106920A (en) 1980-12-24 1982-07-03 Panafacom Ltd Display system for fault of power source
JPS58146861A (en) 1982-02-24 1983-09-01 Ricoh Co Ltd Power-supply voltage display
JPH0728784Y2 (en) 1988-03-16 1995-06-28 株式会社東芝 Display device in electronic equipment
JPH04172539A (en) 1990-11-07 1992-06-19 Toshiba Corp Power supply condition display unit
US5332993A (en) * 1990-11-07 1994-07-26 Kabushiki Kaisha Toshiba Power controlling apparatus with a power failure detecting function
JPH04199188A (en) 1990-11-29 1992-07-20 Toshiba Corp Power source state display device
JP2000188829A (en) 1998-12-21 2000-07-04 Nec Corp Device and method for power source sequence detection
US20060001403A1 (en) * 2004-06-21 2006-01-05 Panasonic Ev Energy Co., Ltd. Abnormal voltage detection apparatus for detecting voltage abnormality in assembled batterey
US20070096719A1 (en) * 2005-10-17 2007-05-03 Hon Hai Precision Industry Co., Ltd. Voltage detecting circuit
US20080258927A1 (en) * 2007-04-18 2008-10-23 Hong Fu Jin Precision Industry (Shenzhen) Co., Ltd. Monitoring device for motherboard voltage
US20140164815A1 (en) * 2012-12-10 2014-06-12 Hon Hai Precision Industry Co., Ltd. Server analyzing system

Cited By (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US11930577B2 (en) 2018-11-29 2024-03-12 Hewlett-Packard Development Company, L.P. Usage-level based lighting adjustments to computing device housings
US20230160952A1 (en) * 2021-11-24 2023-05-25 Samsung Electronics Co., Ltd. Method and apparatus for diagnosing electronic apparatus

Also Published As

Publication number Publication date
JP2015108593A (en) 2015-06-11
US20150161925A1 (en) 2015-06-11
JP6299191B2 (en) 2018-03-28

Similar Documents

Publication Publication Date Title
US9817461B2 (en) Abnormality display device including a switch to control a display element to indicate abnormal or normal operations for plural systems
US20130318389A1 (en) Power supply management system and method
US20170115996A1 (en) Reboot system and method for baseboard management controller
JP4988671B2 (en) Serial bus system and hang-up slave reset method
JP2015103256A (en) System and method for detecting universal serial bus device
US20160179182A1 (en) System
US10132695B2 (en) Determining an extreme temperature location from a plurality of locations
US11175715B2 (en) Method of supplying electric power to a computer system
US20190052355A1 (en) Network switching system
US9075586B2 (en) Power switching system, computer system, and reboot controlling method thereof
US20140025980A1 (en) Power supply system
US9864385B2 (en) Protection device
TWI694336B (en) Bus system and detecting method thereof
US20150186684A1 (en) Power supply and electronic device with power supply
US9448578B1 (en) Interface supply circuit
US10606703B2 (en) Monitoring circuit
KR101774179B1 (en) Power management in a circuit
US8250391B2 (en) Method and system of improving memory power efficiency
US20150149792A1 (en) Server system and controlling method for operation timing after being powered up
US8996894B2 (en) Method of booting a motherboard in a server upon a successful power supply to a hard disk driver backplane
TWI582604B (en) External device, electronic device and electronic system
US9959235B2 (en) Input/output switching method, electronic device, and system for a server
US20160299546A1 (en) Central processing unit protection circuit
KR20150034540A (en) Electronic device
KR20160128013A (en) Operation voltage detection circuit of MCU

Legal Events

Date Code Title Description
AS Assignment

Owner name: RICOH COMPANY, LTD., JAPAN

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:OHIDA, MASANORI;SONODA, SHIMPEI;REEL/FRAME:034218/0644

Effective date: 20141111

STCF Information on status: patent grant

Free format text: PATENTED CASE

MAFP Maintenance fee payment

Free format text: PAYMENT OF MAINTENANCE FEE, 4TH YEAR, LARGE ENTITY (ORIGINAL EVENT CODE: M1551); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY

Year of fee payment: 4