US9704781B2 - Under-bump metal structures for interconnecting semiconductor dies or packages and associated systems and methods - Google Patents
Under-bump metal structures for interconnecting semiconductor dies or packages and associated systems and methods Download PDFInfo
- Publication number
- US9704781B2 US9704781B2 US14/084,037 US201314084037A US9704781B2 US 9704781 B2 US9704781 B2 US 9704781B2 US 201314084037 A US201314084037 A US 201314084037A US 9704781 B2 US9704781 B2 US 9704781B2
- Authority
- US
- United States
- Prior art keywords
- suppressant
- semiconductor die
- ubm
- palladium
- interconnects
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Active
Links
Images
Classifications
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/48—Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor
- H01L23/481—Internal lead connections, e.g. via connections, feedthrough structures
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L24/02—Bonding areas ; Manufacturing methods related thereto
- H01L24/04—Structure, shape, material or disposition of the bonding areas prior to the connecting process
- H01L24/05—Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L24/02—Bonding areas ; Manufacturing methods related thereto
- H01L24/03—Manufacturing methods
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/93—Batch processes
- H01L24/94—Batch processes at wafer-level, i.e. with connecting carried out on a wafer comprising a plurality of undiced individual devices
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/02—Bonding areas; Manufacturing methods related thereto
- H01L2224/03—Manufacturing methods
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/02—Bonding areas; Manufacturing methods related thereto
- H01L2224/03—Manufacturing methods
- H01L2224/034—Manufacturing methods by blanket deposition of the material of the bonding area
- H01L2224/03444—Manufacturing methods by blanket deposition of the material of the bonding area in gaseous form
- H01L2224/0345—Physical vapour deposition [PVD], e.g. evaporation, or sputtering
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/02—Bonding areas; Manufacturing methods related thereto
- H01L2224/03—Manufacturing methods
- H01L2224/034—Manufacturing methods by blanket deposition of the material of the bonding area
- H01L2224/0346—Plating
- H01L2224/03462—Electroplating
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/02—Bonding areas; Manufacturing methods related thereto
- H01L2224/03—Manufacturing methods
- H01L2224/034—Manufacturing methods by blanket deposition of the material of the bonding area
- H01L2224/0346—Plating
- H01L2224/03464—Electroless plating
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/02—Bonding areas; Manufacturing methods related thereto
- H01L2224/03—Manufacturing methods
- H01L2224/0347—Manufacturing methods using a lift-off mask
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/02—Bonding areas; Manufacturing methods related thereto
- H01L2224/03—Manufacturing methods
- H01L2224/036—Manufacturing methods by patterning a pre-deposited material
- H01L2224/0361—Physical or chemical etching
- H01L2224/03614—Physical or chemical etching by chemical means only
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/02—Bonding areas; Manufacturing methods related thereto
- H01L2224/03—Manufacturing methods
- H01L2224/038—Post-treatment of the bonding area
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/02—Bonding areas; Manufacturing methods related thereto
- H01L2224/03—Manufacturing methods
- H01L2224/038—Post-treatment of the bonding area
- H01L2224/0382—Applying permanent coating, e.g. in-situ coating
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/02—Bonding areas; Manufacturing methods related thereto
- H01L2224/03—Manufacturing methods
- H01L2224/039—Methods of manufacturing bonding areas involving a specific sequence of method steps
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/02—Bonding areas; Manufacturing methods related thereto
- H01L2224/03—Manufacturing methods
- H01L2224/039—Methods of manufacturing bonding areas involving a specific sequence of method steps
- H01L2224/03914—Methods of manufacturing bonding areas involving a specific sequence of method steps the bonding area, e.g. under bump metallisation [UBM], being used as a mask for patterning other parts
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/02—Bonding areas; Manufacturing methods related thereto
- H01L2224/04—Structure, shape, material or disposition of the bonding areas prior to the connecting process
- H01L2224/0401—Bonding areas specifically adapted for bump connectors, e.g. under bump metallisation [UBM]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/02—Bonding areas; Manufacturing methods related thereto
- H01L2224/04—Structure, shape, material or disposition of the bonding areas prior to the connecting process
- H01L2224/05—Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
- H01L2224/05001—Internal layers
- H01L2224/05005—Structure
- H01L2224/05009—Bonding area integrally formed with a via connection of the semiconductor or solid-state body
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/02—Bonding areas; Manufacturing methods related thereto
- H01L2224/04—Structure, shape, material or disposition of the bonding areas prior to the connecting process
- H01L2224/05—Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
- H01L2224/05001—Internal layers
- H01L2224/0501—Shape
- H01L2224/05016—Shape in side view
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/02—Bonding areas; Manufacturing methods related thereto
- H01L2224/04—Structure, shape, material or disposition of the bonding areas prior to the connecting process
- H01L2224/05—Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
- H01L2224/05001—Internal layers
- H01L2224/0501—Shape
- H01L2224/05016—Shape in side view
- H01L2224/05017—Shape in side view comprising protrusions or indentations
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/02—Bonding areas; Manufacturing methods related thereto
- H01L2224/04—Structure, shape, material or disposition of the bonding areas prior to the connecting process
- H01L2224/05—Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
- H01L2224/05001—Internal layers
- H01L2224/0502—Disposition
- H01L2224/05025—Disposition the internal layer being disposed on a via connection of the semiconductor or solid-state body
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/02—Bonding areas; Manufacturing methods related thereto
- H01L2224/04—Structure, shape, material or disposition of the bonding areas prior to the connecting process
- H01L2224/05—Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
- H01L2224/05001—Internal layers
- H01L2224/05075—Plural internal layers
- H01L2224/0508—Plural internal layers being stacked
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/02—Bonding areas; Manufacturing methods related thereto
- H01L2224/04—Structure, shape, material or disposition of the bonding areas prior to the connecting process
- H01L2224/05—Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
- H01L2224/05001—Internal layers
- H01L2224/05075—Plural internal layers
- H01L2224/0508—Plural internal layers being stacked
- H01L2224/05082—Two-layer arrangements
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/02—Bonding areas; Manufacturing methods related thereto
- H01L2224/04—Structure, shape, material or disposition of the bonding areas prior to the connecting process
- H01L2224/05—Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
- H01L2224/05001—Internal layers
- H01L2224/05075—Plural internal layers
- H01L2224/0508—Plural internal layers being stacked
- H01L2224/05083—Three-layer arrangements
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/02—Bonding areas; Manufacturing methods related thereto
- H01L2224/04—Structure, shape, material or disposition of the bonding areas prior to the connecting process
- H01L2224/05—Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
- H01L2224/05001—Internal layers
- H01L2224/05099—Material
- H01L2224/051—Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof
- H01L2224/05138—Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof the principal constituent melting at a temperature of greater than or equal to 950°C and less than 1550°C
- H01L2224/05147—Copper [Cu] as principal constituent
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/02—Bonding areas; Manufacturing methods related thereto
- H01L2224/04—Structure, shape, material or disposition of the bonding areas prior to the connecting process
- H01L2224/05—Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
- H01L2224/05001—Internal layers
- H01L2224/05099—Material
- H01L2224/051—Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof
- H01L2224/05138—Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof the principal constituent melting at a temperature of greater than or equal to 950°C and less than 1550°C
- H01L2224/05155—Nickel [Ni] as principal constituent
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/02—Bonding areas; Manufacturing methods related thereto
- H01L2224/04—Structure, shape, material or disposition of the bonding areas prior to the connecting process
- H01L2224/05—Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
- H01L2224/05001—Internal layers
- H01L2224/05099—Material
- H01L2224/051—Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof
- H01L2224/05163—Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof the principal constituent melting at a temperature of greater than 1550°C
- H01L2224/05164—Palladium [Pd] as principal constituent
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/02—Bonding areas; Manufacturing methods related thereto
- H01L2224/04—Structure, shape, material or disposition of the bonding areas prior to the connecting process
- H01L2224/05—Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
- H01L2224/05001—Internal layers
- H01L2224/05099—Material
- H01L2224/051—Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof
- H01L2224/05163—Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof the principal constituent melting at a temperature of greater than 1550°C
- H01L2224/05166—Titanium [Ti] as principal constituent
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/02—Bonding areas; Manufacturing methods related thereto
- H01L2224/04—Structure, shape, material or disposition of the bonding areas prior to the connecting process
- H01L2224/05—Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
- H01L2224/05001—Internal layers
- H01L2224/05099—Material
- H01L2224/051—Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof
- H01L2224/05163—Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof the principal constituent melting at a temperature of greater than 1550°C
- H01L2224/05181—Tantalum [Ta] as principal constituent
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/02—Bonding areas; Manufacturing methods related thereto
- H01L2224/04—Structure, shape, material or disposition of the bonding areas prior to the connecting process
- H01L2224/05—Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
- H01L2224/05001—Internal layers
- H01L2224/05099—Material
- H01L2224/05186—Material with a principal constituent of the material being a non metallic, non metalloid inorganic material
- H01L2224/05187—Ceramics, e.g. crystalline carbides, nitrides or oxides
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/02—Bonding areas; Manufacturing methods related thereto
- H01L2224/04—Structure, shape, material or disposition of the bonding areas prior to the connecting process
- H01L2224/05—Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
- H01L2224/0554—External layer
- H01L2224/05575—Plural external layers
- H01L2224/0558—Plural external layers being stacked
- H01L2224/05583—Three-layer coating
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/02—Bonding areas; Manufacturing methods related thereto
- H01L2224/04—Structure, shape, material or disposition of the bonding areas prior to the connecting process
- H01L2224/05—Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
- H01L2224/0554—External layer
- H01L2224/05575—Plural external layers
- H01L2224/0558—Plural external layers being stacked
- H01L2224/05584—Four-layer coating
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/02—Bonding areas; Manufacturing methods related thereto
- H01L2224/04—Structure, shape, material or disposition of the bonding areas prior to the connecting process
- H01L2224/05—Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
- H01L2224/0554—External layer
- H01L2224/05599—Material
- H01L2224/05686—Material with a principal constituent of the material being a non metallic, non metalloid inorganic material
- H01L2224/05687—Ceramics, e.g. crystalline carbides, nitrides or oxides
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/93—Batch processes
- H01L2224/94—Batch processes at wafer-level, i.e. with connecting carried out on a wafer comprising a plurality of undiced individual devices
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/0001—Technical content checked by a classifier
- H01L2924/00012—Relevant to the scope of the group, the symbol of which is combined with the symbol of this group
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/0001—Technical content checked by a classifier
- H01L2924/00014—Technical content checked by a classifier the subject-matter covered by the group, the symbol of which is combined with the symbol of this group, being disclosed without further technical details
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01028—Nickel [Ni]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01029—Copper [Cu]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01046—Palladium [Pd]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01074—Tungsten [W]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/049—Nitrides composed of metals from groups of the periodic table
- H01L2924/0495—5th Group
- H01L2924/04953—TaN
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/053—Oxides composed of metals from groups of the periodic table
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/053—Oxides composed of metals from groups of the periodic table
- H01L2924/054—10th Group
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/30—Technical effects
- H01L2924/36—Material effects
- H01L2924/365—Metallurgical effects
Definitions
- the present technology is directed generally to manufacturing semiconductor devices, and in several embodiments more particularly to under-bump metal (UBM) structures for die-to-die and/or package-to-package interconnects.
- UBM under-bump metal
- Microelectronic devices such as memory devices, microprocessors, and light emitting diodes, typically include one or more semiconductor dies mounted to a substrate and encased in a plastic protective covering.
- Semiconductor die include functional features, such as memory cells, processor circuits, and interconnecting circuitry.
- Semiconductor die also typically include bond pads electrically coupled to the functional features. The bond pads are electrically connected to pins or other types of terminals that extend outside the protective covering for connecting the semiconductor die to busses, circuits, or other assemblies.
- Semiconductor die manufacturers are under increasing pressure to reduce the volume occupied by the die and yet increase the capacity and/or speed of the resulting encapsulated assemblies. To meet these demands, semiconductor die manufacturers often stack multiple die on top of each other to increase the capacity or performance of the device within the limited volume on the circuit board or other element to which the dies are mounted.
- the stacked semiconductor die are typically electrically connected by solder bumps or other electrical connectors that are attached to UBM structures.
- the UBM structures are typically formed by depositing a copper seed structure onto a wafer, forming a mask on the copper seed structure having openings aligned with bond pads on the die, plating copper onto the seed structure, and then plating one or more other materials over the copper to form UBM pillars.
- the top-most material of the UBM pillars is typically selected to promote wetting for subsequently forming interconnects on the top-most material.
- the mask is removed and the exposed portions of the seed structure are removed using a suitable wet etch to form isolated UBM structures.
- the chemistry for wet etching the copper seed structure can significantly undercut the copper to the extent that it impairs the mechanical stability of the UBM structures and the electrical connection between the UBM structures and the underlying metal interconnects (e.g., through-substrate vias (TSVs) or other interconnects). Accordingly, there is a need for innovation and improvement in UBM structures and the methods for manufacturing these features.
- TSVs through-substrate vias
- FIG. 1 is a cross-sectional view of a substrate assembly schematically showing a plurality of semiconductor die in accordance with an embodiment of the present technology.
- FIGS. 2-9 are cross-sectional views schematically illustrating a portion of a semiconductor die at various stages of a method in accordance with an embodiment of the present technology, and in particular FIGS. 6A and 6B show alternative embodiments of one of the stages.
- FIG. 10 is a graph illustrating the average undercut into a copper layer using conventional technology compared to the undercut of the copper using methods and structures in accordance with an embodiment of the present technology.
- FIG. 11 is a flow chart of a method in accordance with an embodiment of the present technology.
- FIG. 12 is a flowchart of a method in accordance with an embodiment of the present technology.
- FIG. 13 is a block diagram illustrating a system that incorporates a semiconductor device in accordance with an embodiment of the present technology.
- semiconductor device generally refers to a solid-state device that includes one or more semiconductor materials. Examples of semiconductor devices include logic devices, memory devices, microprocessors, and diodes among others. Furthermore, the term “semiconductor device” can refer to a finished device or to an assembly or other structure at various stages of processing before becoming a finished device. Depending upon the context in which it is used, the term “substrate” can refer to a wafer-level substrate or to a singulated, die-level substrate. A person having ordinary skill in the relevant art will recognize that suitable steps of the methods described herein can be performed at the wafer level or at the die level.
- structures disclosed herein can be formed using conventional semiconductor-manufacturing techniques.
- Materials can be deposited, for example, using chemical vapor deposition, physical vapor deposition, atomic layer deposition, spin coating, and/or other suitable techniques.
- materials can be removed, for example, using plasma etching, wet etching, chemical-mechanical planarization, or other suitable techniques.
- UBM structures that are electrically coupled to TSVs, such as through-silicon vias that have electrically conductive plugs or connectors which extend completely through the substrate and/or packaging material when completed.
- TSVs through-silicon vias that have electrically conductive plugs or connectors which extend completely through the substrate and/or packaging material when completed.
- present technology may have embodiments for forming UBM structures on either the first side or the second side of a substrate assembly, and the UBM structures may be used in the context of other electrical connectors associated with a semiconductor assembly.
- the present technology may accordingly be practiced without several of the details of the embodiments described herein with reference to FIGS. 1-13 .
- a first material e.g., copper
- the copper or nickel can be significantly undercut while wet etching the seed structure to electrically isolate the UBM structures from each other.
- the average undercut of copper can be approximately 5 ⁇ m and as much as 14 ⁇ m using conventional processes.
- the underlying copper in UBM structures is susceptible to corrosion, for example galvanic corrosion, in the presence of a wet etch solution when they are covered by palladium or another highly noble material.
- Several embodiments of the present technology reduce the undercut of the first material or base material of a UBM structure by reducing the difference in electrical potential between the copper and/or nickel and a more noble overlying material as explained in more detail below.
- FIG. 1 is a cross-sectional view that schematically illustrates a substrate assembly 100 having a semiconductor material 110 with a first side 112 and a second side 114 .
- the substrate assembly 100 further includes a dielectric material 116 on the second side 114 of the semiconductor material 110 .
- a plurality of semiconductor die 120 are formed at discrete areas of the substrate assembly 100 . Although two semiconductor die 120 are illustrated in FIG. 1 , in practice the semiconductor assembly 100 typically has several hundred or even over 1,000 individual semiconductor die.
- the individual semiconductor die 120 can include integrated circuitry 122 and a plurality of interconnects 124 electrically coupled to the integrated circuitry 122 .
- the interconnects 124 are TSVs that include a dielectric liner 126 and a conductive plug 128 within the dielectric liner 126 .
- the interconnects 124 can accordingly extend completely through the substrate assembly 100 .
- the semiconductor die 120 further include a plurality of UBM structures 130 , and individual UBM structures 130 are electrically coupled to corresponding interconnects 124 .
- the individual UBM structures 130 comprise a first material 132 electrically coupled to one of the interconnects 124 , a second material 134 over the first material 132 , and a suppressant material 136 on the second material 134 .
- the first material 132 has a first electrical potential
- the second material 134 has a second electrical potential greater than the first electrical potential.
- the suppressant material 136 By forming the suppressant material 136 on the second material 134 , the suppressant material 136 accordingly reduces the difference between the electrical potentials of the first and second materials 132 and 134 , which in turn reduces galvanic corrosion of the first material 132 in the presence of an electrolyte.
- the UBM structures 130 can further include an optional intermediate material 138 between the first material 132 and the second material 134 .
- the first material 132 can comprise copper
- the second material 134 can comprise palladium
- the suppressant material 136 can comprise an oxide formed on the palladium second material 134
- the intermediate material 138 can comprise nickel.
- This embodiment forms a Cu/Ni/Pd UBM structure 130 .
- the first material 132 can comprise nickel
- the second material 134 can comprise palladium
- the suppressant material 136 can comprise an oxide.
- This embodiment comprises a Ni/Pd UBM structure 130 . Further embodiments and aspects of forming UBM structures in accordance with the present technology, such as the UBM structure 130 shown in FIG. 1 , are described below with reference to FIGS. 2-9 .
- FIG. 2 is a cross-sectional view schematically illustrating a semiconductor die 120 at a portion of the substrate assembly 100 . More specifically, FIG. 2 illustrates the semiconductor die 120 after a seed structure 140 has been formed on the dielectric material 116 and the portions of the interconnects 124 proximate to the second side 114 of the substrate 110 , and a mask 150 has been formed on the seed structure 140 .
- the seed structure 140 can be a single material suitable for plating the base or first material of a UBM structure. In several embodiments, the seed structure 140 includes a barrier material and a seed material on the barrier material.
- the barrier material can be tantalum, tantalum nitride, titanium, titanium-tungsten or another material that prevents diffusion of the UBM materials into the dielectric material 116 and the substrate 102 .
- the seed material can be copper, a copper alloy, nickel, or other suitable materials for plating the first material 132 ( FIG. 1 ) onto the seed material using electro-plating or electroless-plating techniques known in the art. In practice the seed structure 140 can integrate with the conductive plug 128 of the interconnect 124 .
- the seed structure 140 can have first areas 142 associated with the location of the interconnects 124 and second areas 144 between the first areas 142 .
- the mask 150 can be a resist material or other suitable mask material having a plurality of openings 152 aligned with the first areas 142 of the seed structure 140 . As explained in more detail below, UBM pillars are formed in the openings 152 of the mask 150 .
- FIG. 3 is a cross-sectional view schematically illustrating the semiconductor die 120 after the first material 132 has been formed on the exposed first area 142 ( FIG. 2 ) of the seed structure 140 .
- the seed structure 140 includes a copper seed material deposited using a physical vapor deposition process, and the first material 132 comprises copper deposited onto the copper seed material using an electro-plating or electroless-plating process known in the art.
- the first material 132 can accordingly define a base material of the UBM structure.
- the first material 132 has a first diameter (e.g., 30 ⁇ m) at this stage of the process, but the diameter of the first material 132 can have any other suitable dimension according to the specific configuration of the particular semiconductor die 120 .
- FIG. 4 is a cross-sectional view schematically illustrating the semiconductor die 120 after the optional intermediate material 138 has been deposited within the openings 152 of the mask 150 and onto the first material 132 .
- the intermediate material 138 can be plated onto the first material 132 , or in other embodiments the intermediate material 138 can be deposited using vapor deposition processes or other deposition techniques.
- the first material 132 comprises copper
- the intermediate material 138 can comprise nickel or other suitable materials for adhering to the copper first material 132 and providing a good surface for subsequent deposition of the second material 134 ( FIG. 1 ) onto the intermediate material 138 .
- FIG. 5 is a cross-sectional view schematically illustrating the semiconductor die 120 after the second material 134 has been deposited into the openings 152 such that the second material 134 is over the first material 132 .
- the second material 134 is deposited onto the intermediate material 138 such that the second material 134 is also over the intermediate material 138 .
- the intermediate material 138 is eliminated such that the second material 134 is deposited directly onto the first material 132 .
- the second material 134 can comprise palladium or other suitable materials that provide a good wetting surface for forming interconnects on the second material 134 (e.g., highly noble materials).
- the first material 132 , second material 134 and optional intermediate material 138 can define a UBM pillar 139 .
- the semiconductor die 120 has a plurality of UBM pillars 139 that are electrically coupled to each other through the seed structure 140 .
- FIG. 6A is a cross-sectional view schematically illustrating the semiconductor die 120 after the suppressant material 136 has been formed in accordance with one embodiment of the technology.
- the suppressant material 136 can be a passivation material formed on the second material 134 .
- the suppressant material 136 is formed by oxidizing the upper portion of the second material 134 shown in FIG. 5
- the remaining second material 134 shown in FIG. 6 is unoxidized second material and the suppressant 136 is an oxide of the second material 134 .
- an upper portion of the second material 134 shown in FIG. 5 can be removed (e.g., selectively etched) to form a recess, and the suppressant material 136 can be deposited or grown in the recess.
- the suppressant material 136 is formed on the second material 134 (e.g., the remaining or recessed portion of the second material 134 ).
- the suppressant material 136 reduces the difference in electric potential between the first and second materials 132 and 134 compared to the state of the second material 134 before the suppressant material 136 was formed.
- the suppressant material 136 can be an oxide formed using an O 2 ash process.
- the substrate assembly 100 is placed in an atmosphere containing argon (e.g., Ar 20 at sccm), nitrogen (e.g., N 2 at 40 sccm), and oxygen (e.g., O 2 at 500 sccm) under a pressure of 12 mT.
- the substrate assembly 100 is placed on a chuck having a chuck temperature of 40° C. while RF power is provided at appropriate duty cycles (e.g., 400 W RF power).
- RF power is provided at appropriate duty cycles (e.g., 400 W RF power).
- the substrate assembly 100 can be placed in the Ar/N 2 /O 2 atmosphere for approximately 15 seconds and then the RF power can be applied for approximately 20 seconds.
- FIG. 6B is a cross-section view schematically illustrating the semiconductor die 120 after a suppressant material 136 a has been formed in accordance with an alternative embodiment of the technology.
- the embodiment shown in FIG. 6B is similar to the embodiment shown in FIG. 6A , however in FIG. 6B the mask 150 is removed before forming the suppressant material 136 a .
- the suppressant material 136 a can be a conformal material formed by depositing or growing a material over the seed structure 140 and the pillars 139 .
- the suppressant material 136 a can be an oxide formed using an O 2 ash process, such as the process described above with respect to FIG. 6A .
- FIGS. 7 and 8 are cross-sectional views that schematically illustrate embodiments of the present technology in which the seed structure 140 is removed to electrically isolate the UBM pillars 139 and form electrically isolated UBM structures 130 ( FIG. 8 ).
- FIG. 7 shows the semiconductor die 120 after the mask 150 has been removed to expose the second areas 144 of the seed structure 140 between the UBM pillars 139 .
- FIG. 8 shows the semiconductor die 120 after the second areas 144 ( FIG. 7 ) of the seed structure 140 ( FIG. 7 ) have been removed to electrically isolate the UBM pillars 139 ( FIG. 7 ) and thereby form individual UBM structures 130 at corresponding interconnects 124 .
- the second areas 144 of the seed structure 140 can be removed using a wet etch suitable for removing the materials of the seed structure.
- the wet etch process forms an undercut 162 in the first material 132 .
- the presence of the suppressant material 136 likely reduces the difference in the electrical potential (e.g., galvanic nobility) between the first material 132 and the second material 134 , which may reduce the galvanic corrosion of the first material 132 during the wet etch process. This in turn can decrease the extent of the undercut 162 compared to conventional processes and UBM structures without the suppressant material 136 .
- the depth U 1 of the undercut 162 in the UBM structure 130 formed in accordance with the present technology is much less than the depth U 2 of the severe type of undercutting 162 ′ (shown in dotted line) that can occur with conventional UBM structures without the suppressant material.
- FIG. 9 is a cross-sectional view schematically illustrating the semiconductor die 120 after the suppressant material 136 has been removed to provide a finished UBM structure 130 in accordance with an embodiment of the present technology. It will be appreciated that in some embodiments the suppressant material 136 shown in FIG. 8 can remain on the second material 134 depending on the conductivity of the suppressant material 136 .
- FIG. 10 is a graph comparing the undercut of UBM structures having a diameter of 30 ⁇ m and a film stack including a first material comprising copper, an intermediate material comprising nickel, and a second material comprising palladium.
- the UBM structures formed without the suppressant material in accordance with conventional technologies had an average undercut of approximately 5 ⁇ m across a wide distribution from approximately 2 ⁇ m to approximately 9.5 ⁇ m.
- the UBM structures formed with a galvanic suppressant in accordance with several embodiments of the present technology had an average undercut under 2 ⁇ m within a much tighter distribution between slightly less than 1 ⁇ m to slightly more than 2 ⁇ m.
- the depth of the undercut in embodiments of UBM structures in accordance with the present technology is less than 50% of the depth of the undercut in UBM structures of the same size without the suppressant material.
- the depth of the average undercuts in UBM structures in accordance with embodiments of the present technology are less than 20% of the cross-sectional dimension of the UBM pillar, or in other embodiments less than 10% of the cross-sectional dimension of the UBM pillars.
- FIG. 11 is a flow chart of an embodiment of a method 200 for forming UBM structures on a semiconductor die in accordance with an embodiment of the present technology.
- the method 200 includes forming a mask on a seed structure (block 202 ) and plating a first material onto the exposed areas of the seed structure (block 204 ).
- the mask for example, has openings that expose areas of the seed structure which are electrically coupled to interconnects that extend at least partially through a semiconductor substrate.
- the openings of the mask are superimposed over TSVs.
- the method 200 further includes depositing a second material into the openings over the first material thereby forming a UBM pillar (block 206 ).
- the second material is different than the first material, and the second material has a higher galvanic nobility than the first material.
- the method 200 further includes forming a suppressant material on the second material (block 208 ) and removing at least a portion of the mask and thereby exposing portions of the seed structure between the UBM pillars (block 210 ).
- the method 200 continues by removing the exposed portions of the seed structure between the UBM pillars by wet etching the seed structure and thereby forming UBM structures on the semiconductor die (block 212 ). As the seed structure is wet etched, the galvanic suppressant inhibits corrosion of the first material caused by the difference in galvanic nobility between the second and first materials.
- FIG. 12 is a flow chart of a method 220 for forming UBM structures on a semiconductor die in accordance with an embodiment of the present technology.
- the method 220 can include constructing a UBM pillar by plating a first material onto first areas of a seed structure and depositing a second material over the first material (block 222 ).
- the first material has first electrical potential and the second material has a second electrical potential greater than the first electrical potential.
- the method 220 further includes reducing a difference in electrical potential between the first material and the second material (block 224 ).
- the method 220 continues by removing second areas of the seed structure between the UBM pillars and thereby forming UBM structures on the semiconductor die (block 226 ).
- any one of the semiconductor devices having the features described above with reference to FIGS. 1-12 can be incorporated into any of a myriad of larger and/or more complex systems, a representative example of which is system 300 shown schematically in FIG. 13 .
- the system 300 can include a processor 302 , a memory 304 (e.g., SRAM, DRAM, flash, and/or other memory devices), input/output devices 306 , and/or other subsystems or components 308 .
- the semiconductor device 100 described above with reference to FIGS. 1-12 can be included in any of the elements shown in FIG. 13 .
- the resulting system 300 can be configured to perform any of a wide variety of suitable computing, processing, storage, sensing, imaging, and/or other functions.
- representative examples of the system 300 include, without limitation, computers and/or other data processors, such as desktop computers, laptop computers, Internet appliances, hand-held devices (e.g., palm-top computers, wearable computers, cellular or mobile phones, personal digital assistants, music players, etc.), tablets, multi-processor systems, processor-based or programmable consumer electronics, network computers, and minicomputers. Additional representative examples of the system 300 include lights, cameras, vehicles, etc. With regard to these and other example, the system 300 can be housed in a single unit or distributed over multiple interconnected units, e.g., through a communication network. The components of the system 300 can accordingly include local and/or remote memory storage devices and any of a wide variety of suitable computer-readable media.
Landscapes
- Engineering & Computer Science (AREA)
- Computer Hardware Design (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Power Engineering (AREA)
- Manufacturing & Machinery (AREA)
- Physics & Mathematics (AREA)
- Condensed Matter Physics & Semiconductors (AREA)
- General Physics & Mathematics (AREA)
- Internal Circuitry In Semiconductor Integrated Circuit Devices (AREA)
Abstract
Description
Claims (22)
Priority Applications (2)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US14/084,037 US9704781B2 (en) | 2013-11-19 | 2013-11-19 | Under-bump metal structures for interconnecting semiconductor dies or packages and associated systems and methods |
US15/624,493 US9966347B2 (en) | 2013-11-19 | 2017-06-15 | Under-bump metal structures for interconnecting semiconductor dies or packages and associated systems and methods |
Applications Claiming Priority (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US14/084,037 US9704781B2 (en) | 2013-11-19 | 2013-11-19 | Under-bump metal structures for interconnecting semiconductor dies or packages and associated systems and methods |
Related Child Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US15/624,493 Division US9966347B2 (en) | 2013-11-19 | 2017-06-15 | Under-bump metal structures for interconnecting semiconductor dies or packages and associated systems and methods |
Publications (2)
Publication Number | Publication Date |
---|---|
US20150137353A1 US20150137353A1 (en) | 2015-05-21 |
US9704781B2 true US9704781B2 (en) | 2017-07-11 |
Family
ID=53172477
Family Applications (2)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US14/084,037 Active US9704781B2 (en) | 2013-11-19 | 2013-11-19 | Under-bump metal structures for interconnecting semiconductor dies or packages and associated systems and methods |
US15/624,493 Active US9966347B2 (en) | 2013-11-19 | 2017-06-15 | Under-bump metal structures for interconnecting semiconductor dies or packages and associated systems and methods |
Family Applications After (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US15/624,493 Active US9966347B2 (en) | 2013-11-19 | 2017-06-15 | Under-bump metal structures for interconnecting semiconductor dies or packages and associated systems and methods |
Country Status (1)
Country | Link |
---|---|
US (2) | US9704781B2 (en) |
Cited By (1)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US10522487B2 (en) | 2015-12-31 | 2019-12-31 | Taiwan Semiconductor Manufacturing Company, Ltd. | Semiconductor structure and manufacturing method thereof |
Families Citing this family (6)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US9716052B2 (en) * | 2013-08-28 | 2017-07-25 | Mitsubishi Electric Corporation | Semiconductor device comprising a conductive film joining a diode and switching element |
US9704781B2 (en) | 2013-11-19 | 2017-07-11 | Micron Technology, Inc. | Under-bump metal structures for interconnecting semiconductor dies or packages and associated systems and methods |
JP6502751B2 (en) * | 2015-05-29 | 2019-04-17 | 東芝メモリ株式会社 | Semiconductor device and method of manufacturing semiconductor device |
TWI572257B (en) * | 2015-10-19 | 2017-02-21 | 欣興電子股份有限公司 | Pillar structure and manufacturing method thereof |
CN108091630B (en) * | 2016-11-23 | 2020-01-03 | 中芯国际集成电路制造(上海)有限公司 | Semiconductor device and manufacturing method thereof |
CN109729639B (en) * | 2018-12-24 | 2020-11-20 | 奥特斯科技(重庆)有限公司 | Component carrier comprising columns on coreless substrate |
Citations (8)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US6489229B1 (en) * | 2001-09-07 | 2002-12-03 | Motorola, Inc. | Method of forming a semiconductor device having conductive bumps without using gold |
US20080303968A1 (en) * | 2007-06-11 | 2008-12-11 | Renesas Technology Corp. | Semiconductor device and method of manufacturing the same |
US7800238B2 (en) | 2008-06-27 | 2010-09-21 | Micron Technology, Inc. | Surface depressions for die-to-die interconnects and associated systems and methods |
US20110101527A1 (en) * | 2009-11-05 | 2011-05-05 | Taiwan Semiconductor Manufacturing Company, Ltd. | Mechanisms for forming copper pillar bumps |
US8129839B2 (en) | 2003-02-20 | 2012-03-06 | Micron Technology, Inc. | Electronic device package structures |
US20120091577A1 (en) * | 2010-07-26 | 2012-04-19 | Taiwan Semiconductor Manufacturing Company, Ltd. | Copper pillar bump with cobalt-containing sidewall protection |
US20130012014A1 (en) | 2011-07-07 | 2013-01-10 | Taiwan Semiconductor Manufacturing Company, Ltd. | UBM Etching Methods for Eliminating Undercut |
US20150084207A1 (en) * | 2013-09-26 | 2015-03-26 | General Electric Company | Embedded semiconductor device package and method of manufacturing thereof |
Family Cites Families (3)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US6995084B2 (en) * | 2004-03-17 | 2006-02-07 | International Business Machines Corporation | Method for forming robust solder interconnect structures by reducing effects of seed layer underetching |
WO2012035786A1 (en) * | 2010-09-17 | 2012-03-22 | パナソニック株式会社 | Current control element and nonvolatile memory element using same |
US9704781B2 (en) | 2013-11-19 | 2017-07-11 | Micron Technology, Inc. | Under-bump metal structures for interconnecting semiconductor dies or packages and associated systems and methods |
-
2013
- 2013-11-19 US US14/084,037 patent/US9704781B2/en active Active
-
2017
- 2017-06-15 US US15/624,493 patent/US9966347B2/en active Active
Patent Citations (8)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US6489229B1 (en) * | 2001-09-07 | 2002-12-03 | Motorola, Inc. | Method of forming a semiconductor device having conductive bumps without using gold |
US8129839B2 (en) | 2003-02-20 | 2012-03-06 | Micron Technology, Inc. | Electronic device package structures |
US20080303968A1 (en) * | 2007-06-11 | 2008-12-11 | Renesas Technology Corp. | Semiconductor device and method of manufacturing the same |
US7800238B2 (en) | 2008-06-27 | 2010-09-21 | Micron Technology, Inc. | Surface depressions for die-to-die interconnects and associated systems and methods |
US20110101527A1 (en) * | 2009-11-05 | 2011-05-05 | Taiwan Semiconductor Manufacturing Company, Ltd. | Mechanisms for forming copper pillar bumps |
US20120091577A1 (en) * | 2010-07-26 | 2012-04-19 | Taiwan Semiconductor Manufacturing Company, Ltd. | Copper pillar bump with cobalt-containing sidewall protection |
US20130012014A1 (en) | 2011-07-07 | 2013-01-10 | Taiwan Semiconductor Manufacturing Company, Ltd. | UBM Etching Methods for Eliminating Undercut |
US20150084207A1 (en) * | 2013-09-26 | 2015-03-26 | General Electric Company | Embedded semiconductor device package and method of manufacturing thereof |
Non-Patent Citations (3)
Title |
---|
"Table of standard electrode reduction potentials in aqueous solution at 25 oC", http://bilbo.chm.uri.edu/CHM112/tables/redpottable.htm. * |
ASM Handbook, vol. 13A-Corrosion: Fundamentals, Testing, and Protection © 2003 ASM International, Table 1. * |
ASM Handbook, vol. 13A—Corrosion: Fundamentals, Testing, and Protection © 2003 ASM International, Table 1. * |
Cited By (2)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US10522487B2 (en) | 2015-12-31 | 2019-12-31 | Taiwan Semiconductor Manufacturing Company, Ltd. | Semiconductor structure and manufacturing method thereof |
US11189583B2 (en) | 2015-12-31 | 2021-11-30 | Taiwan Semiconductor Manufacturing Company Ltd. | Semiconductor structure and manufacturing method thereof |
Also Published As
Publication number | Publication date |
---|---|
US20170287857A1 (en) | 2017-10-05 |
US20150137353A1 (en) | 2015-05-21 |
US9966347B2 (en) | 2018-05-08 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US9966347B2 (en) | Under-bump metal structures for interconnecting semiconductor dies or packages and associated systems and methods | |
US20210151400A1 (en) | Collars for under-bump metal structures and associated systems and methods | |
TWI479601B (en) | Method for forming a conductive viathrough a semiconductor device structure,method for fabricating a semiconductor device structure,semiconductor device structure,and electronic device | |
US9305877B1 (en) | 3D package with through substrate vias | |
US9449906B2 (en) | Devices, systems, and methods related to forming through-substrate vias with sacrificial plugs | |
US9633929B2 (en) | TSV formation | |
US10950565B2 (en) | Interconnect structures for preventing solder bridging, and associated systems and methods | |
US11735549B2 (en) | Methods and systems for manufacturing pillar structures on semiconductor devices | |
US9054099B2 (en) | Semiconductor device with copper wirebond sites and methods of making same | |
US20200058609A1 (en) | Semiconductor devices and methods of manufacturing the same |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
AS | Assignment |
Owner name: MICRON TECHNOLOGY, INC., IDAHO Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:WIRZ, BRANDON P.;GANDHI, JASPREET S.;GAMBEE, CHRISTOPHER J.;AND OTHERS;SIGNING DATES FROM 20131113 TO 20131114;REEL/FRAME:031632/0570 |
|
AS | Assignment |
Owner name: U.S. BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT, CALIFORNIA Free format text: SECURITY INTEREST;ASSIGNOR:MICRON TECHNOLOGY, INC.;REEL/FRAME:038669/0001 Effective date: 20160426 Owner name: U.S. BANK NATIONAL ASSOCIATION, AS COLLATERAL AGEN Free format text: SECURITY INTEREST;ASSIGNOR:MICRON TECHNOLOGY, INC.;REEL/FRAME:038669/0001 Effective date: 20160426 |
|
AS | Assignment |
Owner name: MORGAN STANLEY SENIOR FUNDING, INC., AS COLLATERAL AGENT, MARYLAND Free format text: PATENT SECURITY AGREEMENT;ASSIGNOR:MICRON TECHNOLOGY, INC.;REEL/FRAME:038954/0001 Effective date: 20160426 Owner name: MORGAN STANLEY SENIOR FUNDING, INC., AS COLLATERAL Free format text: PATENT SECURITY AGREEMENT;ASSIGNOR:MICRON TECHNOLOGY, INC.;REEL/FRAME:038954/0001 Effective date: 20160426 |
|
FEPP | Fee payment procedure |
Free format text: PAYOR NUMBER ASSIGNED (ORIGINAL EVENT CODE: ASPN); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY |
|
AS | Assignment |
Owner name: U.S. BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT, CALIFORNIA Free format text: CORRECTIVE ASSIGNMENT TO CORRECT THE REPLACE ERRONEOUSLY FILED PATENT #7358718 WITH THE CORRECT PATENT #7358178 PREVIOUSLY RECORDED ON REEL 038669 FRAME 0001. ASSIGNOR(S) HEREBY CONFIRMS THE SECURITY INTEREST;ASSIGNOR:MICRON TECHNOLOGY, INC.;REEL/FRAME:043079/0001 Effective date: 20160426 Owner name: U.S. BANK NATIONAL ASSOCIATION, AS COLLATERAL AGEN Free format text: CORRECTIVE ASSIGNMENT TO CORRECT THE REPLACE ERRONEOUSLY FILED PATENT #7358718 WITH THE CORRECT PATENT #7358178 PREVIOUSLY RECORDED ON REEL 038669 FRAME 0001. ASSIGNOR(S) HEREBY CONFIRMS THE SECURITY INTEREST;ASSIGNOR:MICRON TECHNOLOGY, INC.;REEL/FRAME:043079/0001 Effective date: 20160426 |
|
STCF | Information on status: patent grant |
Free format text: PATENTED CASE |
|
AS | Assignment |
Owner name: JPMORGAN CHASE BANK, N.A., AS COLLATERAL AGENT, ILLINOIS Free format text: SECURITY INTEREST;ASSIGNORS:MICRON TECHNOLOGY, INC.;MICRON SEMICONDUCTOR PRODUCTS, INC.;REEL/FRAME:047540/0001 Effective date: 20180703 Owner name: JPMORGAN CHASE BANK, N.A., AS COLLATERAL AGENT, IL Free format text: SECURITY INTEREST;ASSIGNORS:MICRON TECHNOLOGY, INC.;MICRON SEMICONDUCTOR PRODUCTS, INC.;REEL/FRAME:047540/0001 Effective date: 20180703 |
|
AS | Assignment |
Owner name: MICRON TECHNOLOGY, INC., IDAHO Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:U.S. BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT;REEL/FRAME:047243/0001 Effective date: 20180629 |
|
AS | Assignment |
Owner name: MICRON TECHNOLOGY, INC., IDAHO Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:MORGAN STANLEY SENIOR FUNDING, INC., AS COLLATERAL AGENT;REEL/FRAME:050937/0001 Effective date: 20190731 |
|
AS | Assignment |
Owner name: MICRON TECHNOLOGY, INC., IDAHO Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:JPMORGAN CHASE BANK, N.A., AS COLLATERAL AGENT;REEL/FRAME:051028/0001 Effective date: 20190731 Owner name: MICRON SEMICONDUCTOR PRODUCTS, INC., IDAHO Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:JPMORGAN CHASE BANK, N.A., AS COLLATERAL AGENT;REEL/FRAME:051028/0001 Effective date: 20190731 |
|
MAFP | Maintenance fee payment |
Free format text: PAYMENT OF MAINTENANCE FEE, 4TH YEAR, LARGE ENTITY (ORIGINAL EVENT CODE: M1551); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY Year of fee payment: 4 |