US9418933B2 - Through-substrate via formation with improved topography control - Google Patents
Through-substrate via formation with improved topography control Download PDFInfo
- Publication number
- US9418933B2 US9418933B2 US14/709,578 US201514709578A US9418933B2 US 9418933 B2 US9418933 B2 US 9418933B2 US 201514709578 A US201514709578 A US 201514709578A US 9418933 B2 US9418933 B2 US 9418933B2
- Authority
- US
- United States
- Prior art keywords
- imd
- filled opening
- opening
- ild
- depth
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Active
Links
- 239000000758 substrate Substances 0.000 title claims abstract description 44
- 230000015572 biosynthetic process Effects 0.000 title description 13
- 238000012876 topography Methods 0.000 title description 8
- 229910052751 metal Inorganic materials 0.000 claims abstract description 35
- 239000002184 metal Substances 0.000 claims abstract description 35
- 239000011229 interlayer Substances 0.000 claims abstract description 9
- 239000010410 layer Substances 0.000 claims description 62
- 239000004065 semiconductor Substances 0.000 claims description 16
- 239000007769 metal material Substances 0.000 claims description 8
- RYGMFSIKBFXOCR-UHFFFAOYSA-N Copper Chemical compound [Cu] RYGMFSIKBFXOCR-UHFFFAOYSA-N 0.000 claims description 7
- 239000004020 conductor Substances 0.000 claims description 7
- 229910052802 copper Inorganic materials 0.000 claims description 7
- 239000010949 copper Substances 0.000 claims description 7
- 229910000881 Cu alloy Inorganic materials 0.000 claims description 6
- 239000000463 material Substances 0.000 claims description 6
- 229910052782 aluminium Inorganic materials 0.000 claims description 5
- XAGFODPZIPBFFR-UHFFFAOYSA-N aluminium Chemical compound [Al] XAGFODPZIPBFFR-UHFFFAOYSA-N 0.000 claims description 5
- QDZRBIRIPNZRSG-UHFFFAOYSA-N titanium nitrate Chemical compound [O-][N+](=O)O[Ti](O[N+]([O-])=O)(O[N+]([O-])=O)O[N+]([O-])=O QDZRBIRIPNZRSG-UHFFFAOYSA-N 0.000 claims description 4
- RTAQQCXQSZGOHL-UHFFFAOYSA-N Titanium Chemical compound [Ti] RTAQQCXQSZGOHL-UHFFFAOYSA-N 0.000 claims description 2
- 229910052715 tantalum Inorganic materials 0.000 claims description 2
- GUVRBAGPIYLISA-UHFFFAOYSA-N tantalum atom Chemical compound [Ta] GUVRBAGPIYLISA-UHFFFAOYSA-N 0.000 claims description 2
- FYNXQOUDSWHQQD-UHFFFAOYSA-N tantalum(5+) pentanitrate Chemical compound [Ta+5].[O-][N+]([O-])=O.[O-][N+]([O-])=O.[O-][N+]([O-])=O.[O-][N+]([O-])=O.[O-][N+]([O-])=O FYNXQOUDSWHQQD-UHFFFAOYSA-N 0.000 claims description 2
- 229910052719 titanium Inorganic materials 0.000 claims description 2
- 239000010936 titanium Substances 0.000 claims description 2
- PQTCMBYFWMFIGM-UHFFFAOYSA-N gold silver Chemical compound [Ag].[Au] PQTCMBYFWMFIGM-UHFFFAOYSA-N 0.000 claims 2
- 238000000034 method Methods 0.000 description 34
- 230000008569 process Effects 0.000 description 25
- 150000002739 metals Chemical class 0.000 description 10
- 229920002120 photoresistant polymer Polymers 0.000 description 10
- 239000003989 dielectric material Substances 0.000 description 6
- 230000003628 erosive effect Effects 0.000 description 6
- 238000004519 manufacturing process Methods 0.000 description 5
- XUIMIQQOPSSXEZ-UHFFFAOYSA-N Silicon Chemical compound [Si] XUIMIQQOPSSXEZ-UHFFFAOYSA-N 0.000 description 3
- 230000004888 barrier function Effects 0.000 description 3
- 239000000203 mixture Substances 0.000 description 3
- 229910052710 silicon Inorganic materials 0.000 description 3
- 239000010703 silicon Substances 0.000 description 3
- BQCADISMDOOEFD-UHFFFAOYSA-N Silver Chemical compound [Ag] BQCADISMDOOEFD-UHFFFAOYSA-N 0.000 description 2
- 241000724291 Tobacco streak virus Species 0.000 description 2
- 238000005516 engineering process Methods 0.000 description 2
- 238000005530 etching Methods 0.000 description 2
- PCHJSUWPFVWCPO-UHFFFAOYSA-N gold Chemical compound [Au] PCHJSUWPFVWCPO-UHFFFAOYSA-N 0.000 description 2
- 229910052737 gold Inorganic materials 0.000 description 2
- 239000010931 gold Substances 0.000 description 2
- 239000013528 metallic particle Substances 0.000 description 2
- 238000000059 patterning Methods 0.000 description 2
- 229910052814 silicon oxide Inorganic materials 0.000 description 2
- 229910052709 silver Inorganic materials 0.000 description 2
- 239000004332 silver Substances 0.000 description 2
- VYPSYNLAJGMNEJ-UHFFFAOYSA-N Silicium dioxide Chemical compound O=[Si]=O VYPSYNLAJGMNEJ-UHFFFAOYSA-N 0.000 description 1
- 230000004075 alteration Effects 0.000 description 1
- 239000000470 constituent Substances 0.000 description 1
- 230000009977 dual effect Effects 0.000 description 1
- 238000007772 electroless plating Methods 0.000 description 1
- 238000009713 electroplating Methods 0.000 description 1
- 239000011521 glass Substances 0.000 description 1
- 229910021478 group 5 element Inorganic materials 0.000 description 1
- 238000002955 isolation Methods 0.000 description 1
- 230000005012 migration Effects 0.000 description 1
- 238000013508 migration Methods 0.000 description 1
- 238000000206 photolithography Methods 0.000 description 1
- 238000007639 printing Methods 0.000 description 1
- 239000007787 solid Substances 0.000 description 1
- 239000000126 substance Substances 0.000 description 1
- 238000006467 substitution reaction Methods 0.000 description 1
- WFKWXMTUELFFGS-UHFFFAOYSA-N tungsten Chemical compound [W] WFKWXMTUELFFGS-UHFFFAOYSA-N 0.000 description 1
- 229910052721 tungsten Inorganic materials 0.000 description 1
- 239000010937 tungsten Substances 0.000 description 1
Images
Classifications
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/52—Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames
- H01L23/538—Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames the interconnection structure between a plurality of semiconductor chips being formed on, or in, insulating substrates
- H01L23/5386—Geometry or layout of the interconnection structure
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/52—Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames
- H01L23/522—Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames including external interconnections consisting of a multilayer structure of conductive and insulating layers inseparably formed on the semiconductor body
- H01L23/528—Geometry or layout of the interconnection structure
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/48—Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor
- H01L23/481—Internal lead connections, e.g. via connections, feedthrough structures
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/02104—Forming layers
- H01L21/02107—Forming insulating materials on a substrate
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/70—Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
- H01L21/71—Manufacture of specific parts of devices defined in group H01L21/70
- H01L21/768—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics
- H01L21/76838—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the conductors
- H01L21/76877—Filling of holes, grooves or trenches, e.g. vias, with conductive material
- H01L21/76879—Filling of holes, grooves or trenches, e.g. vias, with conductive material by selective deposition of conductive material in the vias, e.g. selective C.V.D. on semiconductor material, plating
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/70—Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
- H01L21/71—Manufacture of specific parts of devices defined in group H01L21/70
- H01L21/768—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics
- H01L21/76898—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics formed through a semiconductor substrate
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/48—Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor
- H01L23/50—Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor for integrated circuit devices, e.g. power bus, number of leads
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/52—Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames
- H01L23/522—Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames including external interconnections consisting of a multilayer structure of conductive and insulating layers inseparably formed on the semiconductor body
- H01L23/5226—Via connections in a multilevel interconnection structure
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/52—Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames
- H01L23/522—Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames including external interconnections consisting of a multilayer structure of conductive and insulating layers inseparably formed on the semiconductor body
- H01L23/532—Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames including external interconnections consisting of a multilayer structure of conductive and insulating layers inseparably formed on the semiconductor body characterised by the materials
- H01L23/53204—Conductive materials
- H01L23/53209—Conductive materials based on metals, e.g. alloys, metal silicides
- H01L23/53228—Conductive materials based on metals, e.g. alloys, metal silicides the principal metal being copper
- H01L23/53238—Additional layers associated with copper layers, e.g. adhesion, barrier, cladding layers
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/0001—Technical content checked by a classifier
- H01L2924/0002—Not covered by any one of groups H01L24/00, H01L24/00 and H01L2224/00
Definitions
- Three-dimensional integrated circuits (3DIC) and stacked dies are commonly used to decrease the overall size of integrated circuits.
- 3DICs and stacked dies use through-substrate vias (TSVs, also referred to sometimes as through silicon vias or through vias) to connect an individual die through its backside to another die.
- TSVs through-substrate vias
- 3DICs and stacked dies are able to reduce the overall footprint of an integrated circuit.
- TSVs are used to create short grounding paths through the backside of a die, which is typically covered with grounded aluminum film.
- a substrate comprising active devices, such as transistors, is provided, an inter-layer dielectric (ILD) is formed over the substrate, and then any number of inter-metal dielectrics (IMDs), comprising metallic trenches/vias used to execute logic functions, are formed over the ILD.
- ILDs inter-metal dielectrics
- a TSV may also be formed at either the ILD or an IMD.
- the ILD acts as a barrier between the active devices in the substrate and the metallic trenches/vias in the IMD.
- the ILD prevents metallic particles in the IMD from diffusing into the substrate and is crucial to the proper functioning of the active devices in the substrate.
- the TSV When formed at the ILD layer, the TSV may be covered with a liner and a metal pad in the subsequent IMD layer.
- the liner and pad act to create a flat top surface for stable connections to the TSV.
- the ILD often suffers loss due to erosion and dishing caused by the TSV's formation process. ILD loss is especially problematic for advanced technologies where the die components are so compact and precise that tolerance for such loss is very limited.
- the use of a liner causes high contact resistance between the TSV and the overlying metal pad.
- formation of the TSV at the IMD layer suffers from issues of uneven topography due to TSV's size and grain growth. This uneven topography can lead to broken and unstable connections to the TSV.
- FIGS. 1A through 1G are cross-sectional views of intermediate stages of manufacture of a wafer comprising a TSV and a topographically flat portion of the TSV in accordance with various embodiments;
- FIGS. 2 and 3 illustrate top-down views of the TSV in the wafer from FIGS. 1A-1G according to various embodiments
- FIGS. 4A through 4D are cross-sectional views of intermediate stages of manufacture of a wafer comprising a TSV and a metal pad overlying the TSV in accordance with various embodiments;
- FIG. 5 shows a cross-sectional view of another wafer comprising a TSV and a metal pad overlaying the TSV according to various embodiments.
- FIGS. 5A and 5B illustrate top-down views of the metal pad in the wafer from FIG. 5 in accordance with various embodiments.
- wafer 100 which includes substrate 102 , is provided.
- Substrate 102 is preferably a semiconductor substrate, suck as a bulk silicon substrate, although it may include other semiconductor materials such as group III, group IV, and/or group V elements.
- Integrated circuit 110 shown as transistors, and isolation fields 112 are formed on the top surface of substrate 102 .
- Interconnect structure 104 has been formed over the top surface of substrate 102 .
- Interconnect structure 104 includes inter-layer dielectric (ILD) 106 formed of low-k dielectric materials having k values, for example, lower than about 4.0.
- Contact plugs 114 made of tungsten or other similar metallic material, may be formed within ILD 106 .
- interconnect structure 104 includes inter-metal dielectric (IMD) 108 containing trenches/vias 116 .
- IMD 108 may be formed low-k dielectric materials having low k values, for example, lower than about 4.0.
- IMD 108 and ILD 106 could be, for example, silicon oxide, SiCOH, and the like.
- Trenches/vias 116 may be made of copper or copper alloy although other metals such as, aluminum, silver, gold, or combinations thereof, may also be used.
- the embodiment depicted in these figures show interconnect structure 104 as having only one IMD layer 108 . It is contemplated in other embodiments that interconnect structure 104 will have multiple IMD layers.
- FIG. 1B shows the formation of photo resist layer 118 over the top surface of IMD 108 in wafer 100 .
- Photo resist layer 118 is patterned to create an opening of width W 1 over IMD 108 , using known photolithographic techniques.
- a first etch is performed to create opening 120 , extending a depth of D 1 , through interconnect structure 104 , into substrate 102 , using known etching techniques.
- photo resist layer 118 is removed after this first etch process.
- FIG. 1D shows the formation of a second photo resist layer 122 on the top surface of IMD 108 in wafer 100 .
- Photo resist layer 122 is then patterned to have an opening 124 , overlaying opening 120 .
- Opening 124 has a width W 2 .
- width W 2 will be larger than width W 1 .
- width W 1 would be between about 5 ⁇ m and 10 ⁇ m, whereas width W 2 would be between about 5.5 ⁇ m and 20 ⁇ m.
- a second etch is performed, which expands opening 120 to include opening 126 .
- This second etch extends a depth D 2 into interconnect structure 104 .
- Depth D 2 is smaller than the depth D 1 created during the first etch.
- the second etch does not extend into substrate 102 .
- depth D 2 would be less than about 1 ⁇ m.
- opening 126 is shown as extending into the top portion of ILD 106 , it is contemplated that opening 126 would not reach ILD 106 in other embodiments.
- photo resist layer 122 is removed.
- photo resist layer 118 remains on IMD 108 after the first etch process.
- photo resist layer 118 undergoes a second patterning process after the first etch. The patterning process would remove the areas similar to those removed in photo resist layer 122 discussed above. A second etch, similar to the one discussed above, would then be performed, and photo resist layer 118 would then be removed.
- opening 120 and opening 126 are filled with a metallic material forming through-substrate via (TSV) 128 .
- the filling material includes copper or copper alloys, although other metals such as aluminum, silver, gold, and combinations thereof, may also be used.
- the formation method of TSV 128 may include printing, electro plating, electroless plating, and the like.
- a barrier layer, a liner, and/or a seed layer may be formed within the openings 120 and 126 , as known in the art.
- the metallic material is planarized using the well-known chemical mechanical polish (CMP) method to remove excess material.
- CMP chemical mechanical polish
- planarization at an IMD layer allows for the use of dummy metals during the CMP process.
- Dummy metals are non-functional features that do not contribute to the logic design of a wafer. These dummy metals act as a buffer during the CMP process, allowing for better erosion and dishing control during CMP.
- the metal density of a surface directly affects the rate at which the surface is planarized through CMP. Varying metal densities may lead to uneven topography after planarization. To address this problem, dummy metals are used to fill low metal density areas and create uniform metal densities across a surface. Therefore, it is known in the art to include dummy metals in IMD layers to aid the CMP process.
- dummy metals are generally unavailable at the ILD layer.
- TSV 128 By forming TSV 128 at IMD 108 , dummy metals may be used during CMP. Accordingly, the resulting dishing and erosion at IMD 108 would be less than the dishing and erosion a similar CMP process would have caused at ILD 106 .
- FIG. 1G shows the same wafer 100 as the wafer shown in FIG. 1F .
- TSV 128 is shown as being divided into two regions: 130 and 132 . It is noted that in TSV 128 , the top surface of region 130 will be topographically flatter than the top surface of the region 132 . This difference in topography is due to region 130 , extending depth D 2 , being relatively shallow compared to region 132 , extending depth D 1 . It has been observed that by keeping depth D 2 under 1 ⁇ m, the surface topography of region 130 can be kept relatively flat. Any connections (not shown) to TSV 128 will be made to this topographically flatter region 130 .
- This method also eliminates high contact resistance caused by any liner, barrier, or seed layers between a TSV formed at ILD 106 and any overlaying metal features in IMD 108 .
- FIG. 2 a top-down view of TSV 128 is shown.
- Region 130 is shown to be encompassing region 132 , which corresponds to regions of TSV 128 . Any connections to TSV 128 would be made to region 130 .
- FIG. 2 shows region 130 as rectangular, alternative shapes, such as circular or ovular, for region 130 are also contemplated in other embodiments.
- region 130 need not encompass region 132 as shown in FIG. 2 .
- Region 130 need only adjoin region 132 .
- FIG. 3 shows an alternative embodiment where region 130 is ovular and merely adjoins region 132 instead of encompassing region 132 .
- TSV 128 is shown as being formed on IMD 108 .
- IMD 108 being the first IMD layer formed above ILD 106 in interconnect structure 104 . It is contemplated, in other embodiments of this invention, to form TSV 128 on other IMD layers (not shown) in interconnect structure 104 .
- FIG. 4A shows wafer 200 .
- Wafer 200 contains substrate 202 and interconnect structure 204 .
- Interconnect structure 204 contains ILD 206 .
- Substrate 202 and ILD layer 206 is substantially similar to substrate 102 and ILD layer 106 in wafer 100 described above. Thus detailed descriptions of these features are omitted.
- Wafer 200 was formed using a single-damascene process as opposed to a dual-damascene process.
- vias and trenches in a layer are formed simultaneously; therefore, a typical IMD layer may contain both trenches and vias.
- trenches and vias are formed separately. Therefore interconnect structure 204 contains IMD layers formed separately as: trench layer 208 , containing trenches 212 , and via layer 210 , containing vias 214 .
- IMD layers 208 and 210 may all be made of low-k dielectric materials, for example, doped silicon glass, SiCOH, SiON, and the like.
- Trenches 212 and vias 214 may be made of copper, copper alloys, or any combination thereof.
- the embodiment of invention illustrated in FIG. 4A only contains one IMD trench and one IMD via layer.
- interconnect structure 204 could contain any number of IMD trench layers and alternating IMD via layers.
- Wafer 200 also contains TSV 216 .
- TSV 216 is analogous to region 132 of TSV 128 in wafer 100 .
- TSV 216 does not contain the portion of TSV 128 referred to as region 130 .
- TSV 216 was formed using a substantially similar process as that used form TSV 128 . Therefore, in-depth discussion on the formation of TSV 216 is omitted. Because TSV 216 is formed in IMD via layer 210 , ILD loss due to dishing and erosion caused by the CMP process is avoided. Furthermore, dummy metals may be used to aid the CMP process because TSV 216 is formed at IMD 210 . While TSV 216 is shown to be formed on the first via layer above substrate 202 , TSV 216 may be formed on any other IMD via layer (not shown) in interconnect structure 204 .
- IMD trench layer 218 has been formed on the top surface of IMD via layer 210 .
- IMD trench layer 218 may be made of low-k dielectric materials similar to those used to make IMDs 208 and 210 .
- IMD 218 contains trenches 222 which are similar to trenches 212 in IMD 208 .
- Opening 220 has been formed in IMD trench layer 218 to overlay TSV 216 . Opening 220 may be formed using, for example, a combination of photolithography and etching similar to what has been previously described.
- FIG. 4C shows the formation of liner 224 in opening 220 .
- Liner 224 covers the both the lateral and vertical surfaces of opening 220 .
- Liner 224 may be made of titanium, titanium nitrate, tantalum, tantalum nitrate, or other like material.
- opening 220 is then filled to form metal pad 226 .
- Pad 226 may be formed using the same metallic materials used to form trenches 212 and 222 .
- Pad 226 's top surface is topographically flat due to liner 224 overlying TSV 216 .
- Liner 224 also serves to prevent migration of metallic particles from pad 226 into the neighboring dielectric material in IMD 218 .
- Reliable connections to TSV 216 may be made through the topographically flat pad 226 . While the current embodiment describes the separate formation of trenches 222 and pad 226 , these features may also be formed simultaneously.
- FIG. 5 shows another alternative embodiment of the invention.
- FIG. 5 shows wafer 300 , which has been formed using a single-damascene process similar to the one used to form wafer 200 .
- Wafer 300 contains substrate 302 and interconnect structure 304 .
- Interconnect structure 304 contains ILD 306 ; IMD trench layers 308 and 312 ; and IMD via layer 310 .
- Wafer 300 is analogous to wafer 200 in its formation process; therefore, detailed description of the process is omitted. However, several key differences between wafer 300 and wafer 200 and their corresponding features should be noted.
- TSV 314 is formed at IMD trench layer 308 .
- TSV 314 is not formed at an IMD via layer.
- IMD via layer 310 is formed containing pad 318 and vias 320 .
- liner 316 has formed to surround pad 318 .
- Pad 318 and vias 320 may be formed simultaneously using a single-damascene process.
- the top surface of pad 318 is topographically flat due to liner 316 overlaying TSV 314 .
- Liner 316 is analogous to liner 224 in wafer 200 .
- Further IMD layers may be built on IMD via layer 310 , such as IMD trench layer 312 , as shown in FIG. 5 .
- pad 318 and vias 320 may be formed simultaneously, pad 318 must be configured to adhere to any design rule limitations related to via formation.
- FIG. 5A a top-down view of pad 318 in IMD via layer 310 is shown.
- a circular region 322 corresponds to the location of TSV 314 .
- Pad 318 is shown as overlaying region 322 .
- pad 318 is shown in a slot configuration.
- pad 318 may be a configured as a solid square, as shown in FIG. 5B ; in a grid pattern, not shown; or any other suitable configuration.
- the configuration of pad 318 may be altered to adhere to any design rule limitations on IMD via layer 310 .
- TSV 314 may be formed at any other IMD trench layer in interconnect structure 304 .
- cap 318 would be formed on the IMD via layer directly above the IMD trench layer in which TSV 314 was formed.
- IMD via layer 310 and IMD trench layer 312 may be formed simultaneously using a dual damascene process. In such cases, liner 316 may extend into IMD trench layer 312 and up the sidewalls of any trench overlaying pad 318 .
- a device in some embodiments, includes an interconnect structure over a semiconductor substrate, wherein the interconnect structure comprises an inter-layer dielectric (ILD) and an inter-metal dielectric (IMD) over the ILD.
- ILD inter-layer dielectric
- a first opening extends a first depth through the interconnect structure and into the semiconductor substrate, and a second opening contiguous with and wider than the first opening extends a second depth into the interconnect structure, wherein the second depth is smaller than the first depth.
- a conductive plug fills the first opening and the second opening, the conductive plug being a metallic material and having a substantially planar surface at a top of the second opening.
- a device in yet other embodiments, includes an interconnect structure over a semiconductor substrate, wherein the interconnect structure includes an inter-layer dielectric (ILD) and a first inter-metal dielectric (IMD) formed over the ILD, the first IMD having a first metallic component therein.
- ILD inter-layer dielectric
- IMD inter-metal dielectric
- a conductive plug extends through the first IMD and into the semiconductor substrate, and a second IMD over the first IMD, the second IMD having a second metallic component therein.
- An opening in the second IMD extends to the first IMD and overlies the conductive plug and the first IMD.
- a liner is formed in the opening, wherein the liner covers both the bottom surface and the sidewalls of the opening, and a pad having a metallic material is in the opening.
- a device in yet other embodiments, includes an inter-layer dielectric (ILD) over a substrate, an inter-metal dielectric (IMD) over the ILD, and interconnects in the ILD and the IMD.
- ILD inter-layer dielectric
- IMD inter-metal dielectric
- a first opening extends in at least the IMD a first depth from a top surface of the IMD, and a second opening is contiguous with and extends from a bottom of the first opening into the ILD and the substrate, the second opening extending a second depth from the top surface of the IMD, the first depth being less than the second depth.
- a conductor fills the first opening and the second opening, the conductor having a planar a top surface.
Landscapes
- Engineering & Computer Science (AREA)
- Physics & Mathematics (AREA)
- Condensed Matter Physics & Semiconductors (AREA)
- General Physics & Mathematics (AREA)
- Computer Hardware Design (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Power Engineering (AREA)
- Manufacturing & Machinery (AREA)
- Geometry (AREA)
- Internal Circuitry In Semiconductor Integrated Circuit Devices (AREA)
Abstract
A device include a substrate and an interconnect structure over the substrate. The interconnect structure comprising an inter-layer dielectric (ILD) and a first inter-metal dielectric (IMD) formed over the ILD. A through-substrate via (TSV) is formed at the IMD extending a first depth through the interconnect structure into the substrate. A metallic pad is formed at the IMD adjoining the TSV and extending a second depth into the interconnect structure, wherein the second depth is less than the first depth. Connections to the TSV are made through the metallic pad.
Description
This application is a divisional of U.S. patent application Ser. No. 13/678,113, filed on Nov. 15, 2012, entitled “Through-Substrate via Formation with Improved Topography Control,” which application is hereby incorporated herein by reference in its entirety.
Three-dimensional integrated circuits (3DIC) and stacked dies are commonly used to decrease the overall size of integrated circuits. 3DICs and stacked dies use through-substrate vias (TSVs, also referred to sometimes as through silicon vias or through vias) to connect an individual die through its backside to another die. By using vertical space, 3DICs and stacked dies are able to reduce the overall footprint of an integrated circuit. Additionally, TSVs are used to create short grounding paths through the backside of a die, which is typically covered with grounded aluminum film. However, as improvements in technology continually decrease the size of integrated circuits and its constituent components, controlling the topography of the layers in a die becomes increasingly important.
In a typical die, a substrate comprising active devices, such as transistors, is provided, an inter-layer dielectric (ILD) is formed over the substrate, and then any number of inter-metal dielectrics (IMDs), comprising metallic trenches/vias used to execute logic functions, are formed over the ILD. In a 3DIC or stacked die, a TSV may also be formed at either the ILD or an IMD. The ILD acts as a barrier between the active devices in the substrate and the metallic trenches/vias in the IMD. The ILD prevents metallic particles in the IMD from diffusing into the substrate and is crucial to the proper functioning of the active devices in the substrate.
When formed at the ILD layer, the TSV may be covered with a liner and a metal pad in the subsequent IMD layer. The liner and pad act to create a flat top surface for stable connections to the TSV. Using this method, the ILD often suffers loss due to erosion and dishing caused by the TSV's formation process. ILD loss is especially problematic for advanced technologies where the die components are so compact and precise that tolerance for such loss is very limited. Furthermore, the use of a liner causes high contact resistance between the TSV and the overlying metal pad. On the other hand, formation of the TSV at the IMD layer suffers from issues of uneven topography due to TSV's size and grain growth. This uneven topography can lead to broken and unstable connections to the TSV.
For a more complete understanding of the present embodiments, and the advantages thereof, reference is now made to the following descriptions taken in conjunction with the accompanying drawings, in which:
The making and using of the present embodiments are discussed in detail below. It should be appreciated, however, that the present disclosure provides many applicable inventive concepts that can be embodied in a wide variety of specific contexts. The specific embodiments discussed are merely illustrative of specific ways to make and use the disclosed subject matter, and do not limit the scope of the different embodiments.
With reference now to FIG. 1A , wafer 100, which includes substrate 102, is provided. Substrate 102 is preferably a semiconductor substrate, suck as a bulk silicon substrate, although it may include other semiconductor materials such as group III, group IV, and/or group V elements. Integrated circuit 110, shown as transistors, and isolation fields 112 are formed on the top surface of substrate 102. Interconnect structure 104 has been formed over the top surface of substrate 102. Interconnect structure 104 includes inter-layer dielectric (ILD) 106 formed of low-k dielectric materials having k values, for example, lower than about 4.0. Contact plugs 114, made of tungsten or other similar metallic material, may be formed within ILD 106. Furthermore, interconnect structure 104 includes inter-metal dielectric (IMD) 108 containing trenches/vias 116. IMD 108 may be formed low-k dielectric materials having low k values, for example, lower than about 4.0. IMD 108 and ILD 106 could be, for example, silicon oxide, SiCOH, and the like. Trenches/vias 116 may be made of copper or copper alloy although other metals such as, aluminum, silver, gold, or combinations thereof, may also be used. The embodiment depicted in these figures show interconnect structure 104 as having only one IMD layer 108. It is contemplated in other embodiments that interconnect structure 104 will have multiple IMD layers.
Referring to FIG. 1C , a first etch is performed to create opening 120, extending a depth of D1, through interconnect structure 104, into substrate 102, using known etching techniques. In one embodiment of this invention, photo resist layer 118 is removed after this first etch process.
Referring to FIG. 1E , a second etch is performed, which expands opening 120 to include opening 126. This second etch extends a depth D2 into interconnect structure 104. Depth D2 is smaller than the depth D1 created during the first etch. The second etch does not extend into substrate 102. In a typical embodiment, depth D2 would be less than about 1 μm. While opening 126 is shown as extending into the top portion of ILD 106, it is contemplated that opening 126 would not reach ILD 106 in other embodiments. Following this second etch, photo resist layer 122 is removed.
In an alternative embodiment of this invention, photo resist layer 118 remains on IMD 108 after the first etch process. In this alternative embodiment, photo resist layer 118 undergoes a second patterning process after the first etch. The patterning process would remove the areas similar to those removed in photo resist layer 122 discussed above. A second etch, similar to the one discussed above, would then be performed, and photo resist layer 118 would then be removed.
In FIG. 1F , opening 120 and opening 126, are filled with a metallic material forming through-substrate via (TSV) 128. In various embodiments, the filling material includes copper or copper alloys, although other metals such as aluminum, silver, gold, and combinations thereof, may also be used. The formation method of TSV 128 may include printing, electro plating, electroless plating, and the like. Prior to filling, a barrier layer, a liner, and/or a seed layer (not shown) may be formed within the openings 120 and 126, as known in the art. After opening 120 is filled, the metallic material is planarized using the well-known chemical mechanical polish (CMP) method to remove excess material. By forming TSV 128 at the top surface of IMD 108 instead of ILD 106, ILD loss due to erosion and dishing caused by the CMP process is avoided.
Furthermore, planarization at an IMD layer allows for the use of dummy metals during the CMP process. Dummy metals are non-functional features that do not contribute to the logic design of a wafer. These dummy metals act as a buffer during the CMP process, allowing for better erosion and dishing control during CMP. Furthermore, the metal density of a surface directly affects the rate at which the surface is planarized through CMP. Varying metal densities may lead to uneven topography after planarization. To address this problem, dummy metals are used to fill low metal density areas and create uniform metal densities across a surface. Therefore, it is known in the art to include dummy metals in IMD layers to aid the CMP process. However, dummy metals are generally unavailable at the ILD layer. By forming TSV 128 at IMD 108, dummy metals may be used during CMP. Accordingly, the resulting dishing and erosion at IMD 108 would be less than the dishing and erosion a similar CMP process would have caused at ILD 106.
Now referring to FIG. 2 , a top-down view of TSV 128 is shown. Region 130 is shown to be encompassing region 132, which corresponds to regions of TSV 128. Any connections to TSV 128 would be made to region 130. While FIG. 2 shows region 130 as rectangular, alternative shapes, such as circular or ovular, for region 130 are also contemplated in other embodiments. Furthermore, region 130 need not encompass region 132 as shown in FIG. 2 . Region 130 need only adjoin region 132. For example, FIG. 3 shows an alternative embodiment where region 130 is ovular and merely adjoins region 132 instead of encompassing region 132.
In the embodiment shown in FIGS. 1A-1G , TSV 128 is shown as being formed on IMD 108. IMD 108 being the first IMD layer formed above ILD 106 in interconnect structure 104. It is contemplated, in other embodiments of this invention, to form TSV 128 on other IMD layers (not shown) in interconnect structure 104.
Now referring to FIG. 4A , an alternative embodiment of the invention is shown. FIG. 4A shows wafer 200. Wafer 200 contains substrate 202 and interconnect structure 204. Interconnect structure 204 contains ILD 206. Substrate 202 and ILD layer 206 is substantially similar to substrate 102 and ILD layer 106 in wafer 100 described above. Thus detailed descriptions of these features are omitted.
Now referring to FIG. 4B , another IMD trench layer 218 has been formed on the top surface of IMD via layer 210. IMD trench layer 218 may be made of low-k dielectric materials similar to those used to make IMDs 208 and 210. IMD 218 contains trenches 222 which are similar to trenches 212 in IMD 208. Opening 220 has been formed in IMD trench layer 218 to overlay TSV 216. Opening 220 may be formed using, for example, a combination of photolithography and etching similar to what has been previously described.
Now referring to FIG. 4D , opening 220 is then filled to form metal pad 226. Pad 226 may be formed using the same metallic materials used to form trenches 212 and 222. Pad 226's top surface is topographically flat due to liner 224 overlying TSV 216. Liner 224 also serves to prevent migration of metallic particles from pad 226 into the neighboring dielectric material in IMD 218. Reliable connections to TSV 216 may be made through the topographically flat pad 226. While the current embodiment describes the separate formation of trenches 222 and pad 226, these features may also be formed simultaneously.
Because pad 318 and vias 320 may be formed simultaneously, pad 318 must be configured to adhere to any design rule limitations related to via formation. Referring now to FIG. 5A , a top-down view of pad 318 in IMD via layer 310 is shown. A circular region 322 corresponds to the location of TSV 314. Pad 318 is shown as overlaying region 322. In the embodiment illustrated in FIG. 5A , pad 318 is shown in a slot configuration. Alternatively, pad 318 may be a configured as a solid square, as shown in FIG. 5B ; in a grid pattern, not shown; or any other suitable configuration. The configuration of pad 318 may be altered to adhere to any design rule limitations on IMD via layer 310.
In other embodiments, TSV 314 may be formed at any other IMD trench layer in interconnect structure 304. In these alternative embodiments, cap 318 would be formed on the IMD via layer directly above the IMD trench layer in which TSV 314 was formed. Furthermore, in other embodiments, IMD via layer 310 and IMD trench layer 312 may be formed simultaneously using a dual damascene process. In such cases, liner 316 may extend into IMD trench layer 312 and up the sidewalls of any trench overlaying pad 318.
In some embodiments, a device is provided. The device includes an interconnect structure over a semiconductor substrate, wherein the interconnect structure comprises an inter-layer dielectric (ILD) and an inter-metal dielectric (IMD) over the ILD. A first opening extends a first depth through the interconnect structure and into the semiconductor substrate, and a second opening contiguous with and wider than the first opening extends a second depth into the interconnect structure, wherein the second depth is smaller than the first depth. A conductive plug fills the first opening and the second opening, the conductive plug being a metallic material and having a substantially planar surface at a top of the second opening.
In yet other embodiments, a device is provided. The device includes an interconnect structure over a semiconductor substrate, wherein the interconnect structure includes an inter-layer dielectric (ILD) and a first inter-metal dielectric (IMD) formed over the ILD, the first IMD having a first metallic component therein. A conductive plug extends through the first IMD and into the semiconductor substrate, and a second IMD over the first IMD, the second IMD having a second metallic component therein. An opening in the second IMD extends to the first IMD and overlies the conductive plug and the first IMD. A liner is formed in the opening, wherein the liner covers both the bottom surface and the sidewalls of the opening, and a pad having a metallic material is in the opening.
In yet other embodiments, a device is provided. The device includes an inter-layer dielectric (ILD) over a substrate, an inter-metal dielectric (IMD) over the ILD, and interconnects in the ILD and the IMD. A first opening extends in at least the IMD a first depth from a top surface of the IMD, and a second opening is contiguous with and extends from a bottom of the first opening into the ILD and the substrate, the second opening extending a second depth from the top surface of the IMD, the first depth being less than the second depth. A conductor fills the first opening and the second opening, the conductor having a planar a top surface.
Although the present embodiments and their advantages have been described in detail, it should be understood that various changes, substitutions and alterations can be made herein without departing from the spirit and scope of the disclosure as defined by the appended claims.
Moreover, the scope of the present application is not intended to be limited to the particular embodiments of the process, machine, manufacture, composition of matter, means, methods and steps described in the specification. As one of ordinary skill in the art will readily appreciate from the disclosure, processes, machines, manufacture, compositions of matter, means, methods, or steps, presently existing or later to be developed, that perform substantially the same function or achieve substantially the same result as the corresponding embodiments described herein may be utilized according to the present disclosure. Accordingly, the appended claims are intended to include within their scope such processes, machines, manufacture, compositions of matter, means, methods, or steps.
Claims (19)
1. A device comprising:
an interconnect structure over a first side of a semiconductor substrate, wherein the interconnect structure comprises an inter-layer dielectric (ILD) and an inter-metal dielectric (IMD) over the ILD;
a first filled opening extending a first depth through the interconnect structure and through the semiconductor substrate;
a second filled opening contiguous with and wider than the first filled opening and extending a second depth into the interconnect structure, wherein the second depth is smaller than the first depth; and
a conductive plug filling the first filled opening and the second filled opening, the conductive plug having a first portion in the first filled opening, a second portion in the second filled opening, and a liner completely separating the first portion and the second portion, the conductive plug being a metallic material, the conductive plug having a substantially planar surface at a top of the second filled opening, the conductive plug providing an electrical connection between the first side of the semiconductor substrate and a second side of the semiconductor substrate, the second side of the semiconductor substrate being opposite the first side of the semiconductor substrate.
2. The device according to claim 1 , further comprising a connection to the conductive plug at the substantially planar surface.
3. The device according to claim 1 , wherein the second depth is less than about 1μm.
4. The device according to claim 1 , wherein the ILD comprises a low k dielectric.
5. The device according to claim 1 , wherein the IMD comprises a low k dielectric.
6. The device according to claim 5 , wherein the conductive plug comprises a metal selected from the group of copper, copper alloys, aluminum, silver gold and combinations thereof.
7. The device according to claim 1 , further comprising a dummy metal in the IMD layer.
8. The device according to claim 1 , wherein the second filled opening is configured in a pattern consisting essentially of a rectangle, a circle, an oval, and combinations thereof.
9. A device comprising:
an interconnect structure over a semiconductor substrate, wherein the interconnect structure comprises an inter-layer dielectric (ILD) and a first inter-metal dielectric (IMD) formed over the ILD, the first IMD having a first metallic component therein;
a conductive plug extending through the first IMD and through the semiconductor substrate;
a second IMD over the first IMD, the second IMD having a second metallic component therein;
a filled opening in the second IMD extending to the first IMD and overlying the conductive plug and the first IMD;
a liner in the filled opening, wherein the liner covers a bottom surface and sidewalls of the filled opening; and
a pad having a metallic material in the filled opening.
10. The device according to claim 9 , wherein the first metallic component comprises copper.
11. The device according to claim 9 , wherein:
the first IMD is an IMD trench layer and the first metallic component is a trench; and
the second IMD is an IMD via layer and the second metallic component is a via.
12. The device according to claim 9 , wherein conductive plug comprises a metal selected from the group of copper, copper alloys, aluminum, silver gold and combinations thereof.
13. The device according to claim 9 , wherein the filled opening is configured in a pattern consisting essentially of a rectangle, a circle, an oval, and combinations thereof.
14. The device according to claim 9 , wherein the filled opening is configured in a slot pattern.
15. The device according to claim 9 , further comprising a dummy metal in the first IMD.
16. The device according to claim 9 , wherein the liner is a material selected from the group consisting essentially of titanium, titanium nitrate, tantalum, tantalum nitrate, and combinations thereof.
17. The device according to claim 9 , wherein the pad comprises a metal selected from the group of copper and copper alloys.
18. A device comprising:
an inter-layer dielectric (ILD) over a semiconductor substrate;
an inter-metal dielectric (IMD) over the ILD;
interconnects in the ILD and the IMD;
a first filled opening in at least the IMD extending a first depth from a top surface of the IMD;
a second filled opening contiguous with and extending from a bottom of the first filled opening through the ILD and completely through the semiconductor substrate, the second opening extending a second depth from the top surface of the IMD, the first depth being less than the second depth, wherein the first filled opening has a first lateral dimension parallel to a major surface of the substrate, the second opening has a second lateral dimension parallel to the major surface of the substrate, and the second lateral dimension is less than the first lateral dimension; and
a conductor filling the first filled opening and the second filled opening, the conductor having a planar top surface in regions not over the second filled opening in a plan view, the conductor comprising a single material layer having no interface between the conductor filling the first opening and the conductor filling the second opening.
19. The device of claim 18 , wherein the second filled opening is a circular shape when viewed from a top down and the first filled opening has a non-circular shape when viewed from a top down.
Priority Applications (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US14/709,578 US9418933B2 (en) | 2012-11-15 | 2015-05-12 | Through-substrate via formation with improved topography control |
Applications Claiming Priority (2)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US13/678,113 US9064850B2 (en) | 2012-11-15 | 2012-11-15 | Through-substrate via formation with improved topography control |
US14/709,578 US9418933B2 (en) | 2012-11-15 | 2015-05-12 | Through-substrate via formation with improved topography control |
Related Parent Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US13/678,113 Division US9064850B2 (en) | 2012-11-15 | 2012-11-15 | Through-substrate via formation with improved topography control |
Publications (2)
Publication Number | Publication Date |
---|---|
US20150249049A1 US20150249049A1 (en) | 2015-09-03 |
US9418933B2 true US9418933B2 (en) | 2016-08-16 |
Family
ID=50680947
Family Applications (2)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US13/678,113 Active 2033-04-26 US9064850B2 (en) | 2012-11-15 | 2012-11-15 | Through-substrate via formation with improved topography control |
US14/709,578 Active US9418933B2 (en) | 2012-11-15 | 2015-05-12 | Through-substrate via formation with improved topography control |
Family Applications Before (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US13/678,113 Active 2033-04-26 US9064850B2 (en) | 2012-11-15 | 2012-11-15 | Through-substrate via formation with improved topography control |
Country Status (2)
Country | Link |
---|---|
US (2) | US9064850B2 (en) |
CN (1) | CN103811415B (en) |
Cited By (2)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US11798883B2 (en) | 2021-04-08 | 2023-10-24 | Samsung Electronics Co., Ltd. | Semiconductor device and method of fabricating the same |
US11876047B2 (en) | 2021-09-14 | 2024-01-16 | International Business Machines Corporation | Decoupled interconnect structures |
Families Citing this family (4)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US9245790B2 (en) * | 2013-01-23 | 2016-01-26 | GlobalFoundries, Inc. | Integrated circuits and methods of forming the same with multiple embedded interconnect connection to same through-semiconductor via |
US9093503B1 (en) * | 2014-01-03 | 2015-07-28 | International Business Machines Corporation | Semiconductor chip with a dual damascene wire and through-substrate via (TSV) structure |
US9666566B1 (en) | 2016-04-26 | 2017-05-30 | Taiwan Semiconductor Manufacturing Company, Ltd. | 3DIC structure and method for hybrid bonding semiconductor wafers |
US11410908B2 (en) * | 2018-06-26 | 2022-08-09 | Intel Corporation | Integrated circuit devices with front-end metal structures |
Citations (25)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US5635423A (en) | 1994-10-11 | 1997-06-03 | Advanced Micro Devices, Inc. | Simplified dual damascene process for multi-level metallization and interconnection structure |
US5654589A (en) * | 1995-06-06 | 1997-08-05 | Advanced Micro Devices, Incorporated | Landing pad technology doubled up as local interconnect and borderless contact for deep sub-half micrometer IC application |
US6020255A (en) * | 1998-07-13 | 2000-02-01 | Taiwan Semiconductor Manufacturing Company | Dual damascene interconnect process with borderless contact |
US6204559B1 (en) | 1999-11-22 | 2001-03-20 | Advanced Semiconductor Engineering, Inc. | Ball grid assembly type semiconductor package having improved chip edge support to prevent chip cracking |
US6265319B1 (en) | 1999-09-01 | 2001-07-24 | Taiwan Semiconductor Manufacturing Company | Dual damascene method employing spin-on polymer (SOP) etch stop layer |
US20010041436A1 (en) | 1998-10-01 | 2001-11-15 | Applied Materials, Inc. | Techniques for triple and quadruple damascene fabrication |
US20010054769A1 (en) | 2000-05-15 | 2001-12-27 | Ivo Raaijmakers | Protective layers prior to alternating layer deposition |
US6436810B1 (en) | 2000-09-27 | 2002-08-20 | Institute Of Microelectronics | Bi-layer resist process for dual damascene |
US6452274B1 (en) * | 1997-11-17 | 2002-09-17 | Sony Corporation | Semiconductor device having a low dielectric layer as an interlayer insulating layer |
US6472723B1 (en) * | 1996-03-22 | 2002-10-29 | Telefonaktiebolaget Lm Ericsson (Publ) | Substrate contacts and shielding devices in a semiconductor component |
US6492735B1 (en) * | 1999-09-21 | 2002-12-10 | Nec Corporation | Semiconductor device with alloy film between barrier metal and interconnect |
US20030203619A1 (en) | 2002-04-26 | 2003-10-30 | Kazuhide Abe | Method of manufacturing semiconductor device |
US20050170642A1 (en) | 2004-01-29 | 2005-08-04 | Hineman Max F. | Methods for improving metal-to-metal contact in a via, devices made according to the methods, and systems including the same |
US20060270214A1 (en) | 2005-05-30 | 2006-11-30 | Fujitsu Limited | Semiconductor device and method for fabricating the same |
US7183195B2 (en) | 2002-02-22 | 2007-02-27 | Samsung Electronics, Co., Ltd. | Method of fabricating dual damascene interconnections of microelectronic device using hybrid low k-dielectric and carbon-free inorganic filler |
US7199474B2 (en) | 2001-07-19 | 2007-04-03 | Aviza Europe Limited | Damascene structure with integral etch stop layer |
US20070190692A1 (en) * | 2006-01-13 | 2007-08-16 | Mete Erturk | Low resistance and inductance backside through vias and methods of fabricating same |
CN101556944A (en) | 2007-12-21 | 2009-10-14 | 台湾积体电路制造股份有限公司 | Structure and process for the formation of through-silicon-via |
US20100032809A1 (en) * | 2008-08-08 | 2010-02-11 | International Business Machines Corporation | Metal wiring structure for integration with through substrate vias |
US20110017827A1 (en) | 2008-03-27 | 2011-01-27 | Kyocera Corporation | Optical System, Imaging Device, and Information Code Reader |
US20110241205A1 (en) | 2008-06-19 | 2011-10-06 | Micron Technology, Inc. | Semiconductor with through-substrate interconnect |
US20110266691A1 (en) | 2010-04-28 | 2011-11-03 | Taiwan Semiconductor Manufacturing Company, Ltd. | Through-Substrate Vias with Improved Connections |
US20120015517A1 (en) | 2010-07-15 | 2012-01-19 | Renesas Electronics Corporation | Method of manufacturing semiconductor device |
US20120205807A1 (en) | 2007-06-20 | 2012-08-16 | John Boyd | Device with post-contact back end of line through-hole via integration |
US8298931B2 (en) * | 2007-09-28 | 2012-10-30 | Sandisk 3D Llc | Dual damascene with amorphous carbon for 3D deep via/trench application |
Family Cites Families (2)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US8907457B2 (en) * | 2010-02-08 | 2014-12-09 | Micron Technology, Inc. | Microelectronic devices with through-substrate interconnects and associated methods of manufacturing |
US8580682B2 (en) * | 2010-09-30 | 2013-11-12 | Taiwan Semiconductor Manufacturing Company, Ltd. | Cost-effective TSV formation |
-
2012
- 2012-11-15 US US13/678,113 patent/US9064850B2/en active Active
-
2013
- 2013-03-26 CN CN201310100067.8A patent/CN103811415B/en active Active
-
2015
- 2015-05-12 US US14/709,578 patent/US9418933B2/en active Active
Patent Citations (28)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US5635423A (en) | 1994-10-11 | 1997-06-03 | Advanced Micro Devices, Inc. | Simplified dual damascene process for multi-level metallization and interconnection structure |
US5654589A (en) * | 1995-06-06 | 1997-08-05 | Advanced Micro Devices, Incorporated | Landing pad technology doubled up as local interconnect and borderless contact for deep sub-half micrometer IC application |
US6472723B1 (en) * | 1996-03-22 | 2002-10-29 | Telefonaktiebolaget Lm Ericsson (Publ) | Substrate contacts and shielding devices in a semiconductor component |
US6452274B1 (en) * | 1997-11-17 | 2002-09-17 | Sony Corporation | Semiconductor device having a low dielectric layer as an interlayer insulating layer |
US6020255A (en) * | 1998-07-13 | 2000-02-01 | Taiwan Semiconductor Manufacturing Company | Dual damascene interconnect process with borderless contact |
US20010041436A1 (en) | 1998-10-01 | 2001-11-15 | Applied Materials, Inc. | Techniques for triple and quadruple damascene fabrication |
US6265319B1 (en) | 1999-09-01 | 2001-07-24 | Taiwan Semiconductor Manufacturing Company | Dual damascene method employing spin-on polymer (SOP) etch stop layer |
US6492735B1 (en) * | 1999-09-21 | 2002-12-10 | Nec Corporation | Semiconductor device with alloy film between barrier metal and interconnect |
US6204559B1 (en) | 1999-11-22 | 2001-03-20 | Advanced Semiconductor Engineering, Inc. | Ball grid assembly type semiconductor package having improved chip edge support to prevent chip cracking |
US20010054769A1 (en) | 2000-05-15 | 2001-12-27 | Ivo Raaijmakers | Protective layers prior to alternating layer deposition |
US6436810B1 (en) | 2000-09-27 | 2002-08-20 | Institute Of Microelectronics | Bi-layer resist process for dual damascene |
US7199474B2 (en) | 2001-07-19 | 2007-04-03 | Aviza Europe Limited | Damascene structure with integral etch stop layer |
US7183195B2 (en) | 2002-02-22 | 2007-02-27 | Samsung Electronics, Co., Ltd. | Method of fabricating dual damascene interconnections of microelectronic device using hybrid low k-dielectric and carbon-free inorganic filler |
US20030203619A1 (en) | 2002-04-26 | 2003-10-30 | Kazuhide Abe | Method of manufacturing semiconductor device |
US20050170642A1 (en) | 2004-01-29 | 2005-08-04 | Hineman Max F. | Methods for improving metal-to-metal contact in a via, devices made according to the methods, and systems including the same |
US20060270214A1 (en) | 2005-05-30 | 2006-11-30 | Fujitsu Limited | Semiconductor device and method for fabricating the same |
US20070190692A1 (en) * | 2006-01-13 | 2007-08-16 | Mete Erturk | Low resistance and inductance backside through vias and methods of fabricating same |
US8519461B2 (en) | 2007-06-20 | 2013-08-27 | Lam Research Corporation | Device with post-contact back end of line through-hole via integration |
US20120205807A1 (en) | 2007-06-20 | 2012-08-16 | John Boyd | Device with post-contact back end of line through-hole via integration |
US8298931B2 (en) * | 2007-09-28 | 2012-10-30 | Sandisk 3D Llc | Dual damascene with amorphous carbon for 3D deep via/trench application |
US20120001334A1 (en) | 2007-12-21 | 2012-01-05 | Taiwan Semiconductor Manufacturing Company, Ltd. | Structure and Process for the Formation of TSVs |
CN101556944A (en) | 2007-12-21 | 2009-10-14 | 台湾积体电路制造股份有限公司 | Structure and process for the formation of through-silicon-via |
US20110034027A1 (en) | 2007-12-21 | 2011-02-10 | Taiwan Semiconductor Manufacturing Company, Ltd. | Structure and Process for the Formation of TSVs |
US20110017827A1 (en) | 2008-03-27 | 2011-01-27 | Kyocera Corporation | Optical System, Imaging Device, and Information Code Reader |
US20110241205A1 (en) | 2008-06-19 | 2011-10-06 | Micron Technology, Inc. | Semiconductor with through-substrate interconnect |
US20100032809A1 (en) * | 2008-08-08 | 2010-02-11 | International Business Machines Corporation | Metal wiring structure for integration with through substrate vias |
US20110266691A1 (en) | 2010-04-28 | 2011-11-03 | Taiwan Semiconductor Manufacturing Company, Ltd. | Through-Substrate Vias with Improved Connections |
US20120015517A1 (en) | 2010-07-15 | 2012-01-19 | Renesas Electronics Corporation | Method of manufacturing semiconductor device |
Cited By (2)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US11798883B2 (en) | 2021-04-08 | 2023-10-24 | Samsung Electronics Co., Ltd. | Semiconductor device and method of fabricating the same |
US11876047B2 (en) | 2021-09-14 | 2024-01-16 | International Business Machines Corporation | Decoupled interconnect structures |
Also Published As
Publication number | Publication date |
---|---|
CN103811415B (en) | 2016-12-28 |
CN103811415A (en) | 2014-05-21 |
US20150249049A1 (en) | 2015-09-03 |
US20140131884A1 (en) | 2014-05-15 |
US9064850B2 (en) | 2015-06-23 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US20240243085A1 (en) | Conductive barrier direct hybrid bonding | |
TWI495071B (en) | Semiconductor with through-substrate interconnect | |
US9418933B2 (en) | Through-substrate via formation with improved topography control | |
US8836085B2 (en) | Cost-effective TSV formation | |
US20220208749A1 (en) | Semiconductor devices and methods of manufacture thereof | |
US9691840B2 (en) | Cylindrical embedded capacitors | |
CN108461477B (en) | Metal interconnect for ultra (skip) via integration | |
US9543198B2 (en) | Structure and method for forming interconnect structure | |
US9633929B2 (en) | TSV formation | |
US8791011B2 (en) | Through-silicon via structure formation process | |
TWI524492B (en) | 3-d integration using multi stage vias | |
TWI483312B (en) | Conductive via formation utilizing electroplating | |
TW201605012A (en) | Stacked integrated circuits with redistribution lines | |
EP2826066B1 (en) | Semiconductor devices with close-packed via structures having in-plane routing and method of making same | |
US9666529B2 (en) | Method and structure to reduce the electric field in semiconductor wiring interconnects | |
US10141394B2 (en) | Integrated circuit comprising a metal-insulator-metal capacitor and fabrication method thereof | |
US9437578B2 (en) | Stacked IC control through the use of homogenous region | |
US9978666B2 (en) | Method for fabrication semiconductor device with through-substrate via | |
TW201438107A (en) | Semiconductor device and manufacturing method thereof | |
US20190122927A1 (en) | Profile of Through Via Protrusion in 3DIC Interconnect | |
TWI741270B (en) | Method of manufacturing semiconductor device | |
KR20110126994A (en) | Semiconductor device and methods for fabricating the same | |
CN117894775A (en) | TSV-bump structure, semiconductor device and forming method thereof |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
STCF | Information on status: patent grant |
Free format text: PATENTED CASE |
|
MAFP | Maintenance fee payment |
Free format text: PAYMENT OF MAINTENANCE FEE, 4TH YEAR, LARGE ENTITY (ORIGINAL EVENT CODE: M1551); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY Year of fee payment: 4 |
|
MAFP | Maintenance fee payment |
Free format text: PAYMENT OF MAINTENANCE FEE, 8TH YEAR, LARGE ENTITY (ORIGINAL EVENT CODE: M1552); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY Year of fee payment: 8 |