US8927384B2 - Methods of fabricating a semiconductor memory device - Google Patents

Methods of fabricating a semiconductor memory device Download PDF

Info

Publication number
US8927384B2
US8927384B2 US13/400,993 US201213400993A US8927384B2 US 8927384 B2 US8927384 B2 US 8927384B2 US 201213400993 A US201213400993 A US 201213400993A US 8927384 B2 US8927384 B2 US 8927384B2
Authority
US
United States
Prior art keywords
layer
forming
electrode
mold layer
lower mold
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Active, expires
Application number
US13/400,993
Other versions
US20120225530A1 (en
Inventor
Jong-Kyu Kim
Sangsup Jeong
Kukhan Yoon
Junsoo Lee
SungII Cho
Yong-Joon Choi
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Samsung Electronics Co Ltd
Original Assignee
Samsung Electronics Co Ltd
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Samsung Electronics Co Ltd filed Critical Samsung Electronics Co Ltd
Assigned to SAMSUNG ELECTRONICS CO., LTD. reassignment SAMSUNG ELECTRONICS CO., LTD. ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: KIM, JONG-KYU, CHO, SUNGIL, JEONG, SANGSUP, CHOI, YONG-JOON, LEE, JUNSOO, YOON, KUKHAN
Publication of US20120225530A1 publication Critical patent/US20120225530A1/en
Application granted granted Critical
Publication of US8927384B2 publication Critical patent/US8927384B2/en
Active legal-status Critical Current
Adjusted expiration legal-status Critical

Links

Images

Classifications

    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10BELECTRONIC MEMORY DEVICES
    • H10B12/00Dynamic random access memory [DRAM] devices
    • H10B12/30DRAM devices comprising one-transistor - one-capacitor [1T-1C] memory cells
    • H10B12/31DRAM devices comprising one-transistor - one-capacitor [1T-1C] memory cells having a storage electrode stacked over the transistor
    • H10B12/318DRAM devices comprising one-transistor - one-capacitor [1T-1C] memory cells having a storage electrode stacked over the transistor the storage electrode having multiple segments
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L28/00Passive two-terminal components without a potential-jump or surface barrier for integrated circuits; Details thereof; Multistep manufacturing processes therefor
    • H01L28/40Capacitors
    • H01L28/60Electrodes
    • H01L28/82Electrodes with an enlarged surface, e.g. formed by texturisation
    • H01L28/90Electrodes with an enlarged surface, e.g. formed by texturisation having vertical extensions
    • H01L28/91Electrodes with an enlarged surface, e.g. formed by texturisation having vertical extensions made by depositing layers, e.g. by depositing alternating conductive and insulating layers
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/04Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
    • H01L21/18Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic Table or AIIIBV compounds with or without impurities, e.g. doping materials
    • H01L21/30Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26
    • H01L21/31Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26 to form insulating layers thereon, e.g. for masking or by using photolithographic techniques; After treatment of these layers; Selection of materials for these layers
    • H01L21/3105After-treatment
    • H01L21/311Etching the insulating layers by chemical or physical means
    • H01L21/31144Etching the insulating layers by chemical or physical means using masks
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L27/00Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate
    • H01L27/02Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers
    • H01L27/0203Particular design considerations for integrated circuits
    • H01L27/10817
    • H01L27/10852
    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10BELECTRONIC MEMORY DEVICES
    • H10B12/00Dynamic random access memory [DRAM] devices
    • H10B12/01Manufacture or treatment
    • H10B12/02Manufacture or treatment for one transistor one-capacitor [1T-1C] memory cells
    • H10B12/03Making the capacitor or connections thereto
    • H10B12/033Making the capacitor or connections thereto the capacitor extending over the transistor

Definitions

  • the present disclosure herein relates to methods of fabricating a semiconductor device.
  • Semiconductor devices are very attractive in the electronics industry because of their small size, multi-functionality and/or low fabrication cost thereof.
  • Semiconductor devices can be categorized as any one of semiconductor memory devices storing logic data, semiconductor logic devices processing operations of logical data, and hybrid semiconductor devices having both the function of the semiconductor memory devices and the function of the semiconductor logic devices.
  • the semiconductor memory devices include dynamic random access memory (DRAM) devices.
  • DRAM dynamic random access memory
  • a unit cell of the DRAM devices has a capacitor storing the logic data.
  • a method of fabricating a semiconductor memory device including forming a hard mask pattern using a damascene method on a lower mold layer stacked on a substrate, etching the lower mold layer using the hard mask pattern as an etch mask to form an etched lower mold layer and to define a protrusion under the hard mask pattern, forming a support pattern on a top surface of the etched lower mold layer, the top surface of the etched lower mold layer being located at a lower level than a top surface of the protrusion, and forming a lower electrode supported by the support pattern.
  • the forming of the hard mask pattern may include forming a guide layer on the lower mold layer, the guide layer having a guide-opening, forming a hard mask layer on the guide layer, the hard mask layer filling the guide-opening, planarizing the hard mask layer to expose the guide layer and to form a hard mask pattern in the guide-opening, and removing the guide layer.
  • the forming of the support pattern may include forming a support layer on the substrate having the protrusion and planarizing the support layer until the top surface of the protrusion is exposed.
  • the method may further include removing the hard mask pattern on the protrusion prior to the forming of the support layer.
  • the forming of the lower electrode may include forming an electrode hole penetrating the lower mold layer and exposing at least a portion of a sidewall of the support pattern, fabricating the lower electrode in the electrode hole, and removing the lower mold layer.
  • the method may further include forming an upper mold layer on the support pattern and the protrusion prior to formation of the electrode hole.
  • the forming of the electrode hole may include forming the electrode hole to penetrate the upper and lower mold layers and expose at least the portion of a sidewall of the support pattern, and the removing of the lower mold layer may include removing the lower and upper mold layers.
  • the forming of the electrode hole may include forming a mask layer having at least one hole-opening on the upper mold layer and etching the upper mold layer and the lower mold layer using the mask layer as an etch mask to form the electrode hole.
  • a bottom surface of the hole-opening may overlap with a portion of the top surface of the protrusion.
  • the mask layer may include a plurality of hole-openings that expose respective portions of the top surface of the protrusion.
  • the forming of the electrode hole may include forming a plurality of electrode holes respectively under the plurality of hole-openings.
  • the fabricating of the lower electrode may include forming a plurality of lower electrodes in the plurality of the electrode holes respectively.
  • the bottom surface of the hole-opening of the mask layer may overlap with a portion of the support pattern adjacent to the protrusion.
  • the electrode hole may be formed by etching the upper mold layer, the lower mold layer and a portion of the support pattern overlapping the bottom surface of the hole-opening using the mask layer as an etch mask.
  • the forming of the lower electrode in the electrode hole may include conformably forming a lower electrode layer on the substrate having the electrode hole, forming a filling layer filling the electrode hole on the lower electrode layer, and planarizing the filling layer and the lower electrode layer to form the lower electrode and a filling pattern in the electrode hole.
  • the removing of the lower mold layer may include removing the lower mold layer and the filling pattern.
  • the method may further include forming a capacitor-dielectric layer on a surface of the lower electrode and forming an upper electrode on the capacitor-dielectric layer.
  • the protrusion may be formed to have a circle shape, an oval shape, a polygonal shape or a line shape extending in one direction in a plan view.
  • a method of fabricating a semiconductor memory device including forming a guide layer having a guide-opening on a lower mold layer stacked on a substrate, forming a hard mask layer filling the a guide-opening, and planarizing the hard mask layer to expose the guide layer and to form a hard mask pattern in the guide-opening.
  • the guide layer and the lower mold layer are etched using the hard mask pattern as an etch mask to define a protrusion under the hard mask pattern.
  • the lower mold layer includes the protrusion and an etched top surface located at a lower level than a top surface of the protrusion.
  • a support layer is formed on the substrate having the protrusion. The support layer is planarized until the top surface of the protrusion is exposed, thereby forming a support pattern.
  • a lower electrode is formed to contact the support pattern. The lower electrode is supported by the support pattern.
  • the forming of the lower electrode may include forming an upper mold layer on the protrusion and the support pattern, forming an electrode hole successively penetrating the upper mold layer and the lower mold layer and exposing at least a portion of a sidewall of the support pattern adjacent to the protrusion, sequentially forming a lower electrode layer and a filling layer on the substrate having the electrode hole, planarizing the filing layer and the lower electrode layer to form a lower electrode and a filling pattern in the electrode hole, and removing the filling pattern, the upper mold layer and the lower mold layer.
  • a method of fabricating a semiconductor memory device including forming a lower mold layer on a substrate, the lower mold layer including a plurality of spaced apart protrusions, forming a support layer on the substrate having the protrusions, planarizing the support layer until top surfaces of the protrusions are exposed, thereby forming a support pattern between the protrusions, forming an upper mold layer on the protrusions and the support pattern, forming electrode holes successively penetrating the upper mold layer and the lower mold layer and exposing at least a portion of sidewalls of the support pattern adjacent to the protrusions, and forming lower electrodes in the electrode holes.
  • the plurality of spaced apart protrusions of the lower mold layer may be formed by forming a guide layer having spaced apart guide-openings on the lower mold layer, forming a hard mask layer filling the spaced apart guide-openings, planarizing the hard mask layer until the guide layer is exposed, thereby forming a hard mask pattern in the spaced apart guide-openings, etching the guide layer and the lower mold layer using the hard mask pattern as an etch mask to define the spaced apart protrusions under the hard mask pattern, the lower mold layer including the spaced apart protrusions and an etched top surface located at a lower level than a top surface of the spaced apart protrusions.
  • the forming of the lower electrodes may include sequentially forming a lower electrode layer and a filling layer on the substrate having the electrode holes, planarizing the filing layer and the lower electrode layer to form lower electrode and filling patterns in the electrode holes, and removing the filling patterns, the upper mold layer and the lower mold layer.
  • FIGS. 1A to 11A illustrate plan views depicting a semiconductor memory device according to an embodiment.
  • FIGS. 1B to 11B illustrate cross sectional views taken along lines I-I′ of FIGS. 1A to 11A , respectively.
  • FIGS. 12 to 14 illustrate plan views depicting a modified embodiment of methods of fabricating semiconductor memory devices according to embodiments.
  • FIGS. 1A to 11A are plan views illustrating a semiconductor memory device according to an embodiment, and FIGS. 1B to 11B are cross sectional views taken along lines I-I′ of FIGS. 1A to 11A , respectively.
  • FIGS. 1B to 11B are enlarged.
  • an interlayer dielectric layer 105 may be formed on a substrate 100 , and a plurality of contact plugs 110 penetrating the interlayer dielectric layer 105 may be formed. As illustrated in FIG. 1A , the contact plugs 110 may be arrayed two-dimensionally along rows and columns in a plan view. Each of the contact plugs 110 may be electrically connected to one of switching elements (not shown) formed in and/or on the substrate 100 . For example, a bottom surface of the respective contact plugs 110 may be in contact with a terminal of the respective switching elements.
  • the switching elements may include diodes or field effect transistors.
  • the interlayer dielectric layer 105 may be formed of an oxide layer, a nitride layer and/or an oxynitride layer.
  • the contact plugs 110 may include at least one of a doped semiconductor layer (e.g., a doped silicon layer), a metal layer (e.g., a tungsten layer), a conductive metal nitride layer (e.g., a titanium nitride layer or a tantalum nitride layer) and a transition metal layer (e.g., a titanium layer or a tantalum layer).
  • a doped semiconductor layer e.g., a doped silicon layer
  • a metal layer e.g., a tungsten layer
  • a conductive metal nitride layer e.g., a titanium nitride layer or a tantalum nitride layer
  • a transition metal layer e.g., a titanium layer or a tantalum layer
  • the etch stop layer 115 and a lower mold layer 120 are sequentially formed on the substrate having the contact plugs 110 .
  • the etch stop layer 115 may include an insulating material having an etch selectivity with respect to the lower mold layer 120 .
  • the lower mold layer 120 may be formed of an oxide layer such as a silicon oxide layer, and the etch stop layer 115 may be formed of a nitride layer (e.g., a silicon nitride layer) or an oxynitride layer (e.g., a silicon oxynitride layer).
  • a guide layer 125 having a plurality of guide-openings 127 therein may be formed on the lower mold layer 120 .
  • the guide-openings 127 may be formed by applying a patterning process, including a photolithography process and an etching process, to the guide layer 125 . That is, the plurality of guide-openings 127 may be formed to penetrate the guide layer 125 .
  • the guide layer 125 may include a material having an etch selectivity with respect to the lower mold layer 120 .
  • the lower mold layer 120 may be formed of an oxide layer using a plasma enhanced chemical vapor deposition (PE-CVD) technique
  • the guide layer 125 may be formed of a tetra-ethyl-ortho-silicate (TEOS) layer and/or a borophosphosilicate glass (BPSG) layer.
  • TEOS tetra-ethyl-ortho-silicate
  • BPSG borophosphosilicate glass
  • the lower mold layer 120 and the guide layer 125 may also be formed of other materials.
  • the guide layer 125 may include a material having the same etch rate as the lower mold layer 120 .
  • the guide-openings 127 may overlap with the contact plugs 110 in a plan view. As illustrated in FIG. 2A , each of the guide-openings 127 may overlap with two or more contact plugs 110 .
  • the guide-openings 127 may have a circle shape in a plan view. In other implementations, the guide-openings 127 may have an oval shape or polygonal shape in a plan view.
  • the guide-openings 127 may also have various shapes other than the circle shape, the oval shape or the polygonal shape in a plan view.
  • a hard mask layer 130 filling the guide-openings 127 may be formed on the guide layer 125 .
  • the hard mask layer 130 may include a material having an etch selectivity with respect to the guide layer 125 . Further, the hard mask layer 130 may have an etch selectivity with respect to the lower mold layer 120 .
  • the hard mask layer 130 may be formed of a semiconductor material such as a silicon material.
  • the hard mask layer 130 may be planarized until the guide layer 125 is exposed, thereby forming hard mask patterns 130 a remaining in the guide-openings 127 .
  • the hard mask layer 130 may be planarized using a chemical mechanical polishing (CMP) process or an etch-back process.
  • CMP chemical mechanical polishing
  • the hard mask patterns 130 a may be formed by forming the guide-openings 127 in the guide layer, forming the hard mask layer 130 to fill the guide openings and planarizing of the hard mask layer.
  • the hard mask patterns 130 a may be formed using a damascene method.
  • the guide layer 125 and a top portion of the lower mold layer 120 may be etched using the hard mask patterns 130 a as etching masks.
  • the guide layer 125 may be removed, and protrusions 123 may be defined under the hard mask patterns 130 a , respectively.
  • the protrusions 123 represent portions of the lower mold layer 120 that were protected from etching by the hard mask layer patterns 130 a .
  • the protrusions 123 may protrude relatively with respect to the etched portion of the lower mold layer 120 .
  • the etched lower mold layer 120 may have a top surface 121 that is lower than top surfaces of the protrusions 123 , as a result of the lower mold layer 120 being etched using the hard mask patterns 130 a as etching masks.
  • the hard mask patterns 130 a may be removed to expose the top surfaces of the protrusions 123 .
  • a support layer 135 may be formed on the substrate where the hard mask patterns 130 a are removed.
  • the support layer 135 may be formed of an insulation material that is different from that of the lower mold layer 120 .
  • the support layer 135 may have an etch selectivity with respect to the lower mold layer 120 .
  • the support layer 135 may be formed of a nitride material such as a silicon nitride material.
  • the support layer 135 may be planarized until the top surfaces of the protrusions 123 are exposed. As a result, a support pattern 135 a may be formed to remain between the protrusions 123 .
  • the support pattern 135 a may be present on the etched top surface 121 of the lower mold layer 120 . As a result of the planarization of the support layer 135 , a top surface of the support pattern 135 a may be substantially coplanar with the top surfaces of the protrusions 123 .
  • the support layer 135 may be planarized using a chemical mechanical polishing (CMP) process.
  • CMP chemical mechanical polishing
  • the support layer 135 may be planarized using an etch-back process. In the event that the support layer 135 is planarized using an etch-back process, it is desirable that the etch-back process not employ a high ionic plasma such as may be used in a deposition of a high density plasma (HDP) oxide layer.
  • HDP high density plasma
  • the support pattern 135 a may be formed by depositing a support layer 135 on and between the protrusions 123 and planarizing the support layer 135 .
  • the support pattern 135 a may be formed using a damascene method.
  • the support layer 135 may be formed after removal of the hard mask patterns 130 a .
  • formation of the support layer 135 may be followed by removal of the hard mask patterns 130 a .
  • the support layer 135 may be formed on the hard mask patterns 130 a and the etched lower mold layer 120 , and the support layer 135 and the hard mask patterns 130 a may be planarized until the top surfaces of the protrusions 123 are exposed, thereby removing the hard mask patterns 130 a and forming the support pattern 135 a.
  • an upper mold layer 140 may be formed on the support pattern 135 a and the protrusions 123 .
  • the upper mold layer 140 may be formed of a material having an etch selectivity with respect to the support pattern 135 a .
  • the upper mold layer 140 may be formed of an oxide material such as a silicon oxide material.
  • a mask layer 145 may be formed on the upper mold layer 140 .
  • the mask layer 145 may have a plurality of hole-openings 143 exposing portions of the upper mold layer 140 . As illustrated in FIG. 7A , the hole-openings 143 may be laterally separated from each other. In a plan view, the hole-openings 143 may overlap with the contact plugs 110 , respectively.
  • Each of the hole-openings 143 may overlap with a portion of a protrusion 123 . Further, each of the hole-openings 143 may also overlap with a portion of the support pattern 135 a adjacent to the protrusion 123 .
  • each of the protrusions 123 may be overlapped by at least two hole-openings 143 .
  • the upper mold layer 140 and the lower mold layer 120 may be etched to form electrode holes 150 .
  • the electrode holes 150 may expose the etch stop layer 115 .
  • the exposed portions of the etch stop layer 115 may be then removed to expose the contact plugs 110 .
  • the electrode holes 150 may expose the contact plugs 110 , respectively.
  • the electrode holes 150 may be formed under the hole-openings 143 , respectively. During the etching process for forming the electrode holes 150 , portions of the support pattern 135 a overlapping with the hole-openings 143 may also be etched and removed. In an embodiment, during at least a part of a total etching time period of the etching process for forming the electrode holes 150 , an etch rate of the lower mold layer 120 may be substantially the same as that of the support pattern 135 a . However, The etch rates of the lower mold layer 120 and the support pattern 135 a during the etching process for forming the electrode holes 150 may vary from what is described above.
  • an upper portion of the respective electrode holes 150 may be defined by a sidewall of the protrusion 123 and a sidewall of the support pattern 135 a . That is, each of the electrode holes 150 may expose a portion of a sidewall of the support pattern 135 a adjacent to the protrusion 123 .
  • the mask layer 145 may be removed.
  • a lower electrode layer may be conformably formed on the substrate including the electrode holes 150 , and a filling layer filling the electrode holes 150 may be formed on the lower electrode layer.
  • the filling layer and the lower electrode layer may be planarized until the upper mold layer 140 is exposed, thereby forming a lower electrode 155 and a filling pattern 160 in each of the electrode holes 150 . All the lower electrodes 155 may be in contact with the support pattern 135 a.
  • Each of the lower electrodes 155 may include a conductive material.
  • the lower electrode layer may include at least one of a doped semiconductor layer (e.g., a doped silicon layer), a conductive metal nitride layer (e.g., a titanium nitride layer or a tantalum nitride layer) and a transition metal layer (e.g., a titanium layer or a tantalum layer).
  • the filling patterns 160 may be formed of a material having an etch selectivity with respect to the support pattern 135 a . Further, filling patterns 160 may have substantially the same etch rate as the lower and upper mold layers 120 and 140 . Alternatively, the filling patterns 160 may have an etch rate that is higher than the etch rates of the lower and upper mold layers 120 and 140 .
  • the filling patterns 160 may be include an oxide layer such as a silicon oxide layer.
  • the upper mold layer 140 , the lower mold layer 120 and the filling patterns 160 may be removed to expose surfaces of the lower electrodes 155 .
  • the exposed surface of the respective lower electrodes 155 may include a surface exposed by removal of the filling pattern 160 and a surface exposed by removal of the lower and upper mold layers 120 and 140 .
  • the protrusions 123 that extend from the lower mold layer 120 may be in contact with the upper mold layer 140 .
  • the lower mold layer 120 may be removed together with the upper mold layer 140 .
  • the lower and upper mold layers 120 and 140 and the filling patterns 160 may be removed using an isotropic etching process, for example, a wet etching process.
  • the support pattern 135 a may still exist and the lower electrodes 155 may be supported by the support pattern 135 a .
  • the support pattern 135 a may prevent the lower electrodes 155 from leaning.
  • the etch stop layer 115 may also remain.
  • the interlayer dielectric layer 105 may be protected by the etch stop layer.
  • a capacitor-dielectric layer 165 may be formed on the surfaces of the lower electrodes 155 .
  • An upper electrode 170 may be formed on the capacitor-dielectric layer 165 .
  • the capacitor-dielectric layer 165 may be formed to include an oxide material, a nitride material, an oxynitride material and/or a high-k dielectric material.
  • the high-k dielectric material may include an insulating metal nitride material such as an aluminum oxide material and/or a hafnium oxide material.
  • the upper electrode 170 may be formed of a conductive material.
  • the upper electrode 170 may be formed to include at least one of a doped semiconductor layer (e.g., a doped silicon layer), a conductive metal nitride layer (e.g., a titanium nitride layer or a tantalum nitride layer), a metal layer (e.g., a tungsten layer) and a transition metal layer (e.g., a titanium layer or a tantalum layer).
  • a doped semiconductor layer e.g., a doped silicon layer
  • a conductive metal nitride layer e.g., a titanium nitride layer or a tantalum nitride layer
  • a metal layer e.g., a tungsten layer
  • a transition metal layer e.g., a titanium layer or a tantalum layer
  • the hard mask patterns 130 a may be formed using a damascene process, and the support pattern 135 a may also be formed using a damascene process that utilizes the protrusions 123 of the lower mold layer 120 .
  • it may be easy to increase a process margin in the fabrication of the support pattern.
  • a process margin of a photolithography process for defining the hard mask patterns 130 a may be decreased.
  • the hard mask patterns 130 a may be formed using a damascene technique that utilizes the guide-holes 127 of the guide layer 125 .
  • a process margin of the process for forming the hard mask patterns 130 a may be increased.
  • the support pattern 135 a may also be formed using a damascene technique that utilizes the protrusions 123 .
  • the lower and upper mold layers 120 and 140 may be free from voids therein. If the support pattern were to be formed using a photolithography process and an etching process, the support layer could be formed on a flat lower mold layer and the support layer could be patterned using a photolithography process and the etching process. In this case, the etched regions (corresponding to the regions at which the protrusions are located) of the support layer could be filled with the upper mold layer. If the etched regions of the support layer have a high aspect ratio, the upper mold layer may not completely fill the etched regions of the support layer.
  • voids may be formed in the etched regions of the support layer.
  • the support pattern 135 a is formed using a damascene technique.
  • the lower and upper mold layers 120 and 140 may be free from such voids.
  • the support layer 135 may be planarized using an etch-back process that does not employ a high ionic plasma such as may be used in the deposition of a high density plasma (HDP) oxide layer. Therefore, damage to the support pattern 135 a may be prevented. As a result, during formation of the electrode holes 150 , a phenomenon that the support pattern 135 a is laterally recessed may be suppressed. Accordingly, electrical shortages between the adjacent lower electrodes 155 may be prevented.
  • a high ionic plasma such as may be used in the deposition of a high density plasma (HDP) oxide layer. Therefore, damage to the support pattern 135 a may be prevented.
  • HDP high density plasma
  • the lower electrodes 155 may be formed after the formation of the support pattern 135 a .
  • the electrodes 155 may not be damaged during formation of the support pattern 135 a .
  • the amount of byproducts, including atomic element contaminants, can be minimized in the lower electrodes 155 .
  • the lower electrodes 155 could be directly damaged due to the etching process or the planarization process for forming the support pattern 135 a and the etch byproduct, including the atomic element contaminants, in the lower electrodes 155 could be increasingly generated.
  • the lower electrodes 155 may be formed after formation of the support pattern 135 a as described above. The fabrication process according to the embodiments can minimize the amount of byproducts, including the atomic element contaminants, in the lower electrodes 155 .
  • the protrusions 123 may be formed to have a circle shape, an oval shape or a polygonal shape in a plan view. In other implementations, the protrusions 123 may be formed to have a different shape from the circle shape, the oval shape or the polygonal shape. A method of forming protrusions having a different shape will be described hereinafter with reference to FIGS. 12 , 13 and 14 .
  • FIGS. 12 , 13 and 14 are plan views illustrating a modified embodiment of methods of fabricating semiconductor memory devices according to embodiments.
  • a guide layer 125 a on the lower mold layer 120 may have guide-openings 127 a .
  • the guide-openings 127 a may have groove shapes which extend in a predetermined direction to be parallel with each other.
  • the guide layer 125 a may be formed of the same material as the guide layer 125 illustrated in FIG. 2A .
  • the processes for forming the support pattern 135 a described with reference to FIGS. 2A to 6A and FIGS. 2B to 6B may be performed using the guide layer 125 a having the guide-openings 127 a .
  • protrusions 123 a extended from the lower mold layer 120 and support patterns 135 b between the protrusions 123 a may be formed, as illustrated in FIG. 13 .
  • the protrusions 123 a may have line shapes that extend in parallel in the predetermined direction.
  • the support patterns 135 b may also have line shapes that extend in parallel in the predetermined direction.
  • the protrusions 123 a and the support patterns 135 b may be alternately arrayed in a direction perpendicular to the predetermined direction.
  • the processes for forming the lower electrodes 155 described with reference to FIGS. 7A to 10A and FIGS. 7B to 10B may be performed.
  • lower electrodes 155 and support patterns 135 b illustrated in FIG. 14 may be formed.
  • Some of the lower electrodes 155 may be formed at both sidewalls of each support pattern 135 b and may be supported by the support pattern 135 b .
  • the capacitor-dielectric layer 165 and the upper electrode 170 may be then formed using the same processes as described with reference to FIGS. 11A and 11B .
  • the semiconductor memory devices described above may be encapsulated using various packaging techniques.
  • the semiconductor memory devices according to the aforementioned embodiments may be encapsulated using any one of a package on package (POP) technique, a ball grid arrays (BGAs) technique, a chip scale packages (CSPs) technique, a plastic leaded chip carrier (PLCC) technique, a plastic dual in-line package (PDIP) technique, a die in waffle pack technique, a die in wafer form technique, a chip on board (COB) technique, a ceramic dual in-line package (CERDIP) technique, a plastic quad flat package (PQFP) technique, a thin quad flat package (TQFP) technique, a small outline package (SOIC) technique, a shrink small outline package (SSOP) technique, a thin small outline package (TSOP) technique, a thin quad flat package (TQFP) technique, a system in package (SIP) technique, a multi chip package (MCP) technique, a wafer-level fabricated package (
  • the package in which the semiconductor memory device according to one of the above embodiments is mounted may further include at least one semiconductor device (e.g., a controller and/or a logic device) that controls the semiconductor memory device.
  • at least one semiconductor device e.g., a controller and/or a logic device that controls the semiconductor memory device.
  • hard mask patterns for defining a shape of a support pattern disposed between lower electrodes of a memory device may be formed using a damascene technique. Further, the support pattern may be formed using protrusions extended from a lower mold layer and using a planarization process. As such, the fabrication of the support pattern may become easy and a process margin may be increased. Moreover, various problems (e.g., voids, etch byproduct and/or leaning of cell capacitors, etc.) occurring during fabrication of the semiconductor memory devices may be reduced. As a result, a high reliable and highly integrated semiconductor memory device may be provided.

Landscapes

  • Engineering & Computer Science (AREA)
  • Power Engineering (AREA)
  • Computer Hardware Design (AREA)
  • Microelectronics & Electronic Packaging (AREA)
  • Physics & Mathematics (AREA)
  • Condensed Matter Physics & Semiconductors (AREA)
  • General Physics & Mathematics (AREA)
  • Manufacturing & Machinery (AREA)
  • Semiconductor Memories (AREA)
  • Internal Circuitry In Semiconductor Integrated Circuit Devices (AREA)

Abstract

A method of fabricating a semiconductor memory device includes forming a hard mask pattern using a damascene method on a lower mold layer stacked on a substrate and etching the lower mold layer using the hard mask pattern as an etch mask to define a protrusion under the hard mask pattern. A support pattern is formed on a top surface of the etched lower mold layer, the top surface of the etched lower mold layer being located at a lower level than a top surface of the protrusion. A lower electrode supported by the support pattern is formed.

Description

CROSS-REFERENCE TO RELATED APPLICATIONS
Korean Patent Application No. 10-2011-0019016, filed on Mar. 3, 2011, in the Korean Intellectual Property Office, and entitled: “Methods of Fabricating A Semiconductor Memory Device,” is incorporated by reference herein in its entirety.
BACKGROUND
1. Field
The present disclosure herein relates to methods of fabricating a semiconductor device.
2. Description of the Related Art
Semiconductor devices are very attractive in the electronics industry because of their small size, multi-functionality and/or low fabrication cost thereof. Semiconductor devices can be categorized as any one of semiconductor memory devices storing logic data, semiconductor logic devices processing operations of logical data, and hybrid semiconductor devices having both the function of the semiconductor memory devices and the function of the semiconductor logic devices. The semiconductor memory devices include dynamic random access memory (DRAM) devices. A unit cell of the DRAM devices has a capacitor storing the logic data.
SUMMARY
According to an embodiment, there is provided a method of fabricating a semiconductor memory device, the method including forming a hard mask pattern using a damascene method on a lower mold layer stacked on a substrate, etching the lower mold layer using the hard mask pattern as an etch mask to form an etched lower mold layer and to define a protrusion under the hard mask pattern, forming a support pattern on a top surface of the etched lower mold layer, the top surface of the etched lower mold layer being located at a lower level than a top surface of the protrusion, and forming a lower electrode supported by the support pattern.
The forming of the hard mask pattern may include forming a guide layer on the lower mold layer, the guide layer having a guide-opening, forming a hard mask layer on the guide layer, the hard mask layer filling the guide-opening, planarizing the hard mask layer to expose the guide layer and to form a hard mask pattern in the guide-opening, and removing the guide layer.
The forming of the support pattern may include forming a support layer on the substrate having the protrusion and planarizing the support layer until the top surface of the protrusion is exposed.
The method may further include removing the hard mask pattern on the protrusion prior to the forming of the support layer.
The forming of the lower electrode may include forming an electrode hole penetrating the lower mold layer and exposing at least a portion of a sidewall of the support pattern, fabricating the lower electrode in the electrode hole, and removing the lower mold layer.
The method may further include forming an upper mold layer on the support pattern and the protrusion prior to formation of the electrode hole. The forming of the electrode hole may include forming the electrode hole to penetrate the upper and lower mold layers and expose at least the portion of a sidewall of the support pattern, and the removing of the lower mold layer may include removing the lower and upper mold layers.
The forming of the electrode hole may include forming a mask layer having at least one hole-opening on the upper mold layer and etching the upper mold layer and the lower mold layer using the mask layer as an etch mask to form the electrode hole. A bottom surface of the hole-opening may overlap with a portion of the top surface of the protrusion.
The mask layer may include a plurality of hole-openings that expose respective portions of the top surface of the protrusion. The forming of the electrode hole may include forming a plurality of electrode holes respectively under the plurality of hole-openings. The fabricating of the lower electrode may include forming a plurality of lower electrodes in the plurality of the electrode holes respectively.
The bottom surface of the hole-opening of the mask layer may overlap with a portion of the support pattern adjacent to the protrusion. The electrode hole may be formed by etching the upper mold layer, the lower mold layer and a portion of the support pattern overlapping the bottom surface of the hole-opening using the mask layer as an etch mask.
The forming of the lower electrode in the electrode hole may include conformably forming a lower electrode layer on the substrate having the electrode hole, forming a filling layer filling the electrode hole on the lower electrode layer, and planarizing the filling layer and the lower electrode layer to form the lower electrode and a filling pattern in the electrode hole. The removing of the lower mold layer may include removing the lower mold layer and the filling pattern.
The method may further include forming a capacitor-dielectric layer on a surface of the lower electrode and forming an upper electrode on the capacitor-dielectric layer.
The protrusion may be formed to have a circle shape, an oval shape, a polygonal shape or a line shape extending in one direction in a plan view.
According to another embodiment, there is provided a method of fabricating a semiconductor memory device, the method including forming a guide layer having a guide-opening on a lower mold layer stacked on a substrate, forming a hard mask layer filling the a guide-opening, and planarizing the hard mask layer to expose the guide layer and to form a hard mask pattern in the guide-opening. The guide layer and the lower mold layer are etched using the hard mask pattern as an etch mask to define a protrusion under the hard mask pattern. The lower mold layer includes the protrusion and an etched top surface located at a lower level than a top surface of the protrusion. A support layer is formed on the substrate having the protrusion. The support layer is planarized until the top surface of the protrusion is exposed, thereby forming a support pattern. A lower electrode is formed to contact the support pattern. The lower electrode is supported by the support pattern.
The forming of the lower electrode may include forming an upper mold layer on the protrusion and the support pattern, forming an electrode hole successively penetrating the upper mold layer and the lower mold layer and exposing at least a portion of a sidewall of the support pattern adjacent to the protrusion, sequentially forming a lower electrode layer and a filling layer on the substrate having the electrode hole, planarizing the filing layer and the lower electrode layer to form a lower electrode and a filling pattern in the electrode hole, and removing the filling pattern, the upper mold layer and the lower mold layer.
According to another embodiment, there is provided a method of fabricating a semiconductor memory device, the method including forming a lower mold layer on a substrate, the lower mold layer including a plurality of spaced apart protrusions, forming a support layer on the substrate having the protrusions, planarizing the support layer until top surfaces of the protrusions are exposed, thereby forming a support pattern between the protrusions, forming an upper mold layer on the protrusions and the support pattern, forming electrode holes successively penetrating the upper mold layer and the lower mold layer and exposing at least a portion of sidewalls of the support pattern adjacent to the protrusions, and forming lower electrodes in the electrode holes.
The plurality of spaced apart protrusions of the lower mold layer may be formed by forming a guide layer having spaced apart guide-openings on the lower mold layer, forming a hard mask layer filling the spaced apart guide-openings, planarizing the hard mask layer until the guide layer is exposed, thereby forming a hard mask pattern in the spaced apart guide-openings, etching the guide layer and the lower mold layer using the hard mask pattern as an etch mask to define the spaced apart protrusions under the hard mask pattern, the lower mold layer including the spaced apart protrusions and an etched top surface located at a lower level than a top surface of the spaced apart protrusions.
The forming of the lower electrodes may include sequentially forming a lower electrode layer and a filling layer on the substrate having the electrode holes, planarizing the filing layer and the lower electrode layer to form lower electrode and filling patterns in the electrode holes, and removing the filling patterns, the upper mold layer and the lower mold layer.
BRIEF DESCRIPTION OF THE DRAWINGS
The above and other features will become more apparent to those of ordinary skill in the art by describing in detail exemplary embodiments with reference to the attached drawings, in which:
FIGS. 1A to 11A illustrate plan views depicting a semiconductor memory device according to an embodiment.
FIGS. 1B to 11B illustrate cross sectional views taken along lines I-I′ of FIGS. 1A to 11A, respectively.
FIGS. 12 to 14 illustrate plan views depicting a modified embodiment of methods of fabricating semiconductor memory devices according to embodiments.
DETAILED DESCRIPTION
Example embodiments will now be described more fully hereinafter with reference to the accompanying drawings; however, they may be embodied in different forms and should not be construed as limited to the embodiments set forth herein. Rather, these embodiments are provided so that this disclosure will be thorough and complete, and will fully convey the scope of the invention to those skilled in the art.
In the drawing figures, the dimensions of layers and regions may be exaggerated for clarity of illustration. It will also be understood that when a layer or element is referred to as being “on” another layer or substrate, it can be directly on the other layer or substrate, or intervening layers may also be present. Further, it will be understood that when a layer is referred to as being “under” another layer, it can be directly under, and one or more intervening layers may also be present. In addition, it will also be understood that when a layer is referred to as being “between” two layers, it can be the only layer between the two layers, or one or more intervening layers may also be present. Like reference numerals refer to like elements throughout.
Additionally, the embodiment in the detailed description will be described with sectional views as ideal exemplary views. Accordingly, shapes of the exemplary views may be modified according to manufacturing techniques and/or allowable errors. Therefore, the embodiments are not limited to the specific shape illustrated in the exemplary views, but may include other shapes that may be created according to manufacturing processes. Areas exemplified in the drawings have general properties, and are used to illustrate specific shapes of elements. Thus, this should not be construed as limited to the scope.
It will be also understood that although the terms first, second, third etc. may be used herein to describe various elements, these elements should not be limited by these terms. These terms are only used to distinguish one element from another element. Thus, a first element in some embodiments could be termed a second element in other embodiments without departing from the teachings of the present invention. Exemplary embodiments of aspects of the present inventive concept explained and illustrated herein include their complementary counterparts. The same reference numerals or the same reference designators denote the same elements throughout the specification.
FIGS. 1A to 11A are plan views illustrating a semiconductor memory device according to an embodiment, and FIGS. 1B to 11B are cross sectional views taken along lines I-I′ of FIGS. 1A to 11A, respectively. For the purpose of ease and convenience in explanation, the cross sectional views of FIGS. 1B to 11B are enlarged.
Referring to FIGS. 1A and 1B, an interlayer dielectric layer 105 may be formed on a substrate 100, and a plurality of contact plugs 110 penetrating the interlayer dielectric layer 105 may be formed. As illustrated in FIG. 1A, the contact plugs 110 may be arrayed two-dimensionally along rows and columns in a plan view. Each of the contact plugs 110 may be electrically connected to one of switching elements (not shown) formed in and/or on the substrate 100. For example, a bottom surface of the respective contact plugs 110 may be in contact with a terminal of the respective switching elements. The switching elements may include diodes or field effect transistors. The interlayer dielectric layer 105 may be formed of an oxide layer, a nitride layer and/or an oxynitride layer. The contact plugs 110 may include at least one of a doped semiconductor layer (e.g., a doped silicon layer), a metal layer (e.g., a tungsten layer), a conductive metal nitride layer (e.g., a titanium nitride layer or a tantalum nitride layer) and a transition metal layer (e.g., a titanium layer or a tantalum layer).
An etch stop layer 115 and a lower mold layer 120 are sequentially formed on the substrate having the contact plugs 110. The etch stop layer 115 may include an insulating material having an etch selectivity with respect to the lower mold layer 120. For example, the lower mold layer 120 may be formed of an oxide layer such as a silicon oxide layer, and the etch stop layer 115 may be formed of a nitride layer (e.g., a silicon nitride layer) or an oxynitride layer (e.g., a silicon oxynitride layer).
Referring to FIGS. 2A and 2B, a guide layer 125 having a plurality of guide-openings 127 therein may be formed on the lower mold layer 120. The guide-openings 127 may be formed by applying a patterning process, including a photolithography process and an etching process, to the guide layer 125. That is, the plurality of guide-openings 127 may be formed to penetrate the guide layer 125. In an embodiment, the guide layer 125 may include a material having an etch selectivity with respect to the lower mold layer 120. For example, the lower mold layer 120 may be formed of an oxide layer using a plasma enhanced chemical vapor deposition (PE-CVD) technique, and the guide layer 125 may be formed of a tetra-ethyl-ortho-silicate (TEOS) layer and/or a borophosphosilicate glass (BPSG) layer. The lower mold layer 120 and the guide layer 125 may also be formed of other materials. For example, the guide layer 125 may include a material having the same etch rate as the lower mold layer 120.
The guide-openings 127 may overlap with the contact plugs 110 in a plan view. As illustrated in FIG. 2A, each of the guide-openings 127 may overlap with two or more contact plugs 110. The guide-openings 127 may have a circle shape in a plan view. In other implementations, the guide-openings 127 may have an oval shape or polygonal shape in a plan view. The guide-openings 127 may also have various shapes other than the circle shape, the oval shape or the polygonal shape in a plan view.
A hard mask layer 130 filling the guide-openings 127 may be formed on the guide layer 125. The hard mask layer 130 may include a material having an etch selectivity with respect to the guide layer 125. Further, the hard mask layer 130 may have an etch selectivity with respect to the lower mold layer 120. For example, the hard mask layer 130 may be formed of a semiconductor material such as a silicon material.
Referring to FIGS. 3A and 3B, the hard mask layer 130 may be planarized until the guide layer 125 is exposed, thereby forming hard mask patterns 130 a remaining in the guide-openings 127. The hard mask layer 130 may be planarized using a chemical mechanical polishing (CMP) process or an etch-back process.
As described above, the hard mask patterns 130 a may be formed by forming the guide-openings 127 in the guide layer, forming the hard mask layer 130 to fill the guide openings and planarizing of the hard mask layer. For example, the hard mask patterns 130 a may be formed using a damascene method.
Referring to FIGS. 4A and 4B, the guide layer 125 and a top portion of the lower mold layer 120 may be etched using the hard mask patterns 130 a as etching masks. As a result, the guide layer 125 may be removed, and protrusions 123 may be defined under the hard mask patterns 130 a, respectively. The protrusions 123 represent portions of the lower mold layer 120 that were protected from etching by the hard mask layer patterns 130 a. The protrusions 123 may protrude relatively with respect to the etched portion of the lower mold layer 120. The etched lower mold layer 120 may have a top surface 121 that is lower than top surfaces of the protrusions 123, as a result of the lower mold layer 120 being etched using the hard mask patterns 130 a as etching masks.
Referring to FIGS. 5A and 5B, the hard mask patterns 130 a may be removed to expose the top surfaces of the protrusions 123. A support layer 135 may be formed on the substrate where the hard mask patterns 130 a are removed. The support layer 135 may be formed of an insulation material that is different from that of the lower mold layer 120. Thus, the support layer 135 may have an etch selectivity with respect to the lower mold layer 120. For example, the support layer 135 may be formed of a nitride material such as a silicon nitride material.
Referring to FIGS. 6A and 6B, the support layer 135 may be planarized until the top surfaces of the protrusions 123 are exposed. As a result, a support pattern 135 a may be formed to remain between the protrusions 123. The support pattern 135 a may be present on the etched top surface 121 of the lower mold layer 120. As a result of the planarization of the support layer 135, a top surface of the support pattern 135 a may be substantially coplanar with the top surfaces of the protrusions 123. The support layer 135 may be planarized using a chemical mechanical polishing (CMP) process. Alternatively, the support layer 135 may be planarized using an etch-back process. In the event that the support layer 135 is planarized using an etch-back process, it is desirable that the etch-back process not employ a high ionic plasma such as may be used in a deposition of a high density plasma (HDP) oxide layer.
As described above, the support pattern 135 a may be formed by depositing a support layer 135 on and between the protrusions 123 and planarizing the support layer 135. For example, the support pattern 135 a may be formed using a damascene method.
According to the fabrication method described above, the support layer 135 may be formed after removal of the hard mask patterns 130 a. In another implementation, formation of the support layer 135 may be followed by removal of the hard mask patterns 130 a. The support layer 135 may be formed on the hard mask patterns 130 a and the etched lower mold layer 120, and the support layer 135 and the hard mask patterns 130 a may be planarized until the top surfaces of the protrusions 123 are exposed, thereby removing the hard mask patterns 130 a and forming the support pattern 135 a.
Referring to FIGS. 7A and 7B, an upper mold layer 140 may be formed on the support pattern 135 a and the protrusions 123. The upper mold layer 140 may be formed of a material having an etch selectivity with respect to the support pattern 135 a. For example, the upper mold layer 140 may be formed of an oxide material such as a silicon oxide material.
A mask layer 145 may be formed on the upper mold layer 140. The mask layer 145 may have a plurality of hole-openings 143 exposing portions of the upper mold layer 140. As illustrated in FIG. 7A, the hole-openings 143 may be laterally separated from each other. In a plan view, the hole-openings 143 may overlap with the contact plugs 110, respectively.
Each of the hole-openings 143 may overlap with a portion of a protrusion 123. Further, each of the hole-openings 143 may also overlap with a portion of the support pattern 135 a adjacent to the protrusion 123.
As illustrated in FIG. 7A, each of the protrusions 123 may be overlapped by at least two hole-openings 143.
Referring to FIGS. 8A and 8B, using the mask layer 145 as an etch mask, the upper mold layer 140 and the lower mold layer 120 may be etched to form electrode holes 150. The electrode holes 150 may expose the etch stop layer 115. The exposed portions of the etch stop layer 115 may be then removed to expose the contact plugs 110. As such, the electrode holes 150 may expose the contact plugs 110, respectively.
The electrode holes 150 may be formed under the hole-openings 143, respectively. During the etching process for forming the electrode holes 150, portions of the support pattern 135 a overlapping with the hole-openings 143 may also be etched and removed. In an embodiment, during at least a part of a total etching time period of the etching process for forming the electrode holes 150, an etch rate of the lower mold layer 120 may be substantially the same as that of the support pattern 135 a. However, The etch rates of the lower mold layer 120 and the support pattern 135 a during the etching process for forming the electrode holes 150 may vary from what is described above.
As illustrated in FIG. 8B, an upper portion of the respective electrode holes 150 may be defined by a sidewall of the protrusion 123 and a sidewall of the support pattern 135 a. That is, each of the electrode holes 150 may expose a portion of a sidewall of the support pattern 135 a adjacent to the protrusion 123. After formation of the electrode holes 150, the mask layer 145 may be removed.
Referring to FIGS. 9A and 9B, a lower electrode layer may be conformably formed on the substrate including the electrode holes 150, and a filling layer filling the electrode holes 150 may be formed on the lower electrode layer. The filling layer and the lower electrode layer may be planarized until the upper mold layer 140 is exposed, thereby forming a lower electrode 155 and a filling pattern 160 in each of the electrode holes 150. All the lower electrodes 155 may be in contact with the support pattern 135 a.
Each of the lower electrodes 155 may include a conductive material. For example, the lower electrode layer may include at least one of a doped semiconductor layer (e.g., a doped silicon layer), a conductive metal nitride layer (e.g., a titanium nitride layer or a tantalum nitride layer) and a transition metal layer (e.g., a titanium layer or a tantalum layer). The filling patterns 160 may be formed of a material having an etch selectivity with respect to the support pattern 135 a. Further, filling patterns 160 may have substantially the same etch rate as the lower and upper mold layers 120 and 140. Alternatively, the filling patterns 160 may have an etch rate that is higher than the etch rates of the lower and upper mold layers 120 and 140. For example, the filling patterns 160 may be include an oxide layer such as a silicon oxide layer.
Referring to FIGS. 10A and 10B, the upper mold layer 140, the lower mold layer 120 and the filling patterns 160 may be removed to expose surfaces of the lower electrodes 155. The exposed surface of the respective lower electrodes 155 may include a surface exposed by removal of the filling pattern 160 and a surface exposed by removal of the lower and upper mold layers 120 and 140.
The protrusions 123 that extend from the lower mold layer 120 may be in contact with the upper mold layer 140. The lower mold layer 120 may be removed together with the upper mold layer 140. The lower and upper mold layers 120 and 140 and the filling patterns 160 may be removed using an isotropic etching process, for example, a wet etching process.
While the lower and upper mold layers 120 and 140 and the filling patterns 160 are removed, the support pattern 135 a may still exist and the lower electrodes 155 may be supported by the support pattern 135 a. The support pattern 135 a may prevent the lower electrodes 155 from leaning. While the lower and upper mold layers 120 and 140 and the filling patterns 160 are removed, the etch stop layer 115 may also remain. The interlayer dielectric layer 105 may be protected by the etch stop layer.
Referring to FIGS. 11A and 11B, a capacitor-dielectric layer 165 may be formed on the surfaces of the lower electrodes 155. An upper electrode 170 may be formed on the capacitor-dielectric layer 165. The capacitor-dielectric layer 165 may be formed to include an oxide material, a nitride material, an oxynitride material and/or a high-k dielectric material. The high-k dielectric material may include an insulating metal nitride material such as an aluminum oxide material and/or a hafnium oxide material. The upper electrode 170 may be formed of a conductive material. For example, the upper electrode 170 may be formed to include at least one of a doped semiconductor layer (e.g., a doped silicon layer), a conductive metal nitride layer (e.g., a titanium nitride layer or a tantalum nitride layer), a metal layer (e.g., a tungsten layer) and a transition metal layer (e.g., a titanium layer or a tantalum layer).
By way of review, as semiconductor memory devices become more highly integrated, a height of features such as cell capacitors has been increased to obtain sufficient cell capacitance in a limited planar area. However, when the height of the cell capacitors increases, the reliability of DRAM devices including the cell capacitors may be reduced. For example, when the height of the cell capacitors is increased, the cell capacitors may easily lean to cause a malfunction of the DRAM devices. As a result, an increase of the height of the cell capacitors may lead to a degradation of the reliability of the DRAM devices.
In this regard, the fabrication method of a semiconductor memory device as described above represents an advance in the art. The hard mask patterns 130 a may be formed using a damascene process, and the support pattern 135 a may also be formed using a damascene process that utilizes the protrusions 123 of the lower mold layer 120. As such, it may be easy to increase a process margin in the fabrication of the support pattern. For example, in the event that a width of the hard mask patterns 130 a becomes reduced, a process margin of a photolithography process for defining the hard mask patterns 130 a may be decreased. However, according to the embodiments, the hard mask patterns 130 a may be formed using a damascene technique that utilizes the guide-holes 127 of the guide layer 125. Thus, a process margin of the process for forming the hard mask patterns 130 a may be increased.
Moreover, the support pattern 135 a may also be formed using a damascene technique that utilizes the protrusions 123. Thus, the lower and upper mold layers 120 and 140 may be free from voids therein. If the support pattern were to be formed using a photolithography process and an etching process, the support layer could be formed on a flat lower mold layer and the support layer could be patterned using a photolithography process and the etching process. In this case, the etched regions (corresponding to the regions at which the protrusions are located) of the support layer could be filled with the upper mold layer. If the etched regions of the support layer have a high aspect ratio, the upper mold layer may not completely fill the etched regions of the support layer. That is, after formation of the upper mold layer, voids may be formed in the etched regions of the support layer. However, according to the embodiments described above, the support pattern 135 a is formed using a damascene technique. Thus, the lower and upper mold layers 120 and 140 may be free from such voids.
In addition, the support layer 135 may be planarized using an etch-back process that does not employ a high ionic plasma such as may be used in the deposition of a high density plasma (HDP) oxide layer. Therefore, damage to the support pattern 135 a may be prevented. As a result, during formation of the electrode holes 150, a phenomenon that the support pattern 135 a is laterally recessed may be suppressed. Accordingly, electrical shortages between the adjacent lower electrodes 155 may be prevented.
Furthermore, the lower electrodes 155 may be formed after the formation of the support pattern 135 a. Thus, even if the planarization process for forming the support pattern 135 a generates damage, the electrodes 155 may not be damaged during formation of the support pattern 135 a. As a result, the amount of byproducts, including atomic element contaminants, can be minimized in the lower electrodes 155.
If the support pattern 135 a were to be formed after the formation of the lower electrode 155, the lower electrodes 155 could be directly damaged due to the etching process or the planarization process for forming the support pattern 135 a and the etch byproduct, including the atomic element contaminants, in the lower electrodes 155 could be increasingly generated. However, according to the embodiments, the lower electrodes 155 may be formed after formation of the support pattern 135 a as described above. The fabrication process according to the embodiments can minimize the amount of byproducts, including the atomic element contaminants, in the lower electrodes 155.
Accordingly, a high reliable and highly integrated semiconductor memory device may be realized.
In the fabrication method described above, the protrusions 123 may be formed to have a circle shape, an oval shape or a polygonal shape in a plan view. In other implementations, the protrusions 123 may be formed to have a different shape from the circle shape, the oval shape or the polygonal shape. A method of forming protrusions having a different shape will be described hereinafter with reference to FIGS. 12, 13 and 14.
FIGS. 12, 13 and 14 are plan views illustrating a modified embodiment of methods of fabricating semiconductor memory devices according to embodiments.
Referring to FIG. 12, a guide layer 125 a on the lower mold layer 120 may have guide-openings 127 a. The guide-openings 127 a may have groove shapes which extend in a predetermined direction to be parallel with each other. The guide layer 125 a may be formed of the same material as the guide layer 125 illustrated in FIG. 2A.
The processes for forming the support pattern 135 a described with reference to FIGS. 2A to 6A and FIGS. 2B to 6B may be performed using the guide layer 125 a having the guide-openings 127 a. As a result, protrusions 123 a extended from the lower mold layer 120 and support patterns 135 b between the protrusions 123 a may be formed, as illustrated in FIG. 13. The protrusions 123 a may have line shapes that extend in parallel in the predetermined direction. The support patterns 135 b may also have line shapes that extend in parallel in the predetermined direction. The protrusions 123 a and the support patterns 135 b may be alternately arrayed in a direction perpendicular to the predetermined direction.
Subsequently, the processes for forming the lower electrodes 155 described with reference to FIGS. 7A to 10A and FIGS. 7B to 10B may be performed. As a result, lower electrodes 155 and support patterns 135 b illustrated in FIG. 14 may be formed. Some of the lower electrodes 155 may be formed at both sidewalls of each support pattern 135 b and may be supported by the support pattern 135 b. The capacitor-dielectric layer 165 and the upper electrode 170 may be then formed using the same processes as described with reference to FIGS. 11A and 11B.
The semiconductor memory devices described above may be encapsulated using various packaging techniques. For example, the semiconductor memory devices according to the aforementioned embodiments may be encapsulated using any one of a package on package (POP) technique, a ball grid arrays (BGAs) technique, a chip scale packages (CSPs) technique, a plastic leaded chip carrier (PLCC) technique, a plastic dual in-line package (PDIP) technique, a die in waffle pack technique, a die in wafer form technique, a chip on board (COB) technique, a ceramic dual in-line package (CERDIP) technique, a plastic quad flat package (PQFP) technique, a thin quad flat package (TQFP) technique, a small outline package (SOIC) technique, a shrink small outline package (SSOP) technique, a thin small outline package (TSOP) technique, a thin quad flat package (TQFP) technique, a system in package (SIP) technique, a multi chip package (MCP) technique, a wafer-level fabricated package (WFP) technique and a wafer-level processed stack package (WSP) technique.
The package in which the semiconductor memory device according to one of the above embodiments is mounted may further include at least one semiconductor device (e.g., a controller and/or a logic device) that controls the semiconductor memory device.
According to the embodiments set forth above, hard mask patterns for defining a shape of a support pattern disposed between lower electrodes of a memory device may be formed using a damascene technique. Further, the support pattern may be formed using protrusions extended from a lower mold layer and using a planarization process. As such, the fabrication of the support pattern may become easy and a process margin may be increased. Moreover, various problems (e.g., voids, etch byproduct and/or leaning of cell capacitors, etc.) occurring during fabrication of the semiconductor memory devices may be reduced. As a result, a high reliable and highly integrated semiconductor memory device may be provided.
Example embodiments have been disclosed herein, and although specific terms are employed, they are used and are to be interpreted in a generic and descriptive sense only and not for purpose of limitation. Accordingly, it will be understood by those of skill in the art that various changes in form and details may be made without departing from the spirit and scope thereof as set forth in the following claims.

Claims (20)

What is claimed is:
1. A method of fabricating a semiconductor memory device, the method comprising:
forming a hard mask pattern using a damascene method on a lower mold layer stacked on a substrate;
etching the lower mold layer using the hard mask pattern as an etch mask to form an etched lower mold layer having a protrusion under the hard mask pattern and an etched region defined by the protrusion, the etched region having a bottom surface located at a lower level than a top surface of the protrusion;
forming a support pattern in the etched region of the etched lower mold layer;
forming a lower electrode supported by the support pattern; and removing the lower mold layer.
2. The method as claimed in claim 1, wherein the forming of the hard mask pattern includes:
forming a guide layer on the lower mold layer, the guide layer having a guide-opening;
forming a hard mask layer on the guide layer, the hard mask layer filling the guide-opening;
planarizing the hard mask layer until the guide layer is exposed, thereby forming a hard mask pattern remaining in the guide-opening; and
removing the guide layer.
3. The method as claimed in claim 1, wherein the forming of the support pattern includes:
forming a support layer on the substrate having the protrusion; and
planarizing the support layer until the top surface of the protrusion is exposed.
4. The method as claimed in claim 3, further including removing the hard mask pattern on the protrusion prior to the forming of the support layer.
5. The method as claimed in claim 1, wherein the forming of the lower electrode comprises:
forming an electrode hole penetrating the lower mold layer and exposing at least a portion of a sidewall of the support pattern; and
fabricating the lower electrode in the electrode hole.
6. The method as claimed in claim 5, further including forming an upper mold layer on the support pattern and the protrusion prior to the forming of the electrode hole,
wherein the forming of the electrode hole includes forming the electrode hole to penetrate the upper and lower mold layers and expose at least the portion of the sidewall of the support pattern, and
wherein the removing of the lower mold layer includes removing both the lower mold layer and the upper mold layer.
7. The method as claimed in claim 6, wherein the forming of the electrode hole includes:
forming a mask layer having at least one hole-opening on the upper mold layer, a bottom surface of the hole-opening overlapping with a portion of the top surface of the protrusion; and
etching the upper mold layer and the lower mold layer using the mask layer as an etch mask, thereby forming the electrode hole.
8. The method as claimed in claim 7, wherein the mask layer includes a plurality of hole-openings that expose respective portions of the top surface of the protrusion,
wherein the forming of the electrode hole includes forming a plurality of electrode holes respectively under the plurality of hole-openings, and
wherein the fabricating of the lower electrode includes forming a plurality of lower electrodes respectively in the plurality of the electrode holes.
9. The method as claimed in claim 7, wherein:
the bottom surface of the hole-opening of the mask layer overlaps with a portion of the support pattern adjacent to the protrusion, and
the electrode hole is formed by etching the upper mold layer, the lower mold layer and the portion of the support pattern overlapped by the bottom surface of the hole-opening using the mask layer as an etch mask.
10. The method as claimed in claim 5, wherein the forming of the lower electrode in the electrode hole comprises:
conformably forming a lower electrode layer on the substrate having the electrode hole;
forming a filling layer filling the electrode hole on the lower electrode layer; and
planarizing the filling layer and the lower electrode layer to form the lower electrode and a filling pattern in the electrode hole,
wherein the removing of the lower mold layer includes removing the lower mold layer and the filling pattern.
11. The method as claimed in claim 1, further comprising:
forming a capacitor-dielectric layer on a surface of the lower electrode; and
forming an upper electrode on the capacitor-dielectric layer.
12. The method as claimed in claim 1, wherein the protrusion is formed to have a circle shape, an oval shape, a polygonal shape or a line shape extending in one direction in a plan view.
13. A method of fabricating a semiconductor memory device, the method comprising:
forming a guide layer having a guide-opening on a lower mold layer stacked on a substrate;
forming a hard mask layer filling the a guide-opening;
planarizing the hard mask layer until the guide layer is exposed, thereby forming a hard mask pattern in the guide-opening;
etching the guide layer and the lower mold layer using the hard mask pattern as an etch mask to define a protrusion under the hard mask pattern, the lower mold layer including the protrusion and an etched top surface located at a lower level than a top surface of the protrusion;
forming a support layer on the substrate having the protrusion;
planarizing the support layer until the top surface of the protrusion is exposed, thereby forming a support pattern; and
forming a lower electrode contacting the support pattern and being supported by the support pattern.
14. The method as claimed in claim 13, wherein the forming of the lower electrode includes:
forming an upper mold layer on the protrusion and the support pattern;
forming an electrode hole successively penetrating the upper mold layer and the lower mold layer and exposing at least a portion of a sidewall of the support pattern adjacent to the protrusion;
sequentially forming a lower electrode layer and a filling layer on the substrate having the electrode hole;
planarizing the filing layer and the lower electrode layer to form a lower electrode and a filling pattern in the electrode hole; and
removing the filling pattern, the upper mold layer and the lower mold layer.
15. A method of fabricating a semiconductor memory device, the method comprising:
forming a lower mold layer on a substrate, the lower mold layer including a plurality of spaced apart protrusions;
forming a support layer on the substrate having the protrusions;
planarizing the support layer until top surfaces of the protrusions are exposed, thereby forming a support pattern between the protrusions;
forming an upper mold layer on the protrusions and the support pattern;
forming electrode holes successively penetrating the upper mold layer and the lower mold layer and exposing at least a portion of sidewalls of the support pattern adjacent to the protrusions; and
forming lower electrodes in the electrode holes, the lower electrodes contacting the support pattern and being supported by the support pattern.
16. The method as claimed in claim 15, wherein the plurality of spaced apart protrusions of the lower mold layer are formed by:
forming a guide layer having spaced apart guide-openings on the lower mold layer;
forming a hard mask layer filling the spaced apart guide-openings;
planarizing the hard mask layer until the guide layer is exposed, thereby forming a hard mask pattern in the spaced apart guide-openings;
etching the guide layer and the lower mold layer using the hard mask pattern as an etch mask to define the spaced apart protrusions under the hard mask pattern, the lower mold layer including the spaced apart protrusions and an etched top surface located at a lower level than a top surface of the spaced apart protrusions.
17. The method as claimed in claim 15, wherein the forming of the lower electrodes includes:
sequentially forming a lower electrode layer and a filling layer on the substrate having the electrode holes;
planarizing the filing layer and the lower electrode layer to form lower electrode and filling patterns in the electrode holes; and
removing the filling patterns, the upper mold layer and the lower mold layer.
18. The method as claimed in claim 1, comprising forming the hard mask pattern directly on the lower mold layer in a region where the protrusion is defined.
19. The method as claimed in claim 1, wherein the protrusion consists of a material of which the lower mold layer is formed.
20. The method as claimed in claim 1, comprising forming the lower electrode after etching the lower mold layer using the hard mask pattern as an etch mask to form an etched lower mold layer and to define a protrusion under the hard mask pattern.
US13/400,993 2011-03-03 2012-02-21 Methods of fabricating a semiconductor memory device Active 2033-01-06 US8927384B2 (en)

Applications Claiming Priority (2)

Application Number Priority Date Filing Date Title
KR1020110019016A KR101776284B1 (en) 2011-03-03 2011-03-03 Methods of fabricating a semiconductor memory device
KR10-2011-0019016 2011-03-03

Publications (2)

Publication Number Publication Date
US20120225530A1 US20120225530A1 (en) 2012-09-06
US8927384B2 true US8927384B2 (en) 2015-01-06

Family

ID=46753578

Family Applications (1)

Application Number Title Priority Date Filing Date
US13/400,993 Active 2033-01-06 US8927384B2 (en) 2011-03-03 2012-02-21 Methods of fabricating a semiconductor memory device

Country Status (2)

Country Link
US (1) US8927384B2 (en)
KR (1) KR101776284B1 (en)

Cited By (8)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20130250477A1 (en) * 2012-03-23 2013-09-26 Samsung Electronics Co., Ltd. Capacitor structures and methods of forming the same
US20140065785A1 (en) * 2012-08-29 2014-03-06 Junho Yoon Semiconductor devices including a support for an electrode and methods of forming semiconductor devices including a support for an electrode
US20190081134A1 (en) * 2017-09-14 2019-03-14 United Microelectronics Corp. Method of forming memory capacitor
US10468415B2 (en) 2016-12-07 2019-11-05 Samsung Electronics Co., Ltd. Semiconductor device and semiconductor package including the same
US10998318B2 (en) * 2018-07-02 2021-05-04 Samsung Electronics Co., Ltd. Semiconductor memory device
US20210335993A1 (en) * 2020-03-16 2021-10-28 Changxin Memory Technologies, Inc. Method for forming semiconductor structure and semiconductor structure
US11245001B2 (en) 2019-03-21 2022-02-08 Samsung Electronics Co., Ltd. Semiconductor device having supporter pattern
US11864370B2 (en) 2021-10-13 2024-01-02 SK Hynix Inc. Method for fabricating semiconductor device

Families Citing this family (3)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
KR20180066422A (en) * 2016-12-09 2018-06-19 삼성전자주식회사 Semiconductor device
KR20210027624A (en) 2019-08-29 2021-03-11 삼성전자주식회사 Semiconductor device including data storage material pattern
CN111524857B (en) * 2020-04-21 2024-02-06 合肥晶合集成电路股份有限公司 Semiconductor structure and preparation method thereof

Citations (15)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
KR20050019500A (en) 2003-08-19 2005-03-03 삼성전자주식회사 Capacitor structure for use in semiconductor device and method therefore
US20070004107A1 (en) * 2003-06-20 2007-01-04 Samsung Electroncis Co., Ltd. Methods for fabricating integrated circuit field effect transistors including channel-containing fin having regions of high and low doping concentrations
US20080121609A1 (en) * 2006-11-27 2008-05-29 Samsung Electronics Co., Ltd. Method of forming a pattern and method of manufacturing a capacitor
US7459745B2 (en) * 2004-08-16 2008-12-02 Samsung Electronic Co., Ltd. Methods of forming capacitors for semiconductor memory devices and resulting semiconductor memory devices
KR20090001286A (en) 2007-06-29 2009-01-08 주식회사 하이닉스반도체 Method for manufacturing semiconductor device
KR20090045439A (en) 2007-11-02 2009-05-08 주식회사 하이닉스반도체 The method for manufacturing semiconductor device
US20090206448A1 (en) * 2008-02-20 2009-08-20 Ho Jin Cho Semiconductor device and method for manufacturing the same
US7709342B2 (en) * 2004-10-26 2010-05-04 Samsung Electronics Co., Ltd. Capacitor and method of manufacturing the same
US20100240179A1 (en) * 2009-03-20 2010-09-23 Yong-Il Kim Methods of manufacturing capacitor structures and methods of manufacturing semiconductor devices using the same
US20100305266A1 (en) * 2007-07-09 2010-12-02 Samsung Electronics Co., Ltd. Siloxane polymer composition
US20120049380A1 (en) * 2010-08-31 2012-03-01 Samsung Electronics Co., Ltd. Semiconductor memory device having capacitor and semiconductor device
US20120104559A1 (en) * 2010-10-29 2012-05-03 Samsung Electronics Co., Ltd. Semiconductor Device Having Island Type Support Patterns
US20120119383A1 (en) * 2008-10-31 2012-05-17 Samsung Electronics Co., Ltd. Stacked integrated circuit package fabrication methods that use vias formed and filled after stacking, and related stacked integrated circuit package structures
US20120187537A1 (en) * 2007-05-11 2012-07-26 Elpida Memory, Inc. Semiconductor device and manufacturing method therefor
US20120225554A1 (en) * 2011-03-02 2012-09-06 Kukhan Yoon Method of manufacturing semiconductor device using bowing prevention film

Patent Citations (17)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20070004107A1 (en) * 2003-06-20 2007-01-04 Samsung Electroncis Co., Ltd. Methods for fabricating integrated circuit field effect transistors including channel-containing fin having regions of high and low doping concentrations
KR20050019500A (en) 2003-08-19 2005-03-03 삼성전자주식회사 Capacitor structure for use in semiconductor device and method therefore
US7459745B2 (en) * 2004-08-16 2008-12-02 Samsung Electronic Co., Ltd. Methods of forming capacitors for semiconductor memory devices and resulting semiconductor memory devices
US7709342B2 (en) * 2004-10-26 2010-05-04 Samsung Electronics Co., Ltd. Capacitor and method of manufacturing the same
US8124978B2 (en) * 2004-10-26 2012-02-28 Samsung Electronics Co., Ltd. Capacitor and method of manufacturing the same
US20080121609A1 (en) * 2006-11-27 2008-05-29 Samsung Electronics Co., Ltd. Method of forming a pattern and method of manufacturing a capacitor
US20120187537A1 (en) * 2007-05-11 2012-07-26 Elpida Memory, Inc. Semiconductor device and manufacturing method therefor
US7713832B2 (en) 2007-06-29 2010-05-11 Hynix Semiconductor, Inc. Semiconductor device and method of fabricating the same
KR20090001286A (en) 2007-06-29 2009-01-08 주식회사 하이닉스반도체 Method for manufacturing semiconductor device
US20100305266A1 (en) * 2007-07-09 2010-12-02 Samsung Electronics Co., Ltd. Siloxane polymer composition
KR20090045439A (en) 2007-11-02 2009-05-08 주식회사 하이닉스반도체 The method for manufacturing semiconductor device
US20090206448A1 (en) * 2008-02-20 2009-08-20 Ho Jin Cho Semiconductor device and method for manufacturing the same
US20120119383A1 (en) * 2008-10-31 2012-05-17 Samsung Electronics Co., Ltd. Stacked integrated circuit package fabrication methods that use vias formed and filled after stacking, and related stacked integrated circuit package structures
US20100240179A1 (en) * 2009-03-20 2010-09-23 Yong-Il Kim Methods of manufacturing capacitor structures and methods of manufacturing semiconductor devices using the same
US20120049380A1 (en) * 2010-08-31 2012-03-01 Samsung Electronics Co., Ltd. Semiconductor memory device having capacitor and semiconductor device
US20120104559A1 (en) * 2010-10-29 2012-05-03 Samsung Electronics Co., Ltd. Semiconductor Device Having Island Type Support Patterns
US20120225554A1 (en) * 2011-03-02 2012-09-06 Kukhan Yoon Method of manufacturing semiconductor device using bowing prevention film

Cited By (14)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20130250477A1 (en) * 2012-03-23 2013-09-26 Samsung Electronics Co., Ltd. Capacitor structures and methods of forming the same
US9171670B2 (en) * 2012-03-23 2015-10-27 Samsung Electronics Co., Ltd. Capacitor structures having supporting patterns and methods of forming the same
US20140065785A1 (en) * 2012-08-29 2014-03-06 Junho Yoon Semiconductor devices including a support for an electrode and methods of forming semiconductor devices including a support for an electrode
US9240441B2 (en) * 2012-08-29 2016-01-19 Samsung Electronics Co., Ltd. Semiconductor devices including a support for an electrode and methods of forming semiconductor devices including a support for an electrode
US9647056B2 (en) 2012-08-29 2017-05-09 Samsung Electronics Co., Ltd. Semiconductor devices including a support for an electrode and methods of forming semiconductor devices including a support for an electrode
US10468415B2 (en) 2016-12-07 2019-11-05 Samsung Electronics Co., Ltd. Semiconductor device and semiconductor package including the same
US20190081134A1 (en) * 2017-09-14 2019-03-14 United Microelectronics Corp. Method of forming memory capacitor
US10559651B2 (en) * 2017-09-14 2020-02-11 United Microelectronics Corp. Method of forming memory capacitor
US10998318B2 (en) * 2018-07-02 2021-05-04 Samsung Electronics Co., Ltd. Semiconductor memory device
US11245001B2 (en) 2019-03-21 2022-02-08 Samsung Electronics Co., Ltd. Semiconductor device having supporter pattern
US11881502B2 (en) 2019-03-21 2024-01-23 Samsung Electronics Co., Ltd. Semiconductor device having supporter pattern
US20210335993A1 (en) * 2020-03-16 2021-10-28 Changxin Memory Technologies, Inc. Method for forming semiconductor structure and semiconductor structure
US11869930B2 (en) * 2020-03-16 2024-01-09 Changxin Memory Technologies, Inc. Method for forming semiconductor structure and semiconductor structure
US11864370B2 (en) 2021-10-13 2024-01-02 SK Hynix Inc. Method for fabricating semiconductor device

Also Published As

Publication number Publication date
KR20120100242A (en) 2012-09-12
US20120225530A1 (en) 2012-09-06
KR101776284B1 (en) 2017-09-20

Similar Documents

Publication Publication Date Title
US8927384B2 (en) Methods of fabricating a semiconductor memory device
US11776909B2 (en) Semiconductor memory device
US11152374B2 (en) Semiconductor device having bit line structure with spacer structure and method of manufacturing the same
US10453796B2 (en) Semiconductor memory device having capping pattern defining top surface of air gap
US9859285B2 (en) Method of fabricating semiconductor memory device having enlarged cell contact area
US10573652B2 (en) Semiconductor device and method for fabricating the same
US8697498B2 (en) Methods of manufacturing three dimensional semiconductor memory devices using sub-plates
US9196627B2 (en) Nonvolatile semiconductor memory device and method of fabricating the same
KR102258369B1 (en) Vertical memory devices and methods of manufacturing the same
CN109256370B (en) Semiconductor device with a semiconductor layer having a plurality of semiconductor layers
US20120217576A1 (en) Semiconductor device and method for forming the same
US8822302B2 (en) Methods of fabricating a storage node in a semiconductor device and methods of fabricating a capacitor using the same
CN113410235A (en) Semiconductor memory device and method of manufacturing the same
US20120205810A1 (en) Semiconductor device and fabricating method thereof
KR20200140645A (en) Semiconductor devices
CN113161355A (en) Semiconductor memory device with a plurality of memory cells
KR102667796B1 (en) Semiconductor device and manufacturing method of the same
US8339765B2 (en) Capacitor
US20170200723A1 (en) Semiconductor devices having a gate structure and a conductive line and methods of manufacturing the same
CN115411039A (en) Semiconductor memory device with a plurality of memory cells
US11476305B2 (en) Semiconductor device and method of forming the same
US12048154B2 (en) Memory device and manufacturing method thereof
US20230320076A1 (en) Semiconductor memory device
US20220216230A1 (en) Semiconductor device and method for fabricating the same
KR20230143478A (en) Semiconductor memory device

Legal Events

Date Code Title Description
AS Assignment

Owner name: SAMSUNG ELECTRONICS CO., LTD., KOREA, REPUBLIC OF

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:KIM, JONG-KYU;JEONG, SANGSUP;YOON, KUKHAN;AND OTHERS;SIGNING DATES FROM 20111213 TO 20120119;REEL/FRAME:027843/0383

STCF Information on status: patent grant

Free format text: PATENTED CASE

MAFP Maintenance fee payment

Free format text: PAYMENT OF MAINTENANCE FEE, 4TH YEAR, LARGE ENTITY (ORIGINAL EVENT CODE: M1551)

Year of fee payment: 4

MAFP Maintenance fee payment

Free format text: PAYMENT OF MAINTENANCE FEE, 8TH YEAR, LARGE ENTITY (ORIGINAL EVENT CODE: M1552); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY

Year of fee payment: 8