US8624641B1 - Apparatus and method for driving a transistor - Google Patents
Apparatus and method for driving a transistor Download PDFInfo
- Publication number
- US8624641B1 US8624641B1 US13/288,866 US201113288866A US8624641B1 US 8624641 B1 US8624641 B1 US 8624641B1 US 201113288866 A US201113288866 A US 201113288866A US 8624641 B1 US8624641 B1 US 8624641B1
- Authority
- US
- United States
- Prior art keywords
- nmos
- pmos
- switching circuit
- transistor
- signal
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Active
Links
Images
Classifications
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03K—PULSE TECHNIQUE
- H03K19/00—Logic circuits, i.e. having at least two inputs acting on one output; Inverting circuits
- H03K19/003—Modifications for increasing the reliability for protection
- H03K19/00346—Modifications for eliminating interference or parasitic voltages or currents
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03F—AMPLIFIERS
- H03F3/00—Amplifiers with only discharge tubes or only semiconductor devices as amplifying elements
- H03F3/20—Power amplifiers, e.g. Class B amplifiers, Class C amplifiers
- H03F3/21—Power amplifiers, e.g. Class B amplifiers, Class C amplifiers with semiconductor devices only
- H03F3/217—Class D power amplifiers; Switching amplifiers
- H03F3/2171—Class D power amplifiers; Switching amplifiers with field-effect devices
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03K—PULSE TECHNIQUE
- H03K17/00—Electronic switching or gating, i.e. not by contact-making and –breaking
- H03K17/14—Modifications for compensating variations of physical values, e.g. of temperature
- H03K17/145—Modifications for compensating variations of physical values, e.g. of temperature in field-effect transistor switches
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03K—PULSE TECHNIQUE
- H03K17/00—Electronic switching or gating, i.e. not by contact-making and –breaking
- H03K17/16—Modifications for eliminating interference voltages or currents
- H03K17/161—Modifications for eliminating interference voltages or currents in field-effect transistor switches
- H03K17/162—Modifications for eliminating interference voltages or currents in field-effect transistor switches without feedback from the output circuit to the control circuit
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03K—PULSE TECHNIQUE
- H03K19/00—Logic circuits, i.e. having at least two inputs acting on one output; Inverting circuits
- H03K19/003—Modifications for increasing the reliability for protection
- H03K19/00346—Modifications for eliminating interference or parasitic voltages or currents
- H03K19/00361—Modifications for eliminating interference or parasitic voltages or currents in field effect transistor circuits
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03K—PULSE TECHNIQUE
- H03K19/00—Logic circuits, i.e. having at least two inputs acting on one output; Inverting circuits
- H03K19/0175—Coupling arrangements; Interface arrangements
- H03K19/017509—Interface arrangements
Definitions
- the invention generally relates to electronics.
- the invention relates to wired transmitters or line drivers.
- Gb/s giga bits per second
- SAS-2.0 defines the maximum data rate as 6 Gb/s, with 12 Gb/s slated to follow in the upcoming SAS-3.0 standard.
- ISI inter-symbol-interference
- SNR signal-to-noise ratio
- CML current-mode-logic
- Voltage-mode transmitters overcome these disadvantages with a CMOS-oriented design style, supporting many different termination voltages.
- Other advantages of the voltage-mode type of transmitter include its potential for low-power operation (for a given output swing, a voltage-mode driver with a differential RX termination enables a potential 4 fold reduction in drive power compared to a CML driver), and good technology scaling due to the high relative content of digital circuitry versus analog circuitry. These factors make voltage-mode transmitters particularly suitable for multi-standard I/O applications.
- Equation 1 expresses a typical maximum output amplitude of a voltage-mode transmitter as a function of various parameters.
- V Odiff 2 ⁇ AVD ⁇ R L R L + R Odiff Equation ⁇ ⁇ 1
- the voltage V Odiff corresponds to the peak-to-peak differential output voltage
- the voltage AVD corresponds to the supply voltage of the output driver
- the resistance R L corresponds to the load impedance, such as, but not limited to 100 ohms ( ⁇ )
- the resistance R Odiff corresponds to the output impedance of the voltage-mode transmitter.
- an increase in the launch amplitude of a voltage-mode driver can be accomplished in two different ways for a constant load impedance: 1) the value of the resistance R Odiff can be reduced, to some extent, by trading off a degraded return loss, or 2) the supply voltage AVD can be raised from the typical 0.9-1.0 V limit used for thin-oxide FETs in 40 nm technology to a value of 1.5 V or even higher.
- the second option can be used when output swing should be increased more that what the R Odiff /return loss tradeoff can provide. This creates new design constraints, such as the desirability to interface a high-voltage output driver to a low-voltage pre-driver. Electrical overstress (EOS) should also be taken into consideration.
- EOS Electrical overstress
- EMI electromagnetic interference
- EMI compliance requirements are seldom overlooked by product engineering in the specification phase, and EMI compliance is often considered only as an afterthought.
- EMI requirements typically cannot be waived.
- EMI compliance difficulties can lead to very expensive last minute shielding solutions or to expensive redesigns.
- Embodiments of the invention advantageously address EMI.
- By tuning pull-up and/or pull-down resistances, rise and fall times of a non-inverting portion and an inverting portion of a differential signal can be well matched to reduce EMI.
- a higher launch amplitude enables the use of more equalization to compensate for printed circuit board (PCB) and transmission channel losses.
- PCB printed circuit board
- Cheaper PCB materials or longer PCB traces can therefore be supported over lower launch amplitude transmitters.
- longer channels can be supported for improved rack-to-rack connectivity.
- An embodiment of the invention includes an apparatus, the apparatus including: an output driver configured to generate a differential output signal, wherein the output driver includes a first subcircuit and a second subcircuit, wherein the first subcircuit is configured to generate a positive-logic output signal of the differential output signal, wherein the first subcircuit includes one or more PMOS transistors configured to pull-up the positive-logic output signal for a first logic state of the differential output signal and one or more NMOS transistors configured to pull-down the positive-logic output signal for a second logic state opposite to the first logic state of the differential output signal; and wherein the second subcircuit is configured to generate a negative-logic output signal of the differential output signal, wherein the negative-logic output signal is inverted with respect to the positive-logic output signal, wherein the second subcircuit includes one or more PMOS transistors configured to pull-up the negative-logic output signal for the second logic state of the differential output signal and one or more NMOS transistors configured to pull-down the negative-logic output signal for the first logic state of the differential
- An embodiment of the invention includes a method of reducing electromagnetic interference, wherein the method includes: generating, using an output driver, a differential output signal including, wherein the output driver includes a first subcircuit and a second subcircuit; generating, using the first subcircuit, a positive-logic output signal of the differential output signal, wherein the first subcircuit includes one or more PMOS transistors configured to pull-up the positive-logic output signal for a first logic state of the differential output signal and one or more NMOS transistors configured to pull-down the positive-logic output signal for a second logic state opposite to the first logic state of the differential output signal; and generating, using the second subcircuit, a negative-logic output signal of the differential output signal, wherein the negative-logic output signal is inverted with respect to the positive-logic output signal, wherein the second subcircuit includes one or more PMOS transistors configured to pull-up the negative-logic output signal for the second logic state of the differential output signal and one or more NMOS transistors configured to pull-down the negative-logic output
- One embodiment of the invention includes an apparatus for reducing electromagnetic interference, wherein the apparatus includes: means for generating a differential output signal including, wherein the output driver includes a first subcircuit and a second subcircuit; means for generating, using the first subcircuit, a positive-logic output signal of the differential output signal, wherein the first subcircuit includes one or more PMOS transistors configured to pull-up the positive-logic output signal for a first logic state of the differential output signal and one or more NMOS transistors configured to pull-down the positive-logic output signal for a second logic state opposite to the first logic state of the differential output signal; and means for generating a negative-logic output signal of the differential output signal, wherein the negative-logic output signal is inverted with respect to the positive-logic output signal, wherein the second subcircuit includes one or more PMOS transistors configured to pull-up the negative-logic output signal for the second logic state of the differential output signal and one or more NMOS transistors configured to pull-down the negative-logic output signal for the first logic state of the differential
- One embodiment of the invention includes an apparatus, wherein the apparatus includes: a first switching circuit configured to receive a differential data signal and a first bias voltage, wherein the first switching circuit is configured to convert the differential data signal to a first PMOS drive signal and a second PMOS drive signal for a first PMOS driver transistor and a second PMOS driver transistor, respectively, wherein the first switching circuit is configured to change a state of the first and second PMOS drive signals in response to a change in state of the data signal, wherein a first state of the first or second PMOS drive signal turns on the corresponding PMOS driver transistor and has a voltage level of the first bias voltage, wherein a second state of the first or second PMOS drive signal turns off the corresponding PMOS driver transistor; and a second switching circuit configured to receive the differential data signal and a second bias voltage, wherein the second switching circuit is configured to convert the differential data signal to a first NMOS drive signal and a second NMOS drive signal for a first NMOS driver transistor and a second NMOS driver transistor, wherein the
- One embodiment of the invention includes an apparatus, wherein the apparatus includes: an output driver including: a first MOS transistor, wherein the first MOS transistor has a gate, a drain, and a source, wherein the source is electrically connected to a first voltage reference, wherein the drain is directly or indirectly electrically connected to a first driver output; a second MOS transistor, wherein the second MOS transistor has a gate, a drain, and a source, wherein the source is electrically connected to the first voltage reference, wherein the drain is directly or indirectly electrically connected to a second driver output; a switching circuit configured to receive a tunable bias voltage at a first node, a first input signal, and a second input signal, wherein the second input signal is a logical inverse of the first input signal, wherein the switching circuit is configured to generate a first drive signal at a second node and a second drive signal at a third node, wherein the first drive signal is applied to the gate of the first MOS transistor, wherein the second drive signal is applied to
- One embodiment of the invention includes a method for driving a transistor, wherein the method includes: receiving a differential data signal and a first bias voltage in a first switching circuit; converting, using the first switching circuit, the differential data signal to a first PMOS drive signal and a second PMOS drive signal for a first PMOS driver transistor and a second PMOS driver transistor, respectively; changing, using the first switching circuit, a state of the first and second PMOS drive signals in response to a change in state of the data signal, wherein a first state of the first or second PMOS drive signal turns on the corresponding PMOS driver transistor and has a voltage level of the first bias voltage, wherein a second state of the first or second PMOS drive signal turns off the corresponding PMOS driver transistor; receiving the differential data signal and a second bias voltage in a second switching circuit; converting, using the second switching circuit, the differential data signal to a first NMOS drive signal and a second NMOS drive signal for a first NMOS driver transistor and a second NMOS driver transistor; changing, using the
- One embodiment of the invention includes a method for driving a transistor, wherein the method includes: providing an output driver including: a first MOS transistor, wherein the first MOS transistor has a gate, a drain, and a source, wherein the source is electrically connected to a first voltage reference, wherein the drain is directly or indirectly electrically connected to a first driver output; a second MOS transistor, wherein the second MOS transistor has a gate, a drain, and a source, wherein the source is electrically connected to the first voltage reference, wherein the drain is directly or indirectly electrically connected to a second driver output; receiving a tunable bias voltage at a first node, a first input signal, and a second input signal in a switching circuit, wherein the second input signal is a logical inverse of the first input signal; generating, using the switching circuit, a first drive signal at a second node and a second drive signal at a third node, wherein the first drive signal is applied to the gate of the first MOS transistor, wherein the second
- One embodiment of the invention includes an apparatus for driving a transistor, wherein the apparatus includes: means for receiving a differential data signal and a first bias voltage; means for converting the differential data signal to a first PMOS drive signal and a second PMOS drive signal for a first PMOS driver transistor and a second PMOS driver transistor, respectively; means for changing a state of the first and second PMOS drive signals in response to a change in state of the data signal, wherein a first state of the first or second PMOS drive signal turns on the corresponding PMOS driver transistor and has a voltage level of the first bias voltage, wherein a second state of the first or second PMOS drive signal turns off the corresponding PMOS driver transistor; means for receiving the differential data signal and a second bias voltage; means for converting the differential data signal to a first NMOS drive signal and a second NMOS drive signal for a first NMOS driver transistor and a second NMOS driver transistor; means for changing a state of the NMOS drive signal in response to a change in state of the data signal, wherein
- One embodiment of the invention includes an apparatus for driving a transistor, wherein the apparatus includes: an output driver including: a first MOS transistor, wherein the first MOS transistor has a gate, a drain, and a source, wherein the source is electrically connected to a first voltage reference, wherein the drain is directly or indirectly electrically connected to a first driver output; a second MOS transistor, wherein the second MOS transistor has a gate, a drain, and a source, wherein the source is electrically connected to the first voltage reference, wherein the drain is directly or indirectly electrically connected to a second driver output; means for receiving a tunable bias voltage at a first node, a first input signal, and a second input signal, wherein the second input signal is a logical inverse of the first input signal; means for generating a first drive signal at a second node and a second drive signal at a third node, wherein the first drive signal is applied to the gate of the first MOS transistor, wherein the second drive signal is applied to the gate of the
- One embodiment of the invention includes an apparatus including, wherein the apparatus includes: a first node configured to receive a voltage reference; a first current path including: a first MOS transistor of a first semiconductor type, wherein the first MOS transistor is a replica of a driver transistor of the first semiconductor type, wherein the driver transistor is configured to pull up or pull down a non-inverted or inverted signal of a differential signal for a driver; a plurality of resistors arranged in series with the first MOS transistor, wherein the plurality of resistors have a first end, a second end, and an intermediate node; an operational amplifier having a first input, a second input, and an output, wherein the first input is electrically connected to the first node, wherein the second input is electrically connected to the intermediate node, wherein the output is electrically connected to the gate of the first MOS transistor and is provided as a first bias voltage, wherein the operational amplifier is in a closed-loop feedback path such that a voltage at the first node is substantially equal to
- One embodiment of the invention includes a method of generating a first bias voltage, wherein the method includes: receiving a voltage reference in a first node; forming a first current path, the first current path including: a first MOS transistor of a first semiconductor type, wherein the first MOS transistor is a replica of a driver transistor of the first semiconductor type, wherein the driver transistor is configured to pull up or pull down a non-inverted or inverted signal of a differential signal for a driver; a plurality of resistors arranged in series with the first MOS transistor, wherein the plurality of resistors have a first end, a second end, and an intermediate node; forming a closed-loop feedback path with an operational amplifier such that a voltage at the first node is substantially equal to a voltage at the intermediate node, the operational amplifier having a first input, a second input, and an output, wherein the first input is electrically connected to the first node, wherein the second input is electrically connected to the intermediate node, wherein the output is electrical
- One embodiment includes an apparatus for generating a first bias voltage, wherein the apparatus includes: a first node configured to receive a voltage reference; a first current path including: a first MOS transistor of a first semiconductor type, wherein the first MOS transistor is a replica of a driver transistor of the first semiconductor type, wherein the driver transistor is configured to pull up or pull down a non-inverted or inverted signal of a differential signal for a driver; a plurality of resistors arranged in series with the first MOS transistor, wherein the plurality of resistors have a first end, a second end, and an intermediate node; means for forming a closed-loop feedback path with an operational amplifier such that a voltage at the first node is substantially equal to a voltage at the intermediate node, the operational amplifier having a first input, a second input, and an output, wherein the first input is electrically connected to the first node, wherein the second input is electrically connected to the intermediate node, wherein the output is electrically connected to the gate of the first
- FIG. 1 A 1 illustrates a conventional voltage-mode driver with both non-inverting and inverting portions for a differential signal shown.
- FIG. 1 A 2 illustrates a simplified model of the non-inverting portion of the conventional voltage-mode driver illustrated in FIG. 1 A 1 .
- FIG. 1B illustrates a conventional voltage-mode transmitter for high-swing applications, wherein transistors with thick oxide layers are used and a level-shifter is used to drive the transistors.
- FIG. 1 C 1 illustrates a top-level view of a high-swing voltage mode transmitter according to an embodiment of the invention.
- FIG. 1 C 2 illustrates a simplified model of the non-inverting portion of the transmitter illustrated in FIG. 1 C 1 .
- FIG. 1 C 3 illustrates a top-level view of a high-swing voltage mode transmitter according to another embodiment of the invention.
- FIG. 1 C 4 illustrates a family of curves illustrating the linear region, also known as the triode or ohmic region, versus the saturation region.
- FIG. 1D illustrates a scalable high-swing transmitter with rise/fall time mismatch compensation according to an embodiment of the invention.
- FIG. 2 illustrates a conventional voltage-mode transmitter with impedance tuning banks.
- FIG. 3 A 1 illustrates a conventional DC-coupled level shifter.
- FIG. 3 A 2 illustrates waveforms for the level shifter of FIG. 3 A 1 .
- FIG. 3 B 1 illustrates a conventional capacitively-coupled level shifter.
- FIG. 3 B 2 illustrates waveforms for the level shifter of FIG. 3 B 1 .
- FIG. 3 C 1 illustrates a level shifter according to an embodiment of the invention.
- FIG. 3 C 2 illustrates waveforms for the level shifter of FIG. 3 C 1 .
- FIG. 3 D 1 illustrates a level shifter according to an embodiment of the invention, which corresponds to an inverse of the level shifter illustrated in FIG. 3 C 1 .
- FIG. 3 D 2 illustrates waveforms for the level shifter of FIG. 3 D 1 .
- FIG. 4 illustrates a high-swing voltage driver circuit
- FIG. 5A illustrates multiplexed pre-drivers and various data paths for a high-swing transmitter.
- FIG. 5B illustrates waveforms for data path “A.”
- FIG. 5C illustrates waveforms for data path “C.”
- FIG. 5D illustrates waveforms for data path “D.”
- FIG. 6 illustrates a simplified model of a capacitively-coupled level shifter.
- FIG. 7A illustrates the output driver portion of the high-swing voltage mode transmitter illustrated earlier in FIG. 1 C 1 .
- FIG. 7B illustrates input drive signal to the output driver portion of FIG. 7A .
- FIG. 7C illustrates output signals of the output driver portion of FIG. 7A in a condition with matched versus mismatched rise and fall times.
- FIG. 7D illustrates a common-mode signal resulting from mismatched rise and fall times, which then gives rise to electromagnetic interference (EMI).
- EMI electromagnetic interference
- FIG. 8A illustrates one embodiment of a replica circuit that generates bias voltages VBP, VBN for a level shifter circuit.
- FIG. 8B illustrates another embodiment of a replica circuit that generates bias voltages VBP, VBN for a level shifter circuit.
- FIGS. 9A-9D illustrate a replica circuit that generates bias voltages VBP 1 , VBP 2 , VBN 1 , VBN 2 for a cascoded differential output stage.
- FIGS. 9 E 1 and 9 E 2 illustrate examples of a level shifter and a cascoded differential output stage.
- FIG. 10A is a chart that illustrates simulated EMI generation (vertical axis) versus a digital-to-analog converter (DAC) setting (horizontal axis) that is used to control the voltage reference VREF_TUNE of FIG. 8B .
- DAC digital-to-analog converter
- FIG. 10B illustrates AC common-mode (ACCM) noise (vertical axis) versus a DAC setting (horizontal axis) for the level shifter circuit for several different channel characteristics.
- ACCM AC common-mode
- FIG. 11 A 1 illustrates capacitively-coupled level shifter unit according to an embodiment of the invention.
- FIG. 11 A 2 illustrates waveforms at various nodes of the capacitively-coupled level shifter unit of FIG. 11 A 1 .
- FIG. 11B illustrates a level shifter with both capacitively-coupled paths and direct current (DC) coupled paths according to an embodiment of the invention.
- FIG. 12 A 1 illustrates normal output waveforms of the high-swing transmitter of FIG. 1 C 1 .
- FIG. 12 A 2 illustrates output waveforms of the high-swing transmitter of FIG. 1 C 1 before and after activation of the squelch mode.
- FIG. 12 B 1 illustrates normal output waveforms of the high-swing transmitter of FIG. 1 C 1 .
- FIG. 12 B 2 illustrates output waveforms of the high-swing transmitter of FIG. 1 C 1 before and after deactivation of the squelch mode.
- FIG. 13 illustrates an embodiment of implementing squelch.
- FIG. 14A-C illustrate output waveforms of the high-swing transmitter of FIG. 1 C 1 with varying supply voltages (AVDH) provided to the level shifter circuit for control of the output voltage level.
- AVDH supply voltages
- FIG. 15 illustrates a scalable high-swing transmitter with rise/fall time mismatch compensation with a feedback loop for level shifter bias control according to an embodiment of the invention.
- FIG. 16 illustrates a physical link, which is an example of an environment in which an embodiment of the invention can be incorporated.
- field-effect transistors FETs or “transistors” described herein can correspond to transistors known as metal-oxide-semiconductor field-effect transistors (MOSFETs). While the terms “metal” and “oxide” are present in the name of a MOSFET device, it will be understood that these transistors can have gates made out of materials other than metals, such as polysilicon, and that the dielectric oxide region can also be implemented not just with silicon dioxide, but with other dielectrics, such as high-k dielectrics. For example, reference in the description is made to “thin oxide” and to “thick oxide,” and it will be understood that these regions can be implemented with materials other than silicon dioxide.
- MOSFETs metal-oxide-semiconductor field-effect transistors
- EMI occurs in the context of transmission of differential signals.
- high-speed serial interfaces currently in use are high speed USB, XAUI, Fiber-channel, Infiniband, serial ATA (SATA), serial attached SCSI (SAS), Gigabit Ethernet, SFP, XFI, and the like.
- SATA serial ATA
- SAS serial attached SCSI
- Gigabit Ethernet SFP
- XFI XFI
- high-speed interfaces typically start from half a Gigabit per second (Gb/sec) and are now offering more than 10 Gb/sec data rates, with future information rates of over the 25 Gb/s, even 40 Gb/sec on a single high-speed input/output device (HSIO), such as a serializer/deserializer (SERDES).
- HSIO high-speed input/output device
- SERDES serializer/deserializer
- Differential signaling has several advantages over single-ended signaling.
- a differential signal is carried with two conductors to convey the signal from the transmitter to the receiver. When received at the receiver, the signal is more immune to noise as noise sources tend to affect both conductors carrying the signal in a similar fashion. While a receiver can reject the common mode signal on a pair of signal lines, radiation of the common mode signal can cause EMI.
- FIG. 1 A 1 illustrates a conventional voltage-mode driver with both a positive-logic or true portion 102 and a negative-logic or false portion 104 for driving a differential signal.
- the conventional driver of FIG. 1 A 1 is an example of a low-swing architecture.
- the positive-logic portion 102 receives an inverted input signal INN′ and generates a positive-logic output signal TXOP.
- the positive-logic portion 102 includes a pre-driver 112 , which is illustrated as a buffer, but can alternatively be an inverter, a p-channel MOSFET (PMOS transistor) 114 , an n-channel MOSFET (NMOS transistor) 116 , and a termination resistor 118 .
- a pre-driver 112 which is illustrated as a buffer, but can alternatively be an inverter, a p-channel MOSFET (PMOS transistor) 114 , an n-channel MOSFET (NMOS transistor) 116 , and a termination resistor 118 .
- each of the PMOS transistor 114 and the NMOS transistor 116 turns on or off to generate the output signal TXOP.
- the PMOS transistor 114 and the NMOS transistor 116 are in the triode or linear region, which is also known as the ohmic region
- the negative-logic portion 104 is identical to the positive-logic portion, except for the connections.
- the negative-logic portion 104 includes a pre-driver 122 , a PMOS transistor 124 , an NMOS transistor 126 , and a resistor 128 .
- the termination resistors 118 , 128 are for transmitter-side or source-side termination.
- FIG. 1 A 2 illustrates a simplified model 106 of the positive-logic portion 102 of the conventional voltage-mode driver illustrated in FIG. 1 A 1 .
- a resistor block R P 134 models the “on” resistance from drain to source or “R Dson ” of the PMOS transistor 114 .
- a resistor block R N 136 models the “on” resistance of the NMOS transistor 116 . Typically, these two “on” resistances would not be on at the same time.
- a termination resistor R S models transmitter-side termination resistance and a capacitor C models parasitic capacitance at the transmitter end.
- FIG. 1B illustrates a conventional voltage-mode transmitter for high-swing applications.
- the positive-logic portion 142 and the negative-logic portion 144 are identical to each other, save for the connections.
- a PMOS transistor 146 and a NMOS transistor 148 have thicker oxide regions than the PMOS transistor 114 and the NMOS transistor 116 (FIG. 1 A 1 ) for higher voltage handling capability.
- the greater oxide thickness is illustrated in the drawing by a thick line from drain to source. In one example, with thin oxide FETs of 40 nanometer (nm) technology, the typical supply voltage limit is around 0.9 volts.
- a FET can handle higher voltages, such as around 1.5 volts, 1.8 volts, etc.
- the general digital logic circuits with thin oxide FETs are powered from a supply voltage AVD
- the thicker oxide FETs are powered from a supply voltage AVDH, which is higher than the supply voltage AVD.
- general digital logic circuits can be supplied with 0.9 volts for digital supply AVD, and a supply voltage AVDH or voltage reference of 1.8 volts, intended for analog circuits, can be used for the PMOS transistor 146 and the NMOS transistor 148 of the high-swing voltage-mode transmitter to make the higher output swing possible.
- the sources of the PMOS transistors 146 , 156 are coupled to the supply voltage AVDH, and the sources of the NMOS transistors 148 , 158 are coupled to ground, which is indicated as AVS. Other voltage references than AVDH and AVS can alternatively be used.
- a level shifter 150 provides appropriate gate voltages to drive the PMOS transistor 146 and the NMOS transistor 148 . Conventional examples of the level shifter 150 will be described in greater detail later in connection with FIGS. 3 A 1 and 3 B 1 .
- the negative-logic portion 144 includes a PMOS transistor 156 , an NMOS transistor 158 , a level shifter 160 , and the resistor 128 . Aside from being logically inverted from the positive-logic portion 142 due to the phase of the input signals INN, INP, the negative-logic portion 144 operates in an identical manner.
- FIG. 1 C 1 illustrates a top-level view of a high-swing voltage mode transmitter according to an embodiment of the invention.
- the transmitter includes pre-drivers 162 , 164 , a tunable-output level shifter 170 , and an output driver.
- the pre-drivers 162 , 164 can be implemented as multiplexers (MUXes) as will be described later in connection with FIG. 5A . While the illustrated pre-drivers 162 , 164 are shown as non-inverting buffers, inverters can alternatively be used with appropriate phase inversions elsewhere.
- MUXes multiplexers
- Signals INN′, INP′ are provided as inputs to the pre-drivers 162 , 164 , which buffer the signals to generate the input signals INN, INP, which are functionally the same as the input signals INN′, INP′ but are different voltage nodes.
- the positive-logic portion of the output driver includes a PMOS driver transistor 166 , an NMOS driver transistor 168 , and the termination resistor 118 .
- the negative-logic portion of the output driver includes a PMOS transistor 172 , an NMOS transistor 174 , and the resistor 128 .
- the driver transistors 166 , 168 , 172 , 174 are fabricated with thicker gate “oxide” regions than transistors used for digital circuits, such as for the pre-drivers 162 , 164 .
- the level shifter 170 has an input for a bias control. While conceptually illustrated in FIG. 1 C 1 with a single line, the bias control can include more than one signal as will be described later in connection with FIG. 1D .
- the conventional level shifters 150 , 160 described earlier in connection with FIG. 1B shifted drive levels to the driver transistors 146 , 148 , 156 , 158 ( FIG. 1B ) from 0 to 0.9 volts to toggle between 0 and 1.8 volts for an amplitude of 1.8 volts, that is, with the amplitude of the analog supply voltage AVDH.
- the level shifter 170 toggles the drive levels that vary with the bias control, which will be discussed later in connection with bias voltages VBN, VBP.
- the level shifter 170 can toggle the drive level between about 1.8 volts and 0.9 volts for the PMOS driver transistors 166 , 172 and between about 0 and 0.9 volts for the NMOS driver transistors 168 , 174 .
- the drive level for the “on” condition can be adjusted to change the “on” resistance of the driver transistors 166 , 168 , 172 , 174 .
- FIG. 1 C 2 illustrates a simplified model of the non-inverting portion of the transmitter illustrated in FIG. 1C 1 .
- the model includes the pre-driver 162 , the level shifter 170 , a resistor R P 176 modeling the PMOS driver transistor 166 , a resistor R N 178 modeling the NMOS driver transistor 168 , the termination resistor R S , and the capacitor C.
- the termination resistor R S and the capacitor C are as described earlier in connection with FIG. 1 A 2 .
- the resistor R P 176 models the “on” resistance of the PMOS driver transistor 166 , which corresponds to the pull-up resistance during operation.
- the resistor R N 178 models the “on” resistance of the NMOS driver transistor 168 , which corresponds to the pull-down resistance during operation.
- these two “on” resistances would not be on at the same time.
- the “on” resistances are tunable.
- these “on” resistances are not controlled and can vary significantly over process, voltage, and temperature (PVT). Because the “on” resistance can vary over PVT, this is likely to create a mismatch of the pull-up and pull-down strengths, which in turn is likely to create a mismatch of the rise and fall times, which results in EMI.
- Embodiments of the invention permit the pull-up and pull-down resistances to be relatively well matched, which improves the matching of the rise and fall times, which improves EMI performance.
- FIG. 1 C 1 it should be noted that it is the matching of the rise time of the TXOP signal with the fall time of the TXON signal, and the matching of the rise time of the TXON signal with the fall time of the TXOP signal that should be relatively well matched for low common mode generation and the resulting good EMI performance.
- the two NMOS driver transistors 168 , 174 can also be expected to track each other closely through PVT variations.
- Good layout techniques will help keep good matching between the two PMOS (or NMOS) transistors. Accordingly, while the disclosed techniques match the rise and fall times within a driver for a single line TXOP or TXON, because of the matching of the PMOS driver transistors 166 , 172 and the NMOS driver transistors 168 , 174 , such techniques result in matching of the rise and fall times across the signals TXOP and TXON.
- a bias control input to the level shifter 170 indicates control of the “on” level of the data high positive logic signal DHP, data high negative logic signal DHN, data low positive logic signal DLP, and data low negative logic signal DLN from the level shifter 170 that drive the PMOS driver transistor 172 , the NMOS driver transistor 174 , the PMOS driver transistor 166 , and the NMOS driver transistor 168 , respectively.
- the PMOS driver transistor 172 the NMOS driver transistor 174 , the PMOS driver transistor 166 , and the NMOS driver transistor 168
- the NMOS driver transistor 168 the level shifter 170 that drive the PMOS driver transistor 172 , the NMOS driver transistor 174 , the PMOS driver transistor 166 , and the NMOS driver transistor 168 , respectively.
- at least one of the PMOS transistor or the NMOS transistors can be adjustably “on” within the triode region for control of at least one of rise or fall times such that rise and fall times match for relatively good EMI
- Equation 2 and Equation 3 illustrate the proportionality ( ⁇ ) of rise time tr and fall time tf to the capacitance and various resistances of the model illustrated in FIG. 1 C 2 .
- tr ⁇ ( R P +R S ) ⁇ C Equation 2
- tf ⁇ ( R N +R S ) ⁇ C Equation 3
- FIG. 1 C 3 illustrates a top-level view of a high-swing voltage mode transmitter according to another embodiment of the invention.
- the embodiment illustrated in FIG. 1 C 3 is identical to the embodiment illustrated in FIG. 1 C 1 except that the termination resistors 118 , 128 are split into resistors 182 , 184 , 186 , 188 .
- the resistance values can remain the same, and the model of FIG. 1 C 2 can still be applicable, but it is also possible for the resistance values to differ and the difference in resistance made up via adjustment of the pull-up resistance R P or the pull-down resistance R N .
- the transistors 166 , 168 , 172 , 174 can be replaced with a cascoded output stage as will be explained later in connection with FIG. 4 .
- FIG. 1D illustrates a scalable high-swing transmitter with rise time and fall time mismatch compensation according to an embodiment of the invention.
- the driver for the high-swing transmitter is implemented with N number of unit driver cells.
- the value for N can vary in a very wide range. In one embodiment, the number N corresponds to 48, but other values will be readily determined by one of ordinary skill in the art.
- the N unit driver cells are each of the same scale. In other embodiments, the N unit driver cells can have at least two different scales, such as 8 ⁇ , 4 ⁇ , 2 ⁇ , and 1 ⁇ cells.
- the N unit driver cells can be enabled/disabled individually and/or in groups.
- a selected number, at least 1, of the N paralleled unit driver cells are enabled during operation.
- the number to be enabled depends on the desired output swing voltage. The higher the number of unit driver cells enabled, the lower the pull-up and pull-down resistances and the higher the output swing. Different cells can drive different patterns through the pre-drivers 162 , 164 ( FIG. 5A ) so as to add de-emphasis.
- the resistance R Odiff can correspond approximately to the average of R P and R S and R N and R S , as illustrated in Equation 4, which can then be substituted into Equation 1 to estimate the voltage swing.
- N corresponds to the number of cells.
- a replica circuit 190 generates bias voltages VBP and VBN for control of the “on” levels of both the PMOS driver transistors 166 , 172 and the NMOS driver transistors 168 , 174 , and optionally generates AVD_REG_LS and AVS_REG_LS, which correspond to regulated voltages for power, which can be useful in combination with squelching as will be explained later in connection with FIG. 11B .
- the pull-down resistance R P can be adjusted relative to pull-down resistance R N , which can then improve the matching between rise and fall times and improve EMI performance.
- the pull-down resistance R P matches the pull-down resistance R N within 2%, thereby making the rise and fall times match within 2%. Other amounts of matching, such as, but not limited to 3%, 5%, and 10% will also be applicable.
- bias voltages can be used.
- one of the rise time or the fall time can be left alone, and the other adjusted to match.
- the order of operation can be interchanged.
- the relative amount of pull-up resistance R P versus pull-down resistance R N can be adjusted first, and then the number of unit driver cells selected later.
- FIG. 2 illustrates a conventional voltage-mode transmitter with impedance tuning banks See, for example, M. KOSSEL, A T-coil-enhanced 8.5 Gb/s high-swing SST transmitter in 65 nm bulk CMOS with ⁇ 16 dB return loss over 10 GHz bandwidth, IEEE J. Solid-State Circuits, vol. 43, no. 12, pp. 2905-2920, December 2008.
- additional transistors 206 , 208 are disposed in the power path between the PMOS transistor 202 and a first power rail, and between the NMOS transistor 204 and a second power rail.
- FIG. 2 also illustrates an alternative configuration for termination resistors 210 , 212 .
- the impedance at the output can be varied.
- One disadvantage of the conventional art is that the impedance can be varied only in discrete steps by activating or deactivating transistors 206 , 208 .
- the pull-up resistance R P and the pull-down resistance R N can be adjusted in an analog manner without having to resort to relatively discrete steps. Even when combined with control from a digital-to-analog converter, the step size can be smaller than that of activating or deactivating transistors 206 , 208 . This can permit better matching of rise and fall times.
- FIG. 3 A 1 illustrates a conventional DC-coupled level shifter 300 .
- FIG. 3 A 2 illustrates waveforms for the level shifter 300 of FIG. 3 A 1 .
- the level shifter 300 not only shifts the input signals INP, INN, but also amplifies them to generate the output signals OUTP, OUTN. It is difficult to maintain good signal integrity and matched rise/fall times in a level-shifter that amplifies, thereby limiting its use in relatively low-speed applications.
- FIG. 3 B 1 illustrates a conventional capacitively-coupled level shifter 320 .
- FIG. 3 B 2 illustrates waveforms for the level shifter 320 of FIG. 3 B 1 .
- the level shifter 320 uses both active and passive devices and exhibits higher operating speeds than the level shifter 300 of FIG. 3 A 1 . See B. SERNEELS, ET. AL., A high speed, low voltage to high voltage level shifter in standard 1.2V 0.13 ⁇ m CMOS, 13th IEEE International Conference on Electronics, Circuits and Systems, pp. 668-671, 2006. In contrast to Serneels's level shifter, the disclosed level shifter permits fine tuning of the “on” resistance for relatively good EMI performance.
- FIG. 3 C 1 illustrates a capacitively-coupled portion of a first level shifter 340 according to an embodiment of the invention.
- the first level shifter 340 has a first coupling capacitor 342 , a second coupling capacitor 344 , a first NMOS transistor 346 , a second NMOS transistor 348 , and a third NMOS transistor 350 .
- the third NMOS transistor 350 operates as an enable switch.
- the first level shifter 340 is provided with input signals INP, INN, a data enable signal DEN for control, and a bias voltage VBP as inputs.
- the first level shifter 340 generates the data high positive logic signal DHP and the data high negative logic signal DHN as outputs.
- the input signals INP, INN are out of phase by 180 degrees with respect to each other. These signals DHP, DHN are applied as inputs to PMOS driver transistors 166 , 172 of the output driver ( FIG. 1D ). To turn off a PMOS transistor, its gate is pulled up. To turn on a PMOS transistor, its gate voltage is pulled down. To tune the relative impedance of a PMOS transistor when it is on, its gate voltage is pulled down to the bias voltage VBP, which can be adjusted as described following a description of a second level shifter 360 illustrated in FIG. 3D 1 .
- FIG. 3 D 1 illustrates a second level shifter 360 that is an inverse of the first level shifter 340 of FIG. 3 C 1 .
- the second level shifter 360 has a first coupling capacitor 362 , a second coupling capacitor 364 , a first PMOS transistor 366 , a second PMOS transistor 368 , and a third PMOS transistor 370 .
- the third PMOS transistor 370 operates as an enable switch.
- the second level shifter 360 is also provided with input signals INP, INN, an inverted data enable signal DEN for control, and a bias voltage VBN as inputs.
- the second level shifter 360 generates the data low positive logic signal DLP and the data low negative logic signal DLN as outputs.
- These signals DLP, DLN are applied as inputs to the NMOS driver transistors 168 , 174 of the output driver ( FIG. 1D ).
- NMOS driver transistors 168 , 174 of the output driver To turn off an NMOS transistor, its gate is pulled down.
- NMOS transistor To turn on an NMOS transistor, its gate voltage is pulled up.
- VBN bias voltage
- Equation 5 ⁇ n corresponds to the charge-carrier mobility
- W is the gate width
- L is the gate length
- C ox is the gate oxide capacitance per unit area.
- Transistors 350 , 370 when disabled, eliminate the positive feedback of the cross coupled transistors 346 , 348 and transistors 366 , 368 , respectively.
- the positive feedback is useful in normal mode and in squelch mode because it helps maintain DHP/DHN and DLP/DLN differential.
- the first level shifter 340 is enabled when the enable signal DEN is high and disabled otherwise.
- the third NMOS transistor 350 When enabled, the third NMOS transistor 350 is on, and a node N 1 is biased approximately equal to the bias voltage VBP if the third NMOS transistor 350 is sized sufficiently large.
- the bias voltage VBP can be applied directly to the node N 1 .
- This bias voltage VBP is the voltage that is tuned to control the gate voltage of the PMOS driver transistors 166 , 172 ( FIG. 1D ) to a particular level for control of their “on” resistance.
- the tuning of the level VOL is illustrated by the double-headed arrow in the waveforms of FIG. 3 C 2 .
- the bias voltage VBN correspondingly can be adjusted to control the “on” resistance of the NMOS driver transistors 168 , 174 ( FIG. 1D ) as illustrated by the double-headed arrows in the waveforms of FIG. 3 D 2 .
- the following operational description assumes that the level shifters 340 , 360 are enabled. Operationally, at high speeds, the AC-coupled level shifter 340 can be simplified to the first coupling capacitor 342 and the second coupling capacitor 344 , which drive on or off the PMOS driver transistors 166 , 172 ( FIG. 1D ).
- the transistors 346 , 348 do not operate fast enough to drive on or off the PMOS driver transistors 166 , 172 ( FIG. 1D ); rather, the signal is propagated through the AC coupled path.
- the transistors 346 , 348 set the VOL voltage level (FIG. 3 C 2 ) of the data high positive logic signal DHP and the data high negative logic signal DHN by providing a charging path for the capacitors 342 , 344 .
- the transistor 346 is on and provides a path for charging the capacitor 344 to the bias voltage VBP.
- DHN goes from the bias voltage VBP (the VOL level in FIG. 3 C 2 ) to “VBP+(coupling efficiency*AVD),” which is the VOH level in FIG. 3 C 2 .” Due to the parasitic capacitance in the path from the data high negative logic signal DHN to the bias voltage VBP and the drain-to-source resistance of the transistors 350 , 346 , it will typically take many cycles for the capacitor to charge to the bias voltage VBP. Given that transistors 346 , 348 are active devices and could potentially cause signal distortion and/or ISI, it is actually desirable to not have the transistors 346 , 348 play an effective role in driving the PMOS driver transistors 166 , 172 ( FIG.
- transistors 346 , 348 can be as small as practical so as to minimize parasitic effects on the data high signals DHP, DLH and to improve coupling efficiency.
- the transistors 346 , 348 can be the smallest geometry devices available under the fabrication process.
- a coupling efficiency of 80 to 90% can be used to have the voltage level VOH depicted in FIG. 3 C 2 sufficiently high so as to turn the PMOS transistor of the driver stage sufficiently off.
- a relatively good coupling efficiency will assure that the voltage level VOL depicted in FIG. 3 D 2 is sufficiently low so as to turn the NMOS transistor of the driver stage sufficiently off.
- the amount of coupling efficiency used can depend on the threshold voltage of the transistors 166 , 168 , 172 , 174 ( FIG. 1D ) used in the driver stage, which in turn depends on the process technology, for example, 40 nm, and the type of transistors (thin oxide vs. thick oxide).
- a coupling efficiency of 90% can be obtained if the coupling capacitors 342 , 344 , 362 , 364 are about 9 times larger than the load capacitance on nodes carrying the signals DHN and DHP.
- the load capacitance includes the parasitic capacitance of transistors 346 , 348 , 366 , 368 , 1122 , 1124 , 1126 , 1128 (FIGS.
- the routing capacitance from the level shifters 340 , 360 to the output stage transistors and the gate capacitance of the output stage transistors 166 , 168 , 172 , 174 .
- the amount of coupling capacitance should be about 4 times larger than load capacitance.
- the positive logic output signal TXOP is asserted high as follows. With an input symbol transitions from a 0 to 1 such that the input signals INP, INN transition from (0,1) to (1,0), the following occurs with reference to the first level shifter 340 . The transition from 0 to 1 for the input signal INP is capacitively coupled via the first coupling capacitor 342 over to the data high positive logic signal DHP and to the gate of the first NMOS transistor 346 . This turns on the first NMOS transistor 346 and turns off the PMOS driver transistor 172 ( FIG. 1D ), permitting the NMOS driver transistor 168 to control the negative logic output signal TXON.
- the input signal INN transitions from 1 to 0, and the capacitor 344 capacitively couples the transition to the data high negative logic signal DHN, which then turns on the PMOS driver transistor 166 to generate a “high” or “1” for the positive logic output signal TXOP.
- the level VOL of the data high negative logic signal DHN determines the on resistance of the PMOS driver transistor 166 when turned on to the triode region. The settling of the level VOL will now be discussed.
- the capacitor 344 then is momentarily connected between the data high negative logic signal DHN and ground.
- the data high negative logic signal DHN is momentarily connected to the bias voltage VBP through the following path: the first NMOS transistor 346 , to the node N 1 , and to third NMOS transistor 350 .
- the bias voltage VBP charges across the capacitor 344 and makes the level VOL (DHN) converge to the bias voltage VBP.
- the capacitor 344 can AC couple or capacitively couple over the input signal INN to the data high negative logic signal DHN with the VOL of the DHN signal (FIG. 3 C 2 ) tunable for the desired on resistance for the driver transistor 166 ( FIG. 1D ) by tuning of the bias level VBP.
- the connection from the data high negative logic signal DHN to the bias voltage VBP is present only when a ‘1’ is transmitted.
- VOL DHN might be far away from the bias voltage VBP, and it will typically take many bit periods for the two to converge given the small size of the first NMOS transistor 346 and its high on-resistance.
- the data high negative logic signal DHN will toggle between VOH and VOL (due to the AC coupling cap) with VOL slowly converging to the bias voltage VBP. For example, in one embodiment, it can take on the order of a few microseconds for the VOL portion (FIG. 3 C 2 ) to stabilize at the bias voltage VBP.
- the time it takes to stabilize can vary in a very broad range and will depend on various “on” resistances of the transistors, the parasitic capacitances involved, the data rate, and the bit pattern. If a feedback loop is used to set the bias voltage VBP, this settling time should be accounted for in the loop stability analysis.
- the corresponding transition from 1 to 0 for the input signal INN is capacitively coupled via the second coupling capacitor 344 to create a 1-0 transition on the data high negative logic signal DHN.
- the data high negative logic signal DHN is simultaneously pulled low through the first NMOS transistor 346 , the first node N 1 , and the third NMOS transistor 350 , as explained above, and through the second AC coupling capacitor 344 .
- Both paths work in parallel, with the pull-down path to the bias voltage VBP being configured to set the levels VOL DHN equal to the bias voltage VBP (with a long time constant), and the AC coupling capacitor being configured to couple the 0-1 and 1-0 transitions. Meanwhile, the second NMOS transistor 348 is off due to the 1-0 transition of the input signal INN and the data high negative logic signal DHN having toggled low. While the convergence of the level VOL (FIG. 3 C 2 ) may be relatively slow, the switching of voltage via capacitively coupling across a capacitor occurs virtually instantaneously.
- the second NMOS transistor 348 With the data high negative logic signal DHN low, the second NMOS transistor 348 is off and the pull-down path of the data high positive logic signal DHP, to the node N 1 , to the bias voltage VBP is disabled.
- the high level state of the data high positive logic signal DHP is set by the AC-coupled path and can remain high since there is no discharge path for the charges (the pull-down path is off and the data high positive logic signal DHP is connected to the gate of the PMOS driver transistor 172 in FIG. 1D ).
- the second coupling capacitor 344 eventually charges to a voltage equal to the difference in voltage between (a) the bias voltage VBP and (b) the voltage for logic 0, which is typically 0 V, such that the voltage charged to is about VBP.
- the second coupling capacitor 344 typically charges to the bias voltage VBP, which is then used for a subsequent cycle.
- the positive logic output signal TXOP is asserted low as follows. With an input symbol transition from a 1 to a 0 such that the input signals INP, INN transition from (1,0) to (0,1), the following occurs with reference to the second level shifter 360 . The transition from 1 to 0 for the input signal INP is capacitively coupled via the first coupling capacitor 362 over to the data low positive logic signal DLP and to the gate of the first PMOS transistor 366 . This turns on the first PMOS transistor 366 and turns off the NMOS driver transistor 174 ( FIG. 1D ), permitting the PMOS driver transistor 172 to control the negative-logic output signal TXON.
- the input signal INN transitions from 0 to 1, and the capacitor 364 capacitively couples the transition to the data low negative logic signal DLN, which then turns on the NMOS driver transistor 168 ( FIG. 1D ) to generate a “low” or “0” for the positive logic output signal TXOP.
- the level VOH (FIG. 3 D 2 ) of the data low negative logic signal DLN determines the on resistance of the NMOS driver transistor 168 ( FIG. 1D ) when turned on to the triode region. The settling of the level VOH will now be discussed.
- the capacitor 364 Since the input signal INN transitions from 0 to 1, the capacitor 364 then is momentarily connected between the data low negative logic signal DLN and the voltage corresponding to logic 1 for the low voltage side from the pre-driver 162 , that is, the power supply voltage AVD. Returning to the first PMOS transistor 366 being on, the data low negative logic signal DLN is momentarily connected to the bias voltage VBP through the following path: the first PMOS transistor 366 , to the node N 2 , and to the third PMOS transistor 370 .
- the bias voltage VBN charges onto an end of the capacitor 364 and makes the level VOH DLN converge to the bias voltage VBN, while the other end of the capacitor 364 is at the power supply voltage AVD via the input signal INN.
- the capacitor 364 can capacitively couple over the input signal INN to the data low negative logic signal DLN with the VOH of the DLN signal (FIG. 3 D 2 ) tunable for the desired on resistance for the driver transistor 168 ( FIG. 1D ) by tuning of the bias level VBN.
- the VOH portion (FIG. 3 D 2 ) of the signal DLN is eventually pulled up to the bias voltage VBN via the “on” resistance of the first PMOS transistor 366 and the enable switch 370 , which operates to keep on the NMOS driver transistor 168 ( FIG. 1D ) so that the positive-logic output signal TXOP is low.
- the negative logic output signal TXON is asserted high as follows. With an input symbol transition from a 1 to a 0 such that the input signals INP, INN transition from (1,0) to (0,1), the following occurs with reference to the first level shifter 340 . The transition from 1 to 0 for the input signal INP is capacitively coupled via the first coupling capacitor 342 over to the data high positive logic signal DHP and to the gate of the first NMOS transistor 346 . This shuts off the first NMOS transistor 346 and turns on the PMOS driver transistor 172 ( FIG. 1D ), which sets the negative-logic output signal TXON high.
- the corresponding transition from 0 to 1 for the input signal INN is capacitively coupled via the second coupling capacitor 344 to the data high negative logic signal DHN, which then turns on the second NMOS transistor 348 and turns off the PMOS driver transistor 166 ( FIG. 1D ), permitting the NMOS driver transistor 168 to control the voltage of the negative-logic output signal TXOP. Since the first NMOS transistor 346 is off, the data high negative logic signal DHN remains high, and the PMOS driver transistor 166 remains off.
- the VOL portion (FIG. 3 C 2 ) of the data high positive logic signal DHP eventually converges to the bias voltage VBP via the following path: the second NMOS transistor 348 , the node N 1 , and the enable switch 350 .
- the illustrated embodiment is symmetrical with respect to the data high positive logic signal DHP and the data high negative logic signal DHN, and thus, the earlier description for adjustment of the VOL portion (FIG. 3 C 2 ) of the data high negative logic signal DHN is applicable.
- the negative logic output signal TXON is asserted low as follows. With an input symbol transition from a 0 to 1 such that the input signals INP, INN transition from (0,1) to (1,0), the following occurs with reference to the second level shifter 360 . The transition from 0 to 1 for the input signal INP is capacitively coupled via the first coupling capacitor 362 over to the data low positive logic signal DLP and to the gate of the first PMOS transistor 366 . This shuts off the first PMOS transistor 366 and turns on the NMOS driver transistor 174 ( FIG. 1D ).
- the corresponding transition from 1 to 0 for the input signal INN is capacitively coupled via the second coupling capacitor 364 to the data low negative logic signal DLN, which then turns on the second PMOS transistor 368 and turns off the NMOS driver transistor 168 ( FIG. 1D ), permitting the PMOS driver transistor 166 ( FIG. 1D ) to control the voltage of the positive-logic output signal TXOP. Since the first PMOS transistor 366 is off, the data low negative logic signal DLN remains low, and the NMOS driver transistor 168 ( FIG. 1D ) remains off.
- the VOH portion (FIG. 3 D 2 ) of the data low positive logic signal DLP eventually converges to the bias voltage VBN via the following path: the second PMOS transistor 368 , the node N 2 , and the enable switch 370 .
- the illustrated embodiment is symmetrical with respect to the data low positive logic signal DLP and the data low negative logic signal DLN, and thus, the earlier description for adjustment of the VOH portion (FIG. 3 D 2 ) of the data low negative logic signal DLN is applicable.
- FIG. 4 illustrates a high-swing voltage driver circuit 400 .
- the output drivers illustrated in FIG. 4 are in a cascoded configuration that is well known to those of ordinary skill in the art.
- the cascoded configuration can be used as an alternative to the CMOS-style thick-oxide driver described earlier in connection with FIG. 1D .
- the value of n is typically 4, but other applicable values will be readily determined by one of ordinary skill in the art.
- n is typically 4, but other applicable values will be readily determined by one of ordinary skill in the art.
- For the output stage of FIG. 4 and for any high voltage design in a standard low voltage technology, one objective is to find the correct operating point so that the voltages across the terminals of the transistors are within the limits of the technology.
- the transistor's safe operating region In which breakdown mechanisms and hot carrier degradation are minimized. This should provide a reliable operation over the lifetime of the circuit. If the transistors operate outside of the safe region, electrical overstress (EOS) will occur, and the lifetime of the circuit will be degraded.
- EOS electrical overstress
- the cascoded output stage 402 may operate at higher speeds than a thick-oxide approach. On the other hand, it is more prone to EOS issues.
- the cascoded output stage 402 also uses at least two additional bias voltages for n of 4, which complicates both the design of the replica and the compensation of mismatch variations.
- the thick-oxide output stage is simpler and can support moderately high data rates. In one embodiment, the thick-oxide output stage is used for data rates up to about 6 Gb/s.
- each additional pair of the n transistors beyond 2 will be matched with a pair of level shifters, such as the level shifters 340 , 360 described earlier in connection with FIGS. 3 C 1 and 3 D 1 . Adjustments can be made to a replica circuit as will be described later in connection with FIGS. 9A-9D ,
- FIG. 5A illustrates multiplexed pre-drivers and various data paths for a high-swing transmitter.
- the buffers within the pre-driver 162 are multiplexed so as to connect either one of MAIN or PE 1 to INP.
- the PE 1 input can be, for example, a delayed or advanced version of MAIN (and possibly inverted).
- TXOP/TXON By having different sub-cells drive different patterns on the output signals TXOP/TXON, an equalized output having pre-emphasis or de-emphasis can be generated.
- the strength of the drive provided by the pre-drivers can be adjusted as indicated in the drawing by the diagonal arrows.
- three-state gate logic can be used to implement the multiplexing.
- the output drivers 166 , 168 are shown as a block 502
- the output drivers 172 , 174 are shown as a block 504 for clarity.
- a transmission gate 506 can optionally be included to keep the output impedance constant over various amplitude settings.
- the optional transmission gate 506 can maintain an impedance between the positive-logic output signal TXOP and the negative-logic output signal TXON when the transmitter is off.
- the various signal lines can be expected to be switching logic states.
- bold signal lines indicate negative logic and normal signal lines indicate positive logic.
- bold signal lines can indicate one logic state (0 or 1) and the not bolded signal lines can indicate the opposite logic state (1 or 0).
- various letters A, B, C, and D appear in FIG. 5A .
- Examples of waveforms for the signal lines near the letter “A” are illustrated in FIG. 5B .
- the inputs to the level shifters 340 , 360 have an amplitude of 0.9 volts.
- the signal lines for “B” and “C” should appear to be the same except that they are inverted from one another.
- FIG. 5C illustrates an example of waveforms for the signal lines near “C.”
- the outputs of the level shifters 340 , 360 have an amplitude of less than 0.9 volts.
- the coupling efficiency is expressed as V O /V I of the level shifters 340 , 360 , an abstract representation of which will be described later in connection with FIG. 6 .
- FIG. 5D illustrates an example of waveforms for the signal lines near “D.”
- the level shifters 340 , 360 receive voltages bias VBP, VBN as control inputs. These bias voltages VBP, VBN can be generated by a replica circuit as will be described later in connection with FIG. 8B .
- the bias voltage VBP sets the voltage VOL (voltage output low) of the signals DHP/DHN, which drive the PMOS driver transistors 166 , 172 ( FIG. 1D ) of the output driver; and the bias voltage VBN sets the voltage VOH (voltage output high) of the signals DLP/DLN, which drive the NMOS driver transistors 168 , 174 ( FIG. 1D ) of the output driver.
- the “on” resistances can be adjusted and hence, the pull-up and the pull-down resistances can be matched over PVT. This results in well matched rise and fall times as illustrated in FIG. 5D and relatively low common-mode noise over PVT.
- FIG. 6 illustrates a simplified model of a capacitively-coupled level shifter, such as the conventional capacitively-coupled level shifter of FIG. 3 B 1 or the embodiments of the level shifters of 3 C 1 and 3 D 1 .
- the loss in amplitude across the level-shifter is a function of the coupling efficiency.
- the coupling efficiency is expressed in Equation 6 as VO/VI of the level shifter.
- Equation 7 expresses the “on” resistance R N of the NMOS driver transistors 168 , 174 ( FIG. 1D ) for operation in the triode region.
- the NMOS driver transistors 168 , 174 are used to pull down the output signals TXOP, TXON.
- Equation 7 the “on” resistance R N varies as a function of the bias voltage VBN. Also, in Equation 7, V tn corresponds to the NMOS transistor threshold voltage, W to the width of the transistor, L to the length of the transistor, ⁇ n to the electron mobility, and C ox to the gate capacitance per unit area.
- Equation 8 expresses the “on” resistance R P of PMOS driver transistors 166 , 172 ( FIG. 1D ) for operation in the triode region.
- the PMOS driver transistors 166 , 172 are used to pull up the output signals TXOP, TXON.
- the “on” resistance R P varies as a function of the bias voltage VBP.
- V tp corresponds to the PMOS transistor threshold voltage
- W to the width of the transistor
- L to the length of the transistor
- ⁇ p to the hole mobility
- C ox to the gate capacitance per unit area.
- the pull-down resistance R N can be decreased by increasing the bias voltage VBN, whereas the pull-up resistance R P can be decreased by decreasing the bias voltage VBP.
- FIG. 7A illustrates the driver portions described earlier in connection with FIG. 1D .
- FIGS. 7B-7D illustrate how the rise and fall times vary as a function of bias voltages VBP and VBN.
- the pull-up resistance R P will be too large relative to the pull-down resistance R N . This would result in the conductivity of the PMOS driver transistors 166 , 172 being too weak relative to the conductivity of the NMOS driver transistors 168 , 174 , rise times being slower than fall times as shown in FIG. 7C , and a common-mode noise profile with negative spikes 702 as shown in FIG. 7D .
- the pull-up resistance R P will be too small relative to the pull-down resistance R N . This would result in the conductivity of the PMOS driver transistors 166 , 172 being too strong relative to the NMOS, rise times being faster than fall times as shown in FIG. 7C , and common-mode noise profile with positive spikes 704 as shown in FIG. 7D .
- bias voltages VBP, VBN are set such that the pull-up resistance R P is about equal to the pull-down resistance R N , this equalizes the rise and fall times and reduces or minimizes common-mode noise thereby resulting in relatively good EMI performance.
- the bias voltages VBP, VBN can also be used to fine tune the output impedance of the transmitter as illustrated in FIG. 7B . Tuning of the output impedance can be useful to reduce reflections in the system and to improve signal integrity. Tuning of the output impedance can also be used to boost output signal amplitude by, for example, reducing the output impedance from 100 ohms to 90 ohms as shown in the illustrated example of FIG. 7B .
- One way to tune the output impedance is by manipulating the optional switchable replica resistors 890 , which will be described in further detail later in connection with FIG. 8B .
- the optional switchable replica resistors 890 By drawing more current than normally used in the optional switchable replica resistors 890 , the output impedance of the drivers can be reduced.
- the resistance of the pull-up and pull-down paths would be dominated by the corresponding series termination resistor, such as the termination resistor R S ( FIG. 7A ), because the resistance of the switch FETs can be rather nonlinear and susceptible to process variations.
- the FETs in the “on” state their widths would have to be large and consequently, the FETs would present a relatively high load capacitance for the pre-driver, which would be contrary to a design target of high-speed and low-power signaling.
- a transmitter architecture accordingly to an embodiment of the invention, it can be advantageous to keep the FETs 166 , 168 , 172 , 174 of the output driver relatively small because a capacitively-coupled level-shifter 170 sits in the signal path between the pre-drivers 162 , 164 and the output drivers 166 , 168 , 172 , 174 .
- Such a level-shifter can be sensitive to the load capacitance, which determines the coupling efficiency as described earlier in connection with Equation 6.
- the replica circuit to be discussed next compensates for the high variations on a FET's “on” resistance over PVT.
- the replica circuit can also compensate for mismatch variations when it is used in a closed loop configuration.
- FIGS. 8A and 8B illustrate two different configurations of replica circuits 800 , 850 that can generate level shifter bias voltages VBP, VBN.
- a single-loop replica circuit 800 is illustrated in FIG. 8A .
- a two-loop replica circuit 850 is illustrated in FIG. 8B .
- the single-loop replica circuit 800 has a first voltage reference 802 , a first operational amplifier 804 , a PMOS replica transistor 806 , a first replica termination resistor R SR 808 , a replica far-end termination resistor 810 , a second replica termination resistor R SR 812 , an NMOS replica transistor 814 , a second operational amplifier 816 , and a second voltage reference 818 .
- the PMOS replica transistor 806 and the NMOS replica transistor 814 are replicas of the PMOS driver transistors 166 , 172 ( FIG. 1D ) and the NMOS driver transistors 168 , 174 ( FIG. 1D ), respectively.
- the first replica termination resistor R SR 808 and the second replica termination resistor R SR 812 are replicas of the termination resistors 118 , 128 ( FIG. 1D ).
- the replica far-end termination resistor 810 can be a scaled replica of the termination resistance at the receiver end.
- An output from the first voltage reference 802 is provided as an input to an inverting input of the first operational amplifier 804 .
- An output of the first operational amplifier 804 corresponds to the bias voltage VBP, which is provided as an input to the level shifter 170 ( FIG. 1D ) and to the gate of the PMOS replica transistor 806 .
- a source of the PMOS replica transistor 806 is coupled to the power supply voltage AVDH.
- a drain of the PMOS replica transistor 806 is coupled to a first end of the first replica termination resistor R SR 808 .
- a second end of the first replica termination resistor R SR 808 forms a node N 3 with the non-inverting input of the first operational amplifier 804 and a first end of the replica far-end termination resistor 810 .
- An output from the second voltage reference 818 is provided as an input to an inverting input of the second operational amplifier 816 .
- An output of the second operational amplifier 816 corresponds to the bias voltage VBN, which is provided as an input to the level shifter 170 , 340 , 360 ( FIGS. 1D , 3 C 1 , 3 D 1 ) and to the gate of the NMOS replica transistor 814 .
- a source of the NMOS replica transistor 814 is coupled to the power supply voltage AVS, which can be ground.
- a drain of the NMOS replica transistor 814 is coupled to a first end of the second replica termination resistor R SR 812 .
- a second end of the second replica termination resistor R SR 812 forms a node N 4 with the non-inverting input of the second operational amplifier 816 and a second end of the replica far-end termination resistor 810 .
- the various components of the single-loop replica circuit 800 can be scaled to reduce chip area size and/or reduce power consumption.
- the PMOS replica transistor 806 and the NMOS replica transistor 814 are scaled to have an “on” resistance capable of being less than about 1.0 kilo ohms (k ⁇ ) when fully on, and the single-loop replica circuit 800 operates to tune this “on” resistance to a steady value greater than the minimum amount.
- first replica termination resistor R SR 808 and the second replica termination resistor R SR 812 can be scaled to about 1.4 k ⁇
- the replica far end termination resistor 810 can be scaled to about 4.8 k ⁇ of series resistance and can be implemented by one or more resistors, such as resistors in series.
- the first voltage reference 802 generates about 1.35 volts (which is about 3 ⁇ 4 of the supply voltage AVDH), the second voltage reference 818 generates about 0.45 volts (which is about 1 ⁇ 4 of the supply voltage AVDH), the supply voltage AVDH is 1.8 volts, and the supply voltage AVS is 0 volts.
- the first voltage reference 802 and the second voltage reference 818 can be implemented by a resistive divider off of the power supply voltage AVDH.
- the voltage dividers for both reference voltages can be generated from the same resistor tree. Other techniques of generating voltage references will be readily determined by one of ordinary skill in the art.
- the voltage references 802 , 818 can be adaptively adjusted to further tune initial values for the bias voltages VBP, VBN, and the single-loop replica circuit 800 operates to further adjust the bias voltages VBP, VBN over one or more PVT variations.
- the single-loop replica circuit 800 operates as follows. A negative feedback loop exists from the output of the first operational amplifier 804 , through the PMOS replica transistor 806 , which inverts the signal, the first replica termination resistor R SR 808 , and back to the non-inverting input of the first operational amplifier 804 . Via the feedback loop, the first operational amplifier 804 generates the bias voltage VBP such that the voltage at the node N 3 is about equal to the voltage at the inverting input of the first operational amplifier 804 . That bias voltage VBP is provided as an input to the level shifter 170 , 340 (FIGS. 1 D and 3 C 1 ).
- a negative feedback loop including the second operational amplifier 816 operates to generate the bias voltage VBN such that the voltage at the node N 4 is about the same as the voltage at the inverting input of the second operational amplifier 816 .
- That bias voltage VBN is provided as an input to the level shifter 170 , 360 (FIGS. 1 D and 3 D 1 ).
- 0.45 volts is provided by the second voltage reference 818 to the inverting input of the second operational amplifier 816 and also appears at the node N 4 .
- the current through the path from the power supply voltage AVDH to AVS via the PMOS replica transistor 806 , the first replica termination resistor R SR 808 , the replica far-end termination resistor 810 , the second replica termination resistor R SR 812 , the NMOS replica transistor 814 should be equal to the voltage drop across the replica far-end termination resistor 810 divided by its resistance.
- the DC current is thus 187.5 microamps ( ⁇ A).
- the feedback loops operate to control the amount of “on” resistance of the PMOS replica transistor 806 and of the NMOS replica transistor 814 to about 1.0 k ⁇ each, for a total pull up and pull down resistance of about 2.4 k ⁇ in the illustrated example.
- the feedback loops of the single-loop replica circuit 800 operate to provide appropriate values for the bias voltages VBP, VBN.
- one advantage of the single-loop replica circuit 800 is that it should consume a relatively small amount of chip area, and should accordingly be relatively inexpensive to implement.
- the two-loop replica circuit 850 has a voltage reference 852 , a first operational amplifier 854 , a PMOS replica transistor 856 , a first replica termination resistor R SR 858 , a first replica far-end termination resistor(s) 860 , a second replica termination resistor R SR 862 , an NMOS replica resistance 864 , a second operational amplifier 874 , an NMOS replica transistor 876 , a third replica termination resistor R SR 878 , a second replica far-end termination resistor(s) 880 , a fourth replica termination resistor R SR 882 , and a PMOS replica resistance 884 .
- the PMOS replica transistor 856 and the NMOS replica transistor 876 are replicas of the PMOS driver transistors 166 , 172 ( FIG. 1D ) and the NMOS driver transistors 168 , 174 ( FIG. 1D ), respectively.
- the first replica termination resistor R SR 858 and the second replica termination resistor R SR 862 are replicas of the termination resistors 118 , 128 ( FIG. 1D ).
- the fourth replica termination resistor R SR 882 and the third replica termination resistor R SR 878 are also replicas of the termination resistors 118 , 128 ( FIG. 1D ).
- the first replica far-end termination resistor(s) 860 and the second replica far-end termination resistor(s) 880 are scaled replicas of the termination resistance at the receiver end.
- the voltage reference VREF_TUNE output of the voltage reference 852 is provided as an input to the inverting input of the first operational amplifier 854 and to the inverting input of the second operational amplifier 874 .
- the output of the first operational amplifier 854 drives the gate of the PMOS replica transistor 856 .
- the source of the PMOS replica transistor 856 is coupled to the power supply reference AVDH.
- a drain of the PMOS replica transistor 856 is coupled to a first end of the first replica termination resistor R SR 858 .
- a second end of the first replica termination resistor R SR 858 is coupled to a first end of the first replica far-end termination resistor(s) 860 .
- a second end of the first replica far-end termination resistor(s) 860 is coupled to a first end of the second replica termination resistor R SR 862 , which has a second end coupled to a first end of the NMOS replica resistance 864 .
- a second end of the NMOS replica resistance 864 is coupled to a voltage reference AVS, which can be ground.
- a common-mode point within the first replica far-end termination resistor(s) 860 forms a node N 5 with the non-inverting input of the first operational amplifier 854 .
- the NMOS replica resistance 864 replicates the “on” resistance of the NMOS driver transistors 168 , 174 ( FIG. 1D ) in an open-loop manner.
- the output of the second operational amplifier 874 drives the gate of the NMOS replica transistor 876 .
- the source of the NMOS replica transistor 876 is coupled to the power supply reference AVS, which can be ground.
- a drain of the NMOS replica transistor 876 is coupled to a first end of the third replica termination resistor R SR 878 .
- a second end of the third replica termination resistor R SR 878 is coupled to a first end of the second replica far-end termination resistor(s) 880 .
- a second end of the second replica far-end termination resistor(s) 880 is coupled to a first end of the fourth replica termination resistor R SR 882 , which has a second end coupled to a first end of the PMOS replica resistance 884 .
- a second end of the PMOS replica resistance 884 is coupled to the power supply reference AVDH.
- a common-mode point within the second replica far-end termination resistor(s) 880 forms a node N 6 with the non-inverting input of the second operational amplifier 874 .
- the PMOS replica resistance 884 replicates the “on” resistance of the PMOS driver transistors 166 , 172 ( FIG. 1D ) in an open-loop manner.
- the feedback loop from the output of the first operational amplifier 854 to the PMOS replica transistor 856 , to the first replica termination resistor R SR 858 , to the node N 5 , and back to the non-inverting input of the first operational amplifier 854 operates to generate the bias voltage VBP such that the voltage at the node N 5 is about equal to the voltage reference VREF_TUNE from the voltage reference 852 .
- the feedback loop from the output of the second operational amplifier 874 to the NMOS replica transistor 876 , to the third replica termination resistor R SR 878 , to the node N 6 , and back to the non-inverting input of the second operational amplifier 874 operates to generate the bias voltage VBN such that the voltage at the node N 6 is about equal to the voltage reference VREF_TUNE from the voltage reference 852 .
- the voltages of 0.9 volts and 1.8 volts are applicable for voltage reference VREF_TUNE and the power supply voltage AVDH, respectively, and the power supply voltage AVS is 0 volts.
- the replica termination resistors 858 , 862 , 878 , 882 have about 1.4 k ⁇ of resistance.
- each portion 860 a , 860 b , 880 a , 880 b of the replica far-end termination resistors 860 , 880 has about 2.4 k ⁇ of resistance, and each of the NMOS replica resistance 864 and the PMOS replica resistance 884 have about 1.0 k ⁇ of resistance.
- the operational amplifiers 854 , 874 operate to provide bias voltages VBP, VBN such that 0.9 volts appears at the nodes N 5 , N 6 and such that 187.5 to of current flows through each of the PMOS replica transistor 856 and the NMOS replica transistor 876 through separate paths.
- the bias voltages VBP, VBN are set such that the PMOS replica transistor 856 and the NMOS replica transistor 876 each have about 1.0 k ⁇ of resistance, and the pull-up resistance and the pull-down resistance contribution by the PMOS driver transistors 166 , 172 ( FIG. 1D ) and the NMOS driver transistors 168 , 174 ( FIG. 1D ), respectively, should be about the same, and EMI performance should be relatively good.
- the voltage reference VREF_TUNE can be adjusted.
- An increase in the voltage reference VREF_TUNE lowers the bias voltage VBP, which in turn results in the PMOS replica transistor 856 being “on” with a lower resistance than previously and also results in the PMOS driver transistors 166 , 172 ( FIG. 1D ) switching “on” to a lower resistance when switched by the level shifter 170 ( FIG. 1D ), 340 (FIG. 3 C 1 ).
- the rise time should become shorter.
- the same increase in the voltage reference VREF_TUNE lowers the bias voltage VBN, which in turn results in the NMOS replica transistor 876 being “on” with a higher resistance than previously and also results in the NMOS driver transistors 168 , 174 ( FIG. 1D ) switching “on” to a higher resistance when switched by the level shifter 170 ( FIG. 1D ), 360 (FIG. 3 C 1 ).
- the fall time should become longer.
- the voltage reference VREF_TUNE can be increased, which lowers the pull-up resistance relative to the pull-down resistance.
- the voltage reference VREF_TUNE can be lowered, which raises the pull-up resistance relative to the pull-down resistance.
- the voltage reference VREF_TUNE should be lowered.
- the inverting input of the first operational amplifier 854 becomes smaller than the positive input. This makes the first operational amplifier 854 increase its output voltage, which is the bias voltage VBP, which in turn increases the on-resistance of the PMOS replica transistor 856 .
- the voltage reference VREF_TUNE can either be adjusted in open loop or in closed loop.
- the voltage reference VREF_TUNE can be an analog voltage that is controlled digitally using a digital-to-analog converter (DAC).
- DAC digital-to-analog converter
- test equipment can sweep the DAC setting and monitor the filtered common-mode voltage avg(VCM) ( FIG. 15 ) during production or manufacturing test.
- the DAC setting that reduces or minimizes the difference between the average common-mode voltage VCM avg(VCM) ( FIG. 15 ) and the midpoint value AVDH/2 should be picked. In one embodiment, this setting is applied across all devices.
- EMI can be monitored and the DAC setting that reduces or minimizes EMI can be selected.
- the optional switchable replica resistors 890 can be used to switch in and out other resistances in parallel with the replica far-end termination resistors 860 , 880 . While illustrated in connection with the two-loop replica circuit 850 , the principles of the optional switchable replica resistors 890 are also applicable to the single-loop replica circuit 800 .
- N unit driver cells are arranged in parallel. During operation, a selected number of these N unit driver cells are enabled based on the desired output swing voltage.
- the replica circuit 800 , 850 is optimized for operation with all N unit driver cells enabled, though of course, it can be optimized for other conditions, such as relatively few unit driver cells enabled.
- the replica circuit 800 , 850 When optimized for all N unit driver cells in operation, but only relatively few unit driver cells are actually enabled, there can be a mismatch between the replica circuit 800 , 850 and the enabled sub-cells.
- One way to compensate for the mismatch is to include the optional switchable replica resistors 890 and switch them on in parallel with the replica far-end termination resistors 860 , 880 when the number of enabled unit driver cells is low. This causes the operational amplifiers 854 , 874 to drive the replica transistors 856 , 876 “on” harder, that is, to pass more current, and provide more appropriate bias voltages VBP, VBN as a result.
- the optional switchable replica resistors 890 can be activated in stages, or in other embodiments, can be in series with the feedback loops and controlled in the opposite manner as described for the illustrated paralleled embodiment.
- the optional switchable replica resistors 890 can also be used with the embodiments of FIG. 8A or 9 A- 9 D.
- the function provided by the optional switchable replica resistors 890 can be provided by current sources/sinks instead of resistors.
- the function of the optional switchable replica resistors 890 is to push or pull an incremental current from the PMOS replica transistor 856 and the NMOS replica transistor 876 so that the total current drawn from the transistors of the replica is the same (adjusted for scale) as the current drawn from the transistors in the sub-cells as the output amplitude changes. If the currents are equal, then their drain-to-source voltages VDS will be equal, and the transistors in the replica will have their terminal characteristics (gate-to-source voltage VGS and drain-to-source voltage VDS) matched to the transistors of the sub-cells. Note that matching the gate-to-source voltage VGS is handled by the propagation of the bias voltages VBP, VBN to the sub-cells; the optional switchable replica resistors 890 takes care of matching the drain-to-source voltage VDS.
- the two-loop replica circuit 850 can be used in either open loop or in closed loop to find appropriate values for the bias voltages VBP, VBN.
- the reference voltage VREF_TUNE can be swept to find a value that is appropriate to reduce or minimize common-mode noise.
- the selected setting for the single reference voltage VREF_TUNE can be used across the various unit driver cells, such as across all the unit driver cells ( FIG. 1D ).
- the voltage reference VREF_TUNE can be used as an actuator in a feedback loop; in one embodiment, a relatively good setting for the voltage reference VREF_TUNE can be found for each device or channel.
- a similar technique can be used for the single-loop replica circuit 800 and will be readily determined by one of ordinary skill in the art.
- FIGS. 9A-9D illustrate four separate loops of replica circuits similar to the two-loop replica circuit 850 to accommodate cascoded output stages as described earlier in connection with FIG. 4 .
- bias voltages VBP 1 , VBP 2 VBN 1 , and VBN 2 are generated for their corresponding level shifter circuits by the replica circuits 900 , 920 , 940 , 960 of FIGS. 9A , 9 B, 9 C, and 9 D, respectively.
- bias voltages VBP 1 , VBP 2 VBN 1 , and VBN 2 are generated for their corresponding level shifter circuits by the replica circuits 900 , 920 , 940 , 960 of FIGS. 9A , 9 B, 9 C, and 9 D, respectively.
- further extensions to higher numbers of n are possible.
- the replica transistors 906 , 926 , 946 , 966 of FIGS. 9A-9D and the driver transistors 982 , 984 , 988 , 986 , 992 , 994 , 996 , 998 of FIG. 9E can be of the lower-voltage thinner oxide construction.
- Each of the replica circuit 920 and the replica circuit 940 which generate the bias voltages VBP 1 and VBP 2 , respectively, is similar to the upper loop of the two-loop replica circuit 850 described earlier in connection with FIG. 8B , but with the addition of a resistor R PR2 902 and a resistor 916 for a replica circuit 900 and a resistor R PR1 922 and a resistor 936 for the replica circuit 920 .
- Each of the replica circuit 960 and the replica circuit 980 which generate the bias voltages VBN 2 and VBN 1 , respectively, is similar to the lower loop of the two-loop replica circuit 850 described earlier in connection with FIG.
- the voltage reference 852 that generates VREF_TUNE can be as described earlier in connection with FIG. 8B .
- the descriptions of the first operational amplifier 854 , the first replica termination resistor R SR 858 , the portions 860 a , 860 b of the first replica far-end termination resistor(s) 860 , and the second replica termination resistor R SR 862 are applicable to the operational amplifier 904 , replica termination resistor R SR 908 , the portions 910 a , 910 b of a replica far-end termination resistor(s), and the replica termination resistor R SR 912 , respectively, of the replica circuit 900 ( FIG.
- a PMOS replica transistor 906 is a replica of a PMOS driver transistor 981 (FIG. 9 E 1 ), a resistor R PR2 902 replicates the on resistance of a PMOS driver transistor 982 (FIG. 9 E 1 ), a resistor 914 replicates the on resistance of an NMOS driver transistor 989 (FIG. 9 E 1 ), and a resistor 916 replicates the on resistance of an NMOS driver transistor 988 (FIG. 9 E 1 ).
- a resistor R PR1 922 replicates the on resistance of the PMOS driver transistor 981 (FIG. 9 E 1 )
- a PMOS replica transistor 926 is a replica of the PMOS driver transistor 982 (FIG. 9 E 1 )
- a resistor 934 replicates the on resistance of the NMOS driver transistor 989 (FIG. 9 E 1 )
- a resistor 936 replicates the on resistance of the NMOS driver transistor 988 (FIG. 9 E 1 ).
- the voltage at nodes N 7 and N 8 are fed back to the operational amplifiers 904 , 924 in a like manner as the voltage at the node N 5 ( FIG. 8B ).
- the descriptions of the second operational amplifier 874 , the third replica termination resistor R SR 878 , the portions 880 a , 880 b of the second replica far-end termination resistor(s) 880 , and the fourth replica termination resistor R SR 882 are applicable to the operational amplifier 944 , the replica termination resistor R SR 948 , the portions 950 a , 950 b of a replica far-end termination resistor(s), and the replica termination resistor R SR 952 , respectively, of the replica circuit 940 ( FIG.
- an NMOS replica transistor 946 is a replica of the NMOS driver transistor 988 (FIG. 9 E 1 ), a resistor R NR2 942 replicates the on resistance of the NMOS driver transistor 989 (FIG. 9 E 1 ), a resistor 954 replicates the on resistance of the PMOS driver transistor 982 (FIG. 9 E 1 ), and a resistor 956 replicates the on resistance of the PMOS driver transistor 981 (FIG. 9 E 1 ).
- a resistor R NR1 962 replicates the on resistance of the NMOS driver transistor 988 (FIG. 9 E 1 )
- an NMOS replica transistor 966 is a replica of the NMOS driver transistor 989 (FIG. 9 E 1 )
- a resistor 974 replicates the on resistance of the PMOS driver transistor 982 (FIG. 9 E 1 )
- a resistor 976 replicates the on resistance of the PMOS driver transistor 981 (FIG. 9 E 1 ).
- the voltage at nodes N 9 and N 10 are fed back to the operational amplifiers 944 , 964 in a like manner as the voltage at the node N 6 ( FIG. 8B ).
- Table I illustrates examples of values for the resistors in FIGS. 9A-9D .
- the resistor values can vary in a broad range particularly in view of possible transistor and resistor scaling, and alternative values will be readily determined by one of ordinary skill in the art.
- the resistances of the resistors described herein can be combined and/or distributed among more or fewer resistors. With the resistor values as selected in Table I, the feedback loops should operate such that the corresponding “on” resistance of each of the transistors 906 , 926 , 946 , 966 is about 0.5 kiloohms.
- FIG. 9A FIG. 9B FIG. 9C FIG. 9D (Ohms) 902 922 942 962 0.5k 908 928 948 968 1.4k 910a 930a 950a 970a 48 ⁇ 50 910b 930b 950b 970b 48 ⁇ 50 912 932 952 972 1.4k 914 934 954 974 0.5k 916 936 956 976 0.5k
- FIGS. 9 E 1 and 9 E 2 illustrate cascoded examples 980, 990 showing the level shifter block 170 and cascoded output drivers.
- the level shifter block 170 can be as described earlier in connection with FIG. 1D and can include the first level shifter circuit 340 (FIG. 3 C 1 ) and the second level shifter circuit 360 (FIG. 3 D 1 ).
- the DC coupled paths of FIG. 11B can also be incorporated into the level shifter block 170 .
- the bias voltage VBP 1 is applied as an input to the “VBP” node of the level shifter circuit 340 to generate DHP and DHN outputs to drive the PMOS driver transistor 986 and the PMOS driver transistor 981 , respectively.
- the bias voltage VBP 2 is applied as a static input to the gates of the PMOS driver transistor 982 and the PMOS driver transistor 987 .
- the bias voltage VBN 1 is applied as an input to the “VBN” node of the level shifter circuit 360 to generate DLP and DLN outputs to drive the NMOS driver transistor 988 and the NMOS driver transistor 983 , respectively.
- the bias voltage VBN 2 is applied to the gates of the NMOS driver transistor 984 and the NMOS driver transistor 989 .
- Other optional features, such as a transmission gate, low-pass filter, etc., can also be used with the cascoded output drivers.
- the bias voltage VBP 2 is applied as an input to the “VBP” node of the level shifter circuit 340 to generate DHP and DHN outputs to drive the PMOS driver transistor 997 and the PMOS driver transistor 992 , respectively.
- the bias voltage VBP 1 is applied as a static input to the gates of the PMOS driver transistor 991 and the PMOS driver transistor 996 .
- the bias voltage VBN 2 is applied as an input to the “VBN” node of the level shifter circuit 360 to generate DLP and DLN outputs to drive the NMOS driver transistor 999 and the NMOS driver transistor 994 , respectively.
- the bias voltage VBN 1 is applied to the gates of the NMOS driver transistor 993 and the NMOS driver transistor 998 .
- Other optional features, such as a transmission gate, low-pass filter, etc., can also be used with the cascoded output drivers.
- FIG. 10A is a chart that illustrates simulated EMI generation (vertical axis in dBmV) versus a digital-to-analog converter (DAC) setting (horizontal axis) that is used to control the voltage reference VREF_TUNE.
- FIG. 10A illustrates how the EMI varies with the DAC setting. In this particular example, the optimum DAC setting is 8.
- the common-mode voltage is low-pass filtered on-chip to generate the filtered common-mode voltage avg(VCM).
- the feedback loop uses the filtered common-mode signal avg(VCM) as an input to assess whether the voltage reference VREF_TUNE should be increased or decreased. If the filtered common-mode signal avg(VCM) is greater than the midpoint value AVDH/2 or the midpoint between the power supply voltages AVDH and AVS, then the voltage reference VREF_TUNE should be decreased. Else, it should be increased.
- the feedback loop can either be an analog loop or a digital loop.
- an operational amplifier can compare the filtered common-mode voltage avg(VCM) to the midpoint value AVDH/2 and set the voltage reference VREF_TUNE so as to reduce or minimize their difference. Stability issues should be taken into considerations for the analog loop.
- a comparator is used to compare the filtered common-mode voltage avg(VCM) to the midpoint value AVDH/2. If the filtered common-mode voltage avg(VCM) is greater than the midpoint value AVDH/2, then the comparator outputs a 1. Otherwise, it outputs a zero.
- a digital controller can then use the output of the comparator to converge to a relatively good voltage reference VREF_TUNE setting, such as an optimum voltage reference VREF_TUNE setting.
- FIG. 10B illustrates laboratory results of AC common-mode (ACCM) noise (vertical axis in dBmV) versus a DAC setting (horizontal axis) for the level shifter circuit for several different channel characteristics.
- FIG. 10A illustrates simulation results.
- a relatively good choice for the DAC setting can vary due to channel-to-channel variations.
- the optimum DAC settings for channels 6 and 20 are 4 and 18, respectively. When operated in open loop, the transmitter is therefore typically not always using an optimum voltage reference VREF_TUNE setting.
- Table II illustrates a simulated example of the improvement to EMI performance with closed loop operation versus open loop operation.
- the simulation performed used local Monte Carlo (LMC) to simulate mismatch variations.
- LMC local Monte Carlo
- the functionality of the replica circuit 800 , 850 can be summarized as follows: When operated in open loop with the voltage reference VREF_TUNE set to the middle of the range, the replica circuit 800 , 850 provides a relatively coarse bias voltage VBP, VBN settings for matching the rise and fall times. Closing the loop allows the replica circuit 800 , 850 to fine tune the setting over mismatch variations for improved common-mode noise.
- the voltage reference VREF_TUNE plays a role similar to the control voltage in a PLL. In open loop, the PLL generates a frequency close to but typically not exactly equal to the desired frequency. Closing the loop allows the PLL to fine tune the control voltage so as to generate the desired frequency and acquire phase lock.
- FIG. 11 A 1 illustrates a level shifter unit 1100 having both the first level shifter 340 and the second level shifter 360 described earlier in connection with FIGS. 3 C 1 and 3 D 1 .
- the level shifter unit 1100 can be used in place of the level shifter 170 ( FIG. 1D ).
- the illustrated level shifters 340 , 360 are capacitively coupled. In one embodiment, when it is desirable to include a squelch mode and/or a high-impedance mode, additional DC paths are incorporated into the level shifters 340 , 360 .
- FIG. 11 A 2 illustrates waveforms at various nodes of the illustrated level shifters of FIG. 11 A 1 .
- FIG. 11B illustrates a level shifter unit 1101 according to an embodiment of the invention.
- the level shifter unit 1101 can be used in place of the level shifter 170 ( FIG. 1D ).
- the level shifter unit 1101 has both the capacitively-coupled paths of the level shifters 340 , 360 of FIG. 3 C 1 , 3 C 2 and 11 A 1 and adding direct current (DC) coupled paths and an enable path from the low-voltage side.
- the DC coupled paths are shown with dashed or dotted lines.
- the enable path includes a first DC level shifter 1102 , which converts the enable signals DEN, DEN for enabling a sub-cell from the low voltage side to the high voltage side and should be included with or without the DC coupled paths.
- the DC coupled paths include a second DC level shifter 1104 , a third DC level shifter 1106 , a first inverter 1112 , a second inverter 1114 , a third inverter 1116 , a fourth inverter 1118 , a first DC path PMOS driver transistor 1122 , a second DC path PMOS driver transistor 1124 , a first DC path NMOS driver transistor 1126 , and a second DC path NMOS driver transistor 1128 .
- the input signals INP, INN are applied as inputs to the second DC level shifter 1104 and to the third DC level shifter 1106 , which convert the signals from the low-voltage side to the high-voltage side.
- the second DC level shifter 1104 and the third DC level shifter 1106 also receives as input an enable signal EN, which is the logical OR of the inverted enable DEN and PASS_DC signal as illustrated in Equation 9.
- EN DEN +PASS — DC Equation 9
- the enable signal EN is high to enable the DC path and is low to disable the DC path.
- the data enable DEN is high and the inverted data enable DEN is low. Accordingly, when the enable signal DEN is high, the enable signal EN is low unless the signal PASS_DC is high.
- the DC path is typically disabled unless the sub-cell is disabled or unless the signal PASS_DC is high, which can be the case for squelching or high impedance modes.
- these DC level shifters 1102 , 1104 , 1106 are implemented by the level shifter 300 described earlier in connection with FIG. 3 A 1 and therefore have logic levels at about 0 volts and at the supply voltage AVDH.
- the level-shifted output of the second DC level shifter 1104 and to the third DC level shifter 1106 are provided as inputs to the inverters 1112 , 1114 , 1116 , 1118 , which can, for example, be implemented by standard CMOS inverters with the “thick oxide” transistors. Other types of inverters can alternatively be used.
- the outputs of the inverters 1112 , 1114 , 1116 , 1118 are provided as inputs to gates of the transistors 1122 , 1124 , 1126 , 1128 .
- Sources of the first DC path PMOS driver transistor 1122 and the second DC path PMOS driver transistor 1124 are coupled to the power supply voltage AVDH.
- the drain of the first DC path PMOS driver transistor 1122 is coupled to the node corresponding to the data high negative logic signal DHN, and the drain of the second DC path PMOS driver transistor 1124 is coupled to the node corresponding to the data high positive logic signal DHP.
- Sources of the first DC path NMOS driver transistor 1126 and the second DC path NMOS driver transistor 1128 are coupled to the power supply voltage AVS, which can be ground.
- the drain of the first DC path NMOS driver transistor 1126 is coupled to the node corresponding to the data low negative logic signal DLN, and the drain of the second DC path NMOS driver transistor 1128 is coupled to the node corresponding to the data low positive logic signal DLP.
- a squelch mode can be implemented by generating contention, in which at least one PMOS driver transistor 166 ( FIG. 1D ) and at least one NMOS driver transistor 168 ( FIG. 1D ) are on for the TXOP line, and at least one PMOS driver transistor 172 ( FIG. 1D ) and at least one NMOS driver transistor 174 ( FIG. 1D ) are on for the TXON line.
- contention in which at least one PMOS driver transistor 166 ( FIG. 1D ) and at least one NMOS driver transistor 168 ( FIG. 1D ) are on for the TXOP line, and at least one PMOS driver transistor 172 ( FIG. 1D ) and at least one NMOS driver transistor 174 ( FIG. 1D ) are on for the TXON line.
- Typically, fewer than all of the N unit driver cells will be operated in this manner during the squelch mode.
- FIG. 12 A 1 illustrates normal output waveforms of the high-swing transmitter of FIG. 1 C 1 .
- the outputs TXOP, TXON are switching between about 440 mV and about 1.36 volts, with the power supply voltages AVDH, AVS being about 1.8 volts and 0 volts, respectively.
- FIG. 12 A 2 illustrates output waveforms of the high-swing transmitter of FIG. 1 C 1 before and after activation of the squelch mode.
- the transmitter outputs TXOP, TXON are both equal to about the common mode voltage AVDH/2, which is about 0.9 volts in the illustrated example.
- FIG. 12 B 1 illustrates normal output waveforms of the high-swing transmitter of FIG. 1 C 1 .
- the outputs TXOP, TXON are switching between about 440 mV and about 1.36 volts, with the power supply voltages AVDH, AVS being about 1.8 volts and 0 volts, respectively.
- FIG. 12 B 2 illustrates output waveforms of the high-swing transmitter of FIG. 1 C 1 before and after deactivation of the squelch mode.
- the power supply voltages AVDH, AVS provided to the level shifter unit 1101 can optionally be replaced by regulated power supply voltages, AVD_REG_LS, AVS_REG_LS.
- regulated power supply voltages AVD_REG_LS and AVS_REG_LS can be generated on-chip as described in Equation 10 and Equation 11.
- the power supply voltages can vary from the levels calculated using Equation 10 and Equation 11.
- the power supply voltage AVD corresponds to the voltage supply that is used for normal, non-higher voltage circuits.
- the coupling efficiency variable in Equation 10 and Equation 11 can be as expressed in Equation 6.
- Equation 10 and Equation 11 While illustrated in Equation 10 and Equation 11 using precise formulas, it will be understood that other voltages for the regulated power supply voltages can be used. In a non-limiting example, the regulated power supply voltages conform to Equation 10 and Equation 11 to within about 5% or within 10%.
- AVD — REG — LS VBP +coupling_efficiency ⁇ AVD Equation 10
- AVS — REG — LS VBN ⁇ coupling_efficiency ⁇ AVD Equation 11
- the replica circuit 850 ( FIG. 8B ) generates a bias voltage VBP of about 0.8V and a bias voltage VBN of about 1V.
- the regulated voltage AVD_REG_LS is about 1.6V, which is about 200 mV lower than AVDH.
- the regulated voltage AVS_REG_LS is about 200 mV.
- the regulated voltages are about 200 mV away from the rails.
- the level-shifter unit 1101 charges the capacitors 342 , 344 , 362 , 364 ( FIG. 11B ) of the level-shifter unit 1101 close to their steady-state value in normal, transient mode. This effectively reduces the time used to charge or discharge the capacitors 342 , 344 , 362 , 364 when going out of the squelch mode and reduces steps on the resulting common-mode voltage. Since the SAS protocol sets relatively stringent requirements on the common-mode step when going out of the squelch mode, regulating the supplies of the level-shifter unit 1101 can be insufficient by itself There can remain a small settling time when a cell is turned on or off due to mismatch variations.
- logic can be added to reduce or minimize the number of cells that change state at a time, that is, be turned on or off, when going into or out of the squelch mode.
- FIG. 13 illustrates an embodiment of implementing squelch so as to have at most 1 sub-cell turned on or off when going into or out of squelch.
- the transmitter can be made of N cells. These N cells can further be grouped into, for example, 8 ⁇ , 4 ⁇ , 2 ⁇ , and 1 ⁇ cells for efficient control. Various combinations can be selected for the particular voltage swing desired. In the example of FIG. 13 , an 8 ⁇ cell is actually built from two 4 ⁇ cells with separate multiplexer controls for the two 4 ⁇ cells.
- the two 4 ⁇ cells within the 8 ⁇ cell drive the same pattern; in squelch mode, the two 4 ⁇ cells drive opposite logic so as to create contention within the 8 ⁇ cell.
- the output of an 8 ⁇ cell taken in isolation is squelched without having to pair it with another 8 ⁇ cell.
- pairing the 8 ⁇ cell with another 8 ⁇ cell is not possible and the 8 ⁇ cell should be turned off for the output to be squelched (thereby creating common-mode spikes, which should be kept small).
- FIG. 13 shows a way to solve the “pairing” problem: the 8 ⁇ cell is self-squelching.
- a 1 ⁇ sub-cell cannot be split internally like, for example, 8 ⁇ , 4 ⁇ , and 2 ⁇ cells.
- the 1 ⁇ sub-cell can be paired with another 1 ⁇ sub-cell to keep the output squelched; otherwise it should be turned off.
- this “self-squelch” approach for, for example, 8 ⁇ , 4 ⁇ , and 2 ⁇ cells, there will be at most one sub-cell that should be turned off when going into squelch and that is going to happen when an odd number of sub-cells is enabled in normal mode.
- FIG. 13 illustrates one way in which an 8 ⁇ sub-cell transmitter can be configured so that 4 sub-cells 1302 contend with 4 other sub-cells 1304 by driving opposite logic states. For clarity, simplified blocks are shown.
- the multiplexers (MUXes) 1312 , 1322 can correspond to the multiplexed pre-drivers 162 , 164 described earlier in connection with FIG. 5A .
- the level shifters 1314 , 1324 can correspond to the level shifter unit 1101 described earlier in connection with FIG. 11B .
- the output drivers 1316 , 1326 can correspond to the transistors 166 , 168 and the termination resistor 118 , and the output drivers 1318 , 1328 can correspond to the transistors 172 , 174 and the termination resistor 128 .
- the equalized path having pre-emphasis can have the opposite static logic state as the main path.
- logic gates such as AND and OR gates, can force particular lines to 0 or 1 as appropriate.
- the multiplexed pre-drivers 162 , 164 can then be set to select the main path for some sub-cells and the equalized path for other sub-cells.
- the replica circuit 850 sets the pull-up and pull-down resistances to be equal, the positive-logic output signal TXOP should be equal to the negative-logic output signal TXON, and both should be midway between the power supply voltages AVDH, AVS or AVDH/2 for the case in which the power supply voltage AVS is zero.
- none of the sub-cells need to change state (i.e.
- the high-impedance mode of operation can useful to disable the transmitter and to save power, or possibly to change the output impedance of the transmitters.
- the two enable switches 350 , 370 ( FIG. 11B ) that gate the bias voltages VBP, VBN illustrate one way of making the high-impedance mode possible.
- the enable switches 350 , 370 are used to disable the positive feedback of the cross-coupled devices when the transmitter is to be put in high impedance mode. With the positive feedback disabled, the DC path can pull up the data high positive logic signal DHP and the data high negative logic signal DHN to AVDH (or AVD_REG_LS), thereby increasing significantly the resistance of the PMOS driver transistors. This sets the pull-up path in high impedance mode.
- the DC path pulls down the data low positive logic signal DLP and the data low negative logic signal DLN nodes to set the pull-down path in high impedance mode.
- high-impedance mode relatively little to no static or dynamic current flows from the power supply voltage AVDH to the power supply voltage AVS, and so power consumption is reduced.
- the transmitter architecture is applicable to a wide range of power supply voltages AVDH with no significant impact on signal integrity, rise and fall times, and jitter, and is accordingly readily scalable with respect to changes to the power supply voltage AVDH.
- FIGS. 14A , 14 B, and 14 C illustrate simulated waveforms of output signals TXOP, TXON of the transmitter for three different AVDH supply voltages: 1.8V, 1.5V, and 1.2V, respectively.
- the architecture can handle AVDH supplies that approach the low-voltage supply AVD, which can be 0.9V in one embodiment. This can be used to tradeoff output amplitude for reduced power consumption.
- the replica circuits 800 ( FIG. 8A ), 850 ( FIG. 8B ) and the level-shifter units 1100 (FIG. 11 A 1 ), 1101 ( FIG. 11B ) permit the transmitter to be scalable.
- the replica circuits 800 , 850 are able to adapt to a lower power supply voltage AVDH by simply lowering bias voltage VBP. As the power supply voltage AVDH approaches the lower power supply voltage AVD, the bias voltage VBP gets closer and closer to the power supply voltage AVS, which is typically ground.
- a rail-to-rail operational amplifier for the first operational amplifier 804 ( FIG. 8A ) or the first operational amplifier 854 ( FIG. 8B ) should therefore be used in the replica circuit 800 , 850 when support for the widest possible range of voltages for the power supply voltage AVDH is desired.
- the level shifter unit 1100 (FIG. 11 A 1 ) or the level shifter unit 1101 ( FIG. 11B ) also contribute to making the overall architecture scalable.
- the level shifter unit 1100 , 1101 looks like a passive circuit in normal mode, so a lower voltage headroom due to a lower supply will not be a problem, to some extent.
- the third NMOS transistor 350 (FIG. 3 C 1 ) can pass through the shifted-down bias voltage VBP as the power supply voltage AVDH scales down.
- FIG. 15 illustrates a scalable high-swing transmitter with rise/fall time mismatch compensation with a feedback loop for level shifter bias control according to an embodiment of the invention.
- N unit driver cells or “sub-cells” can be instantiated in parallel, and the value for N can vary in a very broad range.
- the bias voltage VBP, the bias voltage VBN, the regulated power supply voltage AVD_REG_LS, and the regulated power supply voltage AVS_REG_LS are provided as inputs to the inputs to the level shifter (LS) 170 .
- the output stage shown in FIG. 15 uses thick-oxide transistors, but cascoded thin-oxide transistors could also be used as described earlier in connection with FIG. 4 .
- An optional transmission gate 506 as described earlier in connection with FIG. 5A connects the positive and negative branches of the output driver and is used as a parallel termination. When a unit cell is enabled, the transmission gate should be disabled; when the unit cell is disabled to reduce the output amplitude, the transmission gate should be enabled to maintain the output impedance relatively constant.
- a unit cell is disabled by pulling signals DHP and DHN up and pulling signals DLP and DLN down. In one embodiment, this is implemented using the DC path of the level shifter unit 1101 described earlier in FIG. 11B by control of the enable signal EN applied to the level shifters 1104 , 1106 . This provides an alternative way of disabling a sub-cell.
- This provides an alternative way of disabling a sub-cell.
- Two resistors R F 1502 , 1504 are connected in series between the outputs TXOP and TXON.
- the resistors R F 1502 , 1504 should have a high enough impedance to not load the outputs TXOP, TXON.
- the common tap of the resistors R F 1502 , 1504 is connected to a relatively large on-chip capacitor C F 1506 to form a low-pass filter to generate the filtered common-mode signal avg(VCM).
- the filtered common-mode signal avg(VCM) is then provided as an input to a comparator 1507 .
- the comparator 1507 compares the filtered common-mode signal avg(VCM) with a reference for the common mode, which can be, for example, half of the supply voltage AVDH when the supply voltage AVS is zero. Of course, ratios other than half can be used with appropriate adjustments to the voltage reference AVDH/2, which can be adjusted via a change in an associated voltage divider, control of a DAC output, or the like.
- a filter 1508 which can be embodied by a digital controller, will either increase on decrease a digital signal VREF_TUNE[4:0].
- the digital signal VREF_TUNE[4:0] corresponds to a 5-bit wide digital signal
- a digital-to-analog converter converts the digital signal VREF_TUNE[4:0] to the analog voltage reference VREF_TUNE inside the block for a replica circuit 1512 ; this analog voltage sets the reference of the operational amplifiers 854 , 874 of FIG. 8B .
- Other features of the replica circuit 1512 can be as described for the replica circuit of FIG. 8B .
- the loop can be effectively opened up via a switch 1510 , which then provides a digital signal VREF_TUNE OPEN LOOP[4:0] as the digital signal VREF_TUNE[4:0].
- the digital signal VREF_TUNE OPEN LOOP[4:0] can be, for example, a value stored during production test.
- other methods of opening up the feedback loop such as latching, can alternatively be used, and the switching and/or muxing can be performed in the analog domain as well.
- the switch 1510 can be implemented in analog domain and select between the voltage reference derived from the digital signal VREF_TUNE[4:0] or the voltage VREF_TUNE from the voltage reference 852 described earlier in connection with FIG. 8B .
- the comparator 1507 , the filter 1508 , and the D/A converter of the replica circuit 1512 can be replaced by an opamp to implement analog compensation instead of digital compensation.
- the high-swing transmitter with rise/fall time mismatch compensation can be instantiated 24 times in a device for use in, for example, a SAS RAID controller supporting 24 links ⁇ 6 Gb/s per link.
- a physical link can include a set of four wires arranged as two differential signal pairs. One differential signal transmits in one direction while the other differential signal transmits in the opposite direction. Data may be transmitted in both directions simultaneously.
- a physical layer PHY contains a transceiver (1 transmitter+1 receiver) that electrically interfaces to a physical link, which attaches to another physical layer PHY.
- the disclosed architecture makes use of multiple cells connected in parallel to provide an effective output impedance matched to the load impedance.
- the disclosed architecture provides a relatively constant output impedance for supported amplitude and de-emphasis settings.
- the output impedance can be changed by putting some of the cells in high-impedance mode.
- the output stage can be powered from a relatively high-voltage supply and use thick-oxides transistors instead of thin-oxide transistors.
- the thick-oxide transistors can be replaced by cascoded low-voltage transistors. With thin-oxide transistors, cascoding can be used to limit electrical overstress.
- a high-speed level-shifter is disposed in the signal path between the pre-driver and the output driver to interface low-voltage logic to high-voltage logic.
- a replica of the output driver generates bias voltages that keep the rise/fall times matched and the output impedance relatively constant over process, voltage, and temperature (PVT) variations.
- Embodiments of the invention introduce innovations including, but not limited to, the following: the level-shifter (see FIGS. 3 C 1 , 3 D 1 , 11 B) includes a capacitively coupled architecture and adds 1) a programmable shift of the outputs, 2) a DC path, and 3) an enable switch.
- the programmable shift is controlled by the replica circuit and is used to compensate for the output stage's FET and poly resistance variations over PVT. This functionality provides control over the output impedance, a good matching of the rise and fall times, and therefore low common-mode noise.
- the programmable shift can be fine tuned automatically by the replica circuit when the amplitude setting changes.
- the DC path is used to support a squelch/idle mode, during which the transmitter holds its differential outputs at the common-mode level for some time.
- the squelch/idle mode can be a required feature for standards such as SAS and PCI-Express.
- One particularity of the DC path implementation is that it can be fully disabled in normal mode to provide better signal-integrity (that is, the level-shifter looks like a passive circuit in normal mode, with only the capacitors in the data path).
- the level-shifter shown in FIG. 3B also has a DC path, but the later is an inherent part of the level-shifting functionality and cannot be disabled. Signal integrity therefore suffers at high speed.
- 7,586,358 does not have a DC path and therefore cannot support a squelch/idle mode.
- the DC path is also used to support a high-impedance mode, during which the transmitter should have a high output impedance.
- the enable switch is added so that the positive feedback of the cross-coupled devices of the level-shifter can be disabled when the output stage is to be put in high-impedance mode.
- the architecture can support a wide range of voltage supplies levels.
- the circuit adapts automatically as the supply voltage is increased (to provide a higher output swing) or decreased (to save on power).
- the rise and fall times can be equalized for low common-mode noise and EMI over PVT and mismatch variations.
- the compensation is analog, so it does not suffer from the granularity of a digital approach.
- node refers to any internal or external reference point, connection point, junction, signal line, conductive element, or the like at which a given signal, logic level, voltage, data pattern, current, or quantity is present.
Landscapes
- Engineering & Computer Science (AREA)
- Computer Hardware Design (AREA)
- Physics & Mathematics (AREA)
- Computing Systems (AREA)
- General Engineering & Computer Science (AREA)
- Mathematical Physics (AREA)
- Power Engineering (AREA)
- Logic Circuits (AREA)
- Electronic Switches (AREA)
- Amplifiers (AREA)
Abstract
Description
tr∝(R P +R S)·
tf∝(R N +R S)·
Matching Rise Time and Fall Time
TABLE I | ||||
Resistance | ||||
FIG. 9A | FIG. 9B | FIG. 9C | FIG. 9D | (Ohms) |
902 | 922 | 942 | 962 | 0.5 |
908 | 928 | 948 | 968 | 1.4 |
910a | 930a | 950a | 970a | 48 × 50 |
|
930b | |
970b | 48 × 50 |
912 | 932 | 952 | 972 | 1.4 |
914 | 934 | 954 | 974 | 0.5 |
916 | 936 | 956 | 976 | 0.5k |
TABLE II | ||||
Parameter | Min | Typ | Max | Notes |
EMI dBmV without feedback | −5.18 | 5.62 | 15.6 | Mismatch sim |
EMI dBmV with feedback | −10.3 | −2.47 | 4.19 | with 31 |
delta (dB) | 5.12 | 8.09 | 11.41 | iterations |
EN=
AVD — REG — LS=VBP+coupling_efficiency×
AVS — REG — LS=VBN−coupling_efficiency×AVD Equation 11
Claims (17)
Priority Applications (2)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US13/288,866 US8624641B1 (en) | 2010-11-03 | 2011-11-03 | Apparatus and method for driving a transistor |
US14/148,448 US8988118B1 (en) | 2010-11-03 | 2014-01-06 | Apparatus and method for driving a transistor |
Applications Claiming Priority (2)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US40988110P | 2010-11-03 | 2010-11-03 | |
US13/288,866 US8624641B1 (en) | 2010-11-03 | 2011-11-03 | Apparatus and method for driving a transistor |
Related Child Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US14/148,448 Continuation US8988118B1 (en) | 2010-11-03 | 2014-01-06 | Apparatus and method for driving a transistor |
Publications (1)
Publication Number | Publication Date |
---|---|
US8624641B1 true US8624641B1 (en) | 2014-01-07 |
Family
ID=48365334
Family Applications (5)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US13/288,866 Active US8624641B1 (en) | 2010-11-03 | 2011-11-03 | Apparatus and method for driving a transistor |
US13/288,875 Active US8446173B1 (en) | 2010-11-03 | 2011-11-03 | Scalable high-swing transmitter with rise and/or fall time mismatch compensation |
US13/288,881 Active US8547140B1 (en) | 2010-11-03 | 2011-11-03 | Apparatus and method for generating a bias voltage |
US13/898,310 Active 2032-05-28 US9148146B1 (en) | 2010-11-03 | 2013-05-20 | Scalable high-swing transmitter with rise and/or fall time mismatch compensation |
US14/148,448 Active US8988118B1 (en) | 2010-11-03 | 2014-01-06 | Apparatus and method for driving a transistor |
Family Applications After (4)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US13/288,875 Active US8446173B1 (en) | 2010-11-03 | 2011-11-03 | Scalable high-swing transmitter with rise and/or fall time mismatch compensation |
US13/288,881 Active US8547140B1 (en) | 2010-11-03 | 2011-11-03 | Apparatus and method for generating a bias voltage |
US13/898,310 Active 2032-05-28 US9148146B1 (en) | 2010-11-03 | 2013-05-20 | Scalable high-swing transmitter with rise and/or fall time mismatch compensation |
US14/148,448 Active US8988118B1 (en) | 2010-11-03 | 2014-01-06 | Apparatus and method for driving a transistor |
Country Status (1)
Country | Link |
---|---|
US (5) | US8624641B1 (en) |
Cited By (8)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US8779819B1 (en) * | 2012-04-30 | 2014-07-15 | Pmc-Sierra Us, Inc. | Transmitter output impedance calibration for output rise and fall time equalization and edge rate control |
US9071243B2 (en) | 2011-06-30 | 2015-06-30 | Silicon Image, Inc. | Single ended configurable multi-mode driver |
US9281969B2 (en) * | 2011-06-30 | 2016-03-08 | Silicon Image, Inc. | Configurable multi-dimensional driver and receiver |
US9497049B2 (en) | 2014-09-04 | 2016-11-15 | Qualcomm Incorporated | Wideband transmitter with high-frequency signal peaking |
CN106341116A (en) * | 2015-07-08 | 2017-01-18 | 恩智浦有限公司 | Level shifter and approach therefor |
US20190039091A1 (en) * | 2017-08-04 | 2019-02-07 | Texas Instruments Incorporated | Transducer interface pair impedance measurement |
US10270448B1 (en) | 2018-05-16 | 2019-04-23 | Nxp B.V. | Level shifter circuit with transistor drive strength variation compensation |
US11121713B1 (en) | 2020-08-14 | 2021-09-14 | Analog Devices, Inc. | Boosted switch drivers for high-speed signal switching |
Families Citing this family (71)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
KR20120027928A (en) * | 2010-09-14 | 2012-03-22 | 삼성전자주식회사 | Methods of modeling a transmitter-receiver system and methods of designing a transmitter-receiver system using the same |
US8624641B1 (en) * | 2010-11-03 | 2014-01-07 | Pmc-Sierra, Inc. | Apparatus and method for driving a transistor |
US8634256B2 (en) * | 2011-03-31 | 2014-01-21 | Apple Inc. | Multi-mode interface circuit |
JP2013081079A (en) * | 2011-10-04 | 2013-05-02 | Elpida Memory Inc | Semiconductor device |
WO2013089773A1 (en) * | 2011-12-16 | 2013-06-20 | Intel Corporation | Low voltage transmitter with variable output swing |
KR101989571B1 (en) * | 2012-06-27 | 2019-06-14 | 삼성전자주식회사 | output driver for high voltage and wide range voltage operation and data output driving circuit using the same |
US20140126614A1 (en) * | 2012-11-08 | 2014-05-08 | Broadcom Corporation | System, method, and apparatus for digital pre-emphasis in low power serdes systems |
US9715467B2 (en) | 2012-11-26 | 2017-07-25 | Rambus Inc. | Calibration protocol for command and address bus voltage reference in low-swing single-ended signaling |
US9007098B1 (en) * | 2013-03-01 | 2015-04-14 | Iml International | Current mode DVR or PVCOM with integrated resistors |
US9312755B2 (en) * | 2013-03-05 | 2016-04-12 | Qualcomm Incorporated | Charge pump power savings |
US9148312B2 (en) * | 2013-03-13 | 2015-09-29 | Futurewei Technologies, Inc. | Digital feed forward noise cancelling regulator |
CN104380676B (en) * | 2013-04-26 | 2017-10-24 | 松下知识产权经营株式会社 | Signal transmitting apparatus, signal transmission system, method for transmitting signals and computer installation |
US9454500B2 (en) * | 2013-06-17 | 2016-09-27 | Nxp B.V. | Network communication control apparatus, system and method |
US9864000B2 (en) * | 2013-09-30 | 2018-01-09 | Peregrine Semiconductor Corporation | Mismatch detection using replica circuit |
KR102110157B1 (en) | 2014-02-06 | 2020-05-14 | 삼성전자주식회사 | Transmitting circuit and transceiver including the same |
US9838011B2 (en) * | 2014-04-01 | 2017-12-05 | Capital Microelectronics Co., Ltd. | Integrated circuit chip and its impedance calibration method |
TWI538417B (en) * | 2014-05-05 | 2016-06-11 | 創意電子股份有限公司 | Voltage mode transmitter |
WO2016016034A1 (en) * | 2014-08-01 | 2016-02-04 | Koninklijke Philips N.V. | Circuit for driving a load |
US9236789B1 (en) | 2014-08-04 | 2016-01-12 | Qualcomm Incorporated | Programmable snubber circuit |
US9209789B1 (en) | 2014-08-13 | 2015-12-08 | Qualcomm Incorporated | Apparatus to convert electrical signals from small-signal format to rail-to-rail format |
US9287830B2 (en) * | 2014-08-13 | 2016-03-15 | Northrop Grumman Systems Corporation | Stacked bias I-V regulation |
TW201701595A (en) * | 2015-06-18 | 2017-01-01 | 力祥半導體股份有限公司 | Transmitter, common mode transceiver using the same, and operating method thereof |
US9674015B2 (en) | 2015-07-13 | 2017-06-06 | Xilinx, Inc. | Circuits for and methods of generating a modulated signal in a transmitter |
KR102282192B1 (en) * | 2015-07-23 | 2021-07-27 | 삼성전자 주식회사 | Semiconductor device with mismatch detection and recovery circuit |
US9590609B1 (en) * | 2015-11-11 | 2017-03-07 | Delphi Technologies Inc. | Gate driver with short circuit protection |
US9722822B1 (en) * | 2016-03-04 | 2017-08-01 | Inphi Corporation | Method and system using driver equalization in transmission line channels with power or ground terminations |
US9819523B2 (en) * | 2016-03-09 | 2017-11-14 | Qualcomm Incorporated | Intelligent equalization for a three-transmitter multi-phase system |
US9762237B1 (en) * | 2016-06-24 | 2017-09-12 | Qualcomm Incorporated | Constant impedance transmitter with variable output voltage limits |
KR102279089B1 (en) * | 2016-08-03 | 2021-07-16 | 자일링크스 인코포레이티드 | Impedance and swing control for voltage-mode drivers |
US9887710B1 (en) | 2016-08-03 | 2018-02-06 | Xilinx, Inc. | Impedance and swing control for voltage-mode driver |
TWI599173B (en) * | 2016-08-17 | 2017-09-11 | 元智大學 | Low Voltage Differential Signaling Transmitter and Receiver |
US9837965B1 (en) * | 2016-09-16 | 2017-12-05 | Peregrine Semiconductor Corporation | Standby voltage condition for fast RF amplifier bias recovery |
US10250199B2 (en) | 2016-09-16 | 2019-04-02 | Psemi Corporation | Cascode amplifier bias circuits |
US9882531B1 (en) | 2016-09-16 | 2018-01-30 | Peregrine Semiconductor Corporation | Body tie optimization for stacked transistor amplifier |
US9843293B1 (en) | 2016-09-16 | 2017-12-12 | Peregrine Semiconductor Corporation | Gate drivers for stacked transistor amplifiers |
CN106488152B (en) * | 2016-09-27 | 2019-12-20 | 北京空间机电研究所 | High-speed differential signal conversion circuit of remote sensing CCD camera |
CN109923781B (en) * | 2016-11-02 | 2023-05-30 | 派赛公司 | Mismatch detection using replica circuits |
US10256811B2 (en) * | 2016-11-22 | 2019-04-09 | Electronics And Telecommunications Research Institute | Cascode switch circuit including level shifter |
KR102268564B1 (en) * | 2017-05-24 | 2021-06-24 | 에스케이하이닉스 주식회사 | Tranceiver circuit and receiver circuit |
US10911269B2 (en) * | 2017-07-06 | 2021-02-02 | Intel Corporation | Decision feedback equalizer circuit with transistor mobility change compensation |
DE102018110561A1 (en) * | 2017-08-29 | 2019-02-28 | Taiwan Semiconductor Manufacturing Co., Ltd. | NOISE-REDUCING INPUT / OUTPUT CIRCUITS |
US10686438B2 (en) * | 2017-08-29 | 2020-06-16 | Taiwan Semiconductor Manufacturing Co., Ltd. | Glitch preventing input/output circuits |
US10630244B2 (en) * | 2018-03-16 | 2020-04-21 | Shenzhen GOODIX Technology Co., Ltd. | Pulse width distortion cancellation of a switching mode amplifier for reduced second harmonic interference |
US10700683B1 (en) * | 2018-08-28 | 2020-06-30 | Qualcomm Incorporated | Dynamic power supply shifting |
US10756731B2 (en) * | 2018-08-28 | 2020-08-25 | Texas Instruments Incorporated | Power source multiplexer with adaptive switch control |
US10728060B2 (en) * | 2018-09-28 | 2020-07-28 | Teletrx Co. | Two-step feed-forward equalizer for voltage-mode transmitter architecture |
US11502681B2 (en) | 2018-12-04 | 2022-11-15 | Rambus Inc. | Method and system for balancing power-supply loading |
US10804924B2 (en) * | 2019-01-24 | 2020-10-13 | Media Tek Singapore Pte. Ltd. | Systems for reducing pattern-dependent inter-symbol interference and related methods |
US11119155B2 (en) | 2019-04-25 | 2021-09-14 | Teradyne, Inc. | Voltage driver circuit |
US10761130B1 (en) * | 2019-04-25 | 2020-09-01 | Teradyne, Inc. | Voltage driver circuit calibration |
US11283436B2 (en) | 2019-04-25 | 2022-03-22 | Teradyne, Inc. | Parallel path delay line |
US10942220B2 (en) | 2019-04-25 | 2021-03-09 | Teradyne, Inc. | Voltage driver with supply current stabilization |
US10574222B1 (en) * | 2019-05-08 | 2020-02-25 | PsiQuantum Corp. | High speed high voltage drivers |
US10707871B1 (en) * | 2019-07-05 | 2020-07-07 | Silicon Laboratories Inc. | Capacitive level shifter |
US10979068B1 (en) | 2019-09-20 | 2021-04-13 | Qualcomm Incorporated | Digital-to-analog converter |
US10911044B1 (en) * | 2019-12-05 | 2021-02-02 | Integrated Silicon Solution, (Cayman) Inc. | Wide range output driver circuit for semiconductor device |
TWI728624B (en) * | 2019-12-26 | 2021-05-21 | 創意電子股份有限公司 | Voltage mode signal transmitter |
CN111245456B (en) * | 2020-03-01 | 2020-10-02 | 北京瞭望神州科技有限公司 | Service management system based on big data |
US11139843B1 (en) * | 2020-07-13 | 2021-10-05 | Qualcomm Incorporated | SerDes driver with common-gate-based buffer to use core devices in relatively high power supply domain |
US11632110B2 (en) * | 2020-08-10 | 2023-04-18 | Mediatek Inc. | High speed circuit with driver circuit |
US11431530B2 (en) * | 2020-09-02 | 2022-08-30 | Huawei Technologies Co., Ltd. | Selectable mode transmitter driver |
US11502706B2 (en) * | 2020-10-02 | 2022-11-15 | Qualcomm Incorporated | Radio frequency digital-to-analog converter (RFDAC) with dynamic impedance matching for high linearity |
EP4189928A2 (en) * | 2020-10-27 | 2023-06-07 | Siliconally GmbH | Multi-mode line driver circuit for the physical layer of a network connection, particularly of an ethernet communication, supporting different signal levels for different communication standards |
KR20220057221A (en) | 2020-10-29 | 2022-05-09 | 삼성전자주식회사 | A analog front-end receiver and a electronic device including the same receiver |
CN112564689B (en) * | 2020-12-11 | 2024-05-28 | 上海微阱电子科技有限公司 | Multi-protocol IO multiplexing circuit |
TWI763552B (en) * | 2021-07-05 | 2022-05-01 | 瑞昱半導體股份有限公司 | Transmission-end impedance matching circuit |
US20230198562A1 (en) * | 2021-12-22 | 2023-06-22 | Xilinx, Inc. | Dac-based transmit driver architecture with improved bandwidth |
US20230246875A1 (en) * | 2022-01-21 | 2023-08-03 | B/E Aerospace, Inc. | Line replaceable unit identification systems and methods |
JP2024004786A (en) * | 2022-06-29 | 2024-01-17 | 株式会社デンソー | gate drive device |
US11923845B1 (en) | 2022-09-09 | 2024-03-05 | Apple Inc. | Timing controlled level shifter circuit |
CN117335790A (en) * | 2023-10-20 | 2024-01-02 | 成都民芯科技有限公司 | High-speed low-voltage to high-voltage logic level conversion circuit and method |
Citations (43)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US5510729A (en) | 1995-03-27 | 1996-04-23 | General Datacomm, Inc. | Output characteristics stabilization of CMOS devices |
US5959492A (en) | 1997-10-31 | 1999-09-28 | Vlsi Technology, Inc. | High speed differential driver circuitry and methods for implementing the same |
US6114898A (en) | 1997-04-08 | 2000-09-05 | Advantest Corporation | Method of signal transmission between semiconductor integrated circuits and output drive circuit for use therewith |
US6130556A (en) * | 1998-06-16 | 2000-10-10 | Lsi Logic Corporation | Integrated circuit I/O buffer with 5V well and passive gate voltage |
US6133749A (en) | 1999-01-04 | 2000-10-17 | International Business Machines Corporation | Variable impedance output driver circuit using analog biases to match driver output impedance to load input impedance |
US6194924B1 (en) | 1999-04-22 | 2001-02-27 | Agilent Technologies Inc. | Multi-function controlled impedance output driver |
US6288591B1 (en) | 1998-12-29 | 2001-09-11 | Stmicroelectronics S.R.L. | Level shifter for multiple supply voltage circuitry |
US6288604B1 (en) | 1998-02-03 | 2001-09-11 | Broadcom Corporation | CMOS amplifier providing automatic offset cancellation |
US6373315B2 (en) | 2000-05-29 | 2002-04-16 | Mitsubishi Denki Kabushiki Kaisha | Signal potential conversion circuit |
US20020109525A1 (en) | 2001-02-14 | 2002-08-15 | Samsung Electronics Co., Ltd. | Output buffer for reducing slew rate variation |
US6507218B1 (en) * | 2000-03-31 | 2003-01-14 | Intel Corporation | Method and apparatus for reducing back-to-back voltage glitch on high speed data bus |
US6571376B1 (en) | 2002-01-03 | 2003-05-27 | Intel Corporation | Method and apparatus for analog compensation of driver output signal slew rate against device impedance variation |
US6577154B2 (en) | 2001-05-03 | 2003-06-10 | International Business Machines Corporation | Constant impedance driver for high speed interface |
US20030117207A1 (en) | 2001-11-21 | 2003-06-26 | Suk Yang Yil | Level shifter having plurality of outputs |
US20030222701A1 (en) | 2002-01-31 | 2003-12-04 | Yang Yil-Suk | Level shifter having plurality of outputs |
US6700429B2 (en) | 2001-08-31 | 2004-03-02 | Renesas Technology Corporation | Semiconductor device |
US6734702B1 (en) | 2002-11-12 | 2004-05-11 | Texas Instruments Incorporated | Impedance calibration circuit |
US6836144B1 (en) | 2001-12-10 | 2004-12-28 | Altera Corporation | Programmable series on-chip termination impedance and impedance matching |
US6894543B2 (en) * | 2003-04-22 | 2005-05-17 | Broadcom Corporation | Series terminated CMOS output driver with impedance calibration |
US6930666B2 (en) | 2000-11-22 | 2005-08-16 | Hitachi, Ltd. | Display device having an improved voltage level converter circuit |
US20050237099A1 (en) | 2004-04-21 | 2005-10-27 | Fujitsu Limited | Level conversion circuit |
US20050285658A1 (en) | 2004-06-29 | 2005-12-29 | Schulmeyer Kyle C | Level shifter with reduced duty cycle variation |
US7026855B2 (en) | 2004-03-02 | 2006-04-11 | Kabushiki Kaisha Toshiba | Semiconductor device to prevent a circuit from being inadvertently active |
US7205820B1 (en) | 2004-07-08 | 2007-04-17 | Pmc-Sierra, Inc. | Systems and methods for translation of signal levels across voltage domains |
US7227400B1 (en) | 2005-03-30 | 2007-06-05 | Integrated Device Technology, Inc. | High speed MOSFET output driver |
US7265581B2 (en) | 2005-01-21 | 2007-09-04 | Au Optronics Corp. | Level shifter |
US20080042722A1 (en) | 2006-08-15 | 2008-02-21 | Silicon Laboratories, Inc. | High speed level shifter circuit and circuit using same |
US7368902B2 (en) | 2005-10-28 | 2008-05-06 | International Business Machines Corporation | Impedance calibration for source series terminated serial link transmitter |
US7471107B1 (en) | 2004-05-12 | 2008-12-30 | Pmc-Sierra, Inc. | Active biasing in metal oxide semiconductor (MOS) differential pairs |
US7495474B2 (en) | 2005-11-25 | 2009-02-24 | Seiko Epson Corporation | Integrated circuit device and electronic instrument |
US7501851B2 (en) | 2006-05-26 | 2009-03-10 | Pmc Sierra Inc. | Configurable voltage mode transmitted architecture with common-mode adjustment and novel pre-emphasis |
US20090153219A1 (en) * | 2007-12-17 | 2009-06-18 | Charles Qingle Wu | Replica bias circuit for high speed low voltage common mode driver |
US7586358B2 (en) * | 2006-07-05 | 2009-09-08 | Samsung Electronics Co., Ltd. | Level shifter and driving method |
US7635990B1 (en) | 2008-07-18 | 2009-12-22 | Xilinx, Inc. | Methods and apparatus for implementing an output circuit |
US20090315592A1 (en) | 2008-06-20 | 2009-12-24 | Fujitsu Limited | Preemphasis driver with replica bias |
US7639059B1 (en) | 2007-09-12 | 2009-12-29 | National Semiconductor Corporation | Fast settling reference voltage buffer with wide reference range |
US7777549B2 (en) | 2008-03-12 | 2010-08-17 | Toshiba Matsushita Display Technology Co., Ltd. | Level shifter circuit |
US20100259303A1 (en) | 2009-04-09 | 2010-10-14 | Mediatek Inc. | Reference buffer circuit |
US7880501B2 (en) | 2008-06-24 | 2011-02-01 | Samsung Electronics Co., Ltd. | Integrated circuit devices having level shifting circuits therein |
US7893720B2 (en) | 2009-07-18 | 2011-02-22 | Texas Instruments Incorporated | Bus low voltage differential signaling (BLVDS) circuit |
US8058924B1 (en) | 2009-01-29 | 2011-11-15 | Xilinx, Inc. | Method and apparatus for a process, voltage, and temperature variation tolerant semiconductor device |
US8125245B2 (en) | 2010-06-21 | 2012-02-28 | Synopsys, Inc. | Circuitry for matching the up and down impedances of a voltage-mode transmitter |
US8222954B1 (en) | 2009-01-29 | 2012-07-17 | Xilinx, Inc. | Method and apparatus for a process, voltage, and temperature variation tolerant semiconductor device |
Family Cites Families (2)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US6738415B2 (en) | 2001-03-22 | 2004-05-18 | Sun Microsystems, Inc. | Bi-directional communication system |
US8624641B1 (en) * | 2010-11-03 | 2014-01-07 | Pmc-Sierra, Inc. | Apparatus and method for driving a transistor |
-
2011
- 2011-11-03 US US13/288,866 patent/US8624641B1/en active Active
- 2011-11-03 US US13/288,875 patent/US8446173B1/en active Active
- 2011-11-03 US US13/288,881 patent/US8547140B1/en active Active
-
2013
- 2013-05-20 US US13/898,310 patent/US9148146B1/en active Active
-
2014
- 2014-01-06 US US14/148,448 patent/US8988118B1/en active Active
Patent Citations (43)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US5510729A (en) | 1995-03-27 | 1996-04-23 | General Datacomm, Inc. | Output characteristics stabilization of CMOS devices |
US6114898A (en) | 1997-04-08 | 2000-09-05 | Advantest Corporation | Method of signal transmission between semiconductor integrated circuits and output drive circuit for use therewith |
US5959492A (en) | 1997-10-31 | 1999-09-28 | Vlsi Technology, Inc. | High speed differential driver circuitry and methods for implementing the same |
US6288604B1 (en) | 1998-02-03 | 2001-09-11 | Broadcom Corporation | CMOS amplifier providing automatic offset cancellation |
US6130556A (en) * | 1998-06-16 | 2000-10-10 | Lsi Logic Corporation | Integrated circuit I/O buffer with 5V well and passive gate voltage |
US6288591B1 (en) | 1998-12-29 | 2001-09-11 | Stmicroelectronics S.R.L. | Level shifter for multiple supply voltage circuitry |
US6133749A (en) | 1999-01-04 | 2000-10-17 | International Business Machines Corporation | Variable impedance output driver circuit using analog biases to match driver output impedance to load input impedance |
US6194924B1 (en) | 1999-04-22 | 2001-02-27 | Agilent Technologies Inc. | Multi-function controlled impedance output driver |
US6507218B1 (en) * | 2000-03-31 | 2003-01-14 | Intel Corporation | Method and apparatus for reducing back-to-back voltage glitch on high speed data bus |
US6373315B2 (en) | 2000-05-29 | 2002-04-16 | Mitsubishi Denki Kabushiki Kaisha | Signal potential conversion circuit |
US6930666B2 (en) | 2000-11-22 | 2005-08-16 | Hitachi, Ltd. | Display device having an improved voltage level converter circuit |
US20020109525A1 (en) | 2001-02-14 | 2002-08-15 | Samsung Electronics Co., Ltd. | Output buffer for reducing slew rate variation |
US6577154B2 (en) | 2001-05-03 | 2003-06-10 | International Business Machines Corporation | Constant impedance driver for high speed interface |
US6700429B2 (en) | 2001-08-31 | 2004-03-02 | Renesas Technology Corporation | Semiconductor device |
US20030117207A1 (en) | 2001-11-21 | 2003-06-26 | Suk Yang Yil | Level shifter having plurality of outputs |
US6836144B1 (en) | 2001-12-10 | 2004-12-28 | Altera Corporation | Programmable series on-chip termination impedance and impedance matching |
US6571376B1 (en) | 2002-01-03 | 2003-05-27 | Intel Corporation | Method and apparatus for analog compensation of driver output signal slew rate against device impedance variation |
US20030222701A1 (en) | 2002-01-31 | 2003-12-04 | Yang Yil-Suk | Level shifter having plurality of outputs |
US6734702B1 (en) | 2002-11-12 | 2004-05-11 | Texas Instruments Incorporated | Impedance calibration circuit |
US6894543B2 (en) * | 2003-04-22 | 2005-05-17 | Broadcom Corporation | Series terminated CMOS output driver with impedance calibration |
US7026855B2 (en) | 2004-03-02 | 2006-04-11 | Kabushiki Kaisha Toshiba | Semiconductor device to prevent a circuit from being inadvertently active |
US20050237099A1 (en) | 2004-04-21 | 2005-10-27 | Fujitsu Limited | Level conversion circuit |
US7471107B1 (en) | 2004-05-12 | 2008-12-30 | Pmc-Sierra, Inc. | Active biasing in metal oxide semiconductor (MOS) differential pairs |
US20050285658A1 (en) | 2004-06-29 | 2005-12-29 | Schulmeyer Kyle C | Level shifter with reduced duty cycle variation |
US7205820B1 (en) | 2004-07-08 | 2007-04-17 | Pmc-Sierra, Inc. | Systems and methods for translation of signal levels across voltage domains |
US7265581B2 (en) | 2005-01-21 | 2007-09-04 | Au Optronics Corp. | Level shifter |
US7227400B1 (en) | 2005-03-30 | 2007-06-05 | Integrated Device Technology, Inc. | High speed MOSFET output driver |
US7368902B2 (en) | 2005-10-28 | 2008-05-06 | International Business Machines Corporation | Impedance calibration for source series terminated serial link transmitter |
US7495474B2 (en) | 2005-11-25 | 2009-02-24 | Seiko Epson Corporation | Integrated circuit device and electronic instrument |
US7501851B2 (en) | 2006-05-26 | 2009-03-10 | Pmc Sierra Inc. | Configurable voltage mode transmitted architecture with common-mode adjustment and novel pre-emphasis |
US7586358B2 (en) * | 2006-07-05 | 2009-09-08 | Samsung Electronics Co., Ltd. | Level shifter and driving method |
US20080042722A1 (en) | 2006-08-15 | 2008-02-21 | Silicon Laboratories, Inc. | High speed level shifter circuit and circuit using same |
US7639059B1 (en) | 2007-09-12 | 2009-12-29 | National Semiconductor Corporation | Fast settling reference voltage buffer with wide reference range |
US20090153219A1 (en) * | 2007-12-17 | 2009-06-18 | Charles Qingle Wu | Replica bias circuit for high speed low voltage common mode driver |
US7777549B2 (en) | 2008-03-12 | 2010-08-17 | Toshiba Matsushita Display Technology Co., Ltd. | Level shifter circuit |
US20090315592A1 (en) | 2008-06-20 | 2009-12-24 | Fujitsu Limited | Preemphasis driver with replica bias |
US7880501B2 (en) | 2008-06-24 | 2011-02-01 | Samsung Electronics Co., Ltd. | Integrated circuit devices having level shifting circuits therein |
US7635990B1 (en) | 2008-07-18 | 2009-12-22 | Xilinx, Inc. | Methods and apparatus for implementing an output circuit |
US8058924B1 (en) | 2009-01-29 | 2011-11-15 | Xilinx, Inc. | Method and apparatus for a process, voltage, and temperature variation tolerant semiconductor device |
US8222954B1 (en) | 2009-01-29 | 2012-07-17 | Xilinx, Inc. | Method and apparatus for a process, voltage, and temperature variation tolerant semiconductor device |
US20100259303A1 (en) | 2009-04-09 | 2010-10-14 | Mediatek Inc. | Reference buffer circuit |
US7893720B2 (en) | 2009-07-18 | 2011-02-22 | Texas Instruments Incorporated | Bus low voltage differential signaling (BLVDS) circuit |
US8125245B2 (en) | 2010-06-21 | 2012-02-28 | Synopsys, Inc. | Circuitry for matching the up and down impedances of a voltage-mode transmitter |
Non-Patent Citations (12)
Title |
---|
Kim, et al.; A Large-Swing Transformer-Boosted Serial Link Transmitter With >VDD Swing; IEEE Journal of Solid-State Circuits; vol. 42; No. 5; pp. 1131-1142; May 2007. |
Kossel, et al.; A T-Coil-Enhanced 8.5 Gb/S High-Swing SST Transmitter in 65 Nm Bulk CMOS With <−16 Db Return Loss Over 10 Ghz Bandwidth; IEEE Journal Solid-State Circuits; vol. 43; No. 12; pp. 2905-2920; Dec. 2008. |
Kossel, et al.; A T-Coil-Enhanced 8.5 Gb/S High-Swing SST Transmitter in 65 Nm Bulk CMOS With <-16 Db Return Loss Over 10 Ghz Bandwidth; IEEE Journal Solid-State Circuits; vol. 43; No. 12; pp. 2905-2920; Dec. 2008. |
Meghelli, et. al.; A 10 Gb/S 5-Tap-DFE/4-Tap-FFE Transceiver in 90 Nm CMOS; IEEE Journal of Solid-State Circuits; vol. 41; No. 12; Dec. 2006. |
Payne, et. al.; A 6.25-Gb/S Binary Transceiver in 0.13-muM CMOS for Serial Data Transmission Across High Loss Legacy Backplane Channels; IEEE Journal. Solid-State Circuits; vol. 40; No. 12; pp. 2646-2657; Dec. 2005. |
Payne, et. al.; A 6.25-Gb/S Binary Transceiver in 0.13-μM CMOS for Serial Data Transmission Across High Loss Legacy Backplane Channels; IEEE Journal. Solid-State Circuits; vol. 40; No. 12; pp. 2646-2657; Dec. 2005. |
Saul, et. al.; Versatile High Voltage Level Shift and Driver for MEMS Applications; Electronics Letters; vol. 39; No. 2; pp. 185-186; Jan. 23, 2003. |
Serneels, et. al.; A High Speed, Low Voltage to High Voltage Level Shifter in Standard 1.2V 0.13 mum CMOS; 13th IEEE International Conference on Electronics, Circuits and Systems; pp. 668-671, 2006. |
Serneels, et. al.; A High Speed, Low Voltage to High Voltage Level Shifter in Standard 1.2V 0.13 μm CMOS; 13th IEEE International Conference on Electronics, Circuits and Systems; pp. 668-671, 2006. |
Texas Instruments, "Single-Ended 16-Channel/Differential 8-Channel CMOS Analog Multiplexers", SBFS018A, Jan. 1988-Revised 2003. * |
Texas Instruments, "Single-Ended 16-Channel/Differential 8-Channel CMOS Analog Multiplexers", SBFS018A, Jan. 1988—Revised 2003. * |
USPTO; Office Action dated Nov. 15, 2012, from related U.S. Appl. No. 12/288,881, filed Nov. 3, 2011. |
Cited By (12)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US9071243B2 (en) | 2011-06-30 | 2015-06-30 | Silicon Image, Inc. | Single ended configurable multi-mode driver |
US9240784B2 (en) | 2011-06-30 | 2016-01-19 | Lattice Semiconductor Corporation | Single-ended configurable multi-mode driver |
US9281969B2 (en) * | 2011-06-30 | 2016-03-08 | Silicon Image, Inc. | Configurable multi-dimensional driver and receiver |
US8779819B1 (en) * | 2012-04-30 | 2014-07-15 | Pmc-Sierra Us, Inc. | Transmitter output impedance calibration for output rise and fall time equalization and edge rate control |
US9497049B2 (en) | 2014-09-04 | 2016-11-15 | Qualcomm Incorporated | Wideband transmitter with high-frequency signal peaking |
CN106341116A (en) * | 2015-07-08 | 2017-01-18 | 恩智浦有限公司 | Level shifter and approach therefor |
EP3116128A3 (en) * | 2015-07-08 | 2017-04-19 | Nxp B.V. | Level shifter and approach therefor |
US9917588B2 (en) | 2015-07-08 | 2018-03-13 | Nxp B.V. | Level shifter and approach therefor |
US20190039091A1 (en) * | 2017-08-04 | 2019-02-07 | Texas Instruments Incorporated | Transducer interface pair impedance measurement |
US11247232B2 (en) * | 2017-08-04 | 2022-02-15 | Texas Instruments Incorporated | Transducer interface pair impedance measurement |
US10270448B1 (en) | 2018-05-16 | 2019-04-23 | Nxp B.V. | Level shifter circuit with transistor drive strength variation compensation |
US11121713B1 (en) | 2020-08-14 | 2021-09-14 | Analog Devices, Inc. | Boosted switch drivers for high-speed signal switching |
Also Published As
Publication number | Publication date |
---|---|
US8446173B1 (en) | 2013-05-21 |
US9148146B1 (en) | 2015-09-29 |
US8547140B1 (en) | 2013-10-01 |
US8988118B1 (en) | 2015-03-24 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US8988118B1 (en) | Apparatus and method for driving a transistor | |
US10033412B2 (en) | Impedance and swing control for voltage-mode driver | |
US9240784B2 (en) | Single-ended configurable multi-mode driver | |
US8624632B2 (en) | Sense amplifier-type latch circuits with static bias current for enhanced operating frequency | |
US7598788B2 (en) | Current-controlled CMOS (C3MOS) fully differential integrated delay cell with variable delay and high bandwidth | |
KR102279089B1 (en) | Impedance and swing control for voltage-mode drivers | |
US8878568B1 (en) | High-speed SSR transmit driver | |
GB2560867A (en) | High speed receivers circuits and methods | |
Yuan et al. | A 70 mW 25 Gb/s quarter-rate SerDes transmitter and receiver chipset with 40 dB of equalization in 65 nm CMOS technology | |
US7548094B2 (en) | Systems and methods for on-chip signaling | |
US7009425B1 (en) | Methods and apparatus for improving large signal performance for active shunt-peaked circuits | |
JP4957405B2 (en) | Signal waveform equalization circuit and reception circuit | |
Cheng et al. | A 32/16-Gb/s dual-mode pulsewidth modulation pre-emphasis (PWM-PE) transmitter with 30-dB loss compensation using a high-speed CML design methodology | |
Ayyagari et al. | Low power LVDS transmitter design and analysis | |
Maqbool et al. | EMI common-mode (CM) noise suppression from self-calibration of high-speed SST driver using on-chip process monitoring circuit | |
US10715358B1 (en) | Circuit for and method of receiving signals in an integrated circuit device | |
US20050088235A1 (en) | System and method for receiver equalization | |
Turker et al. | Design techniques for 32.75 Gb/s and 56Gb/s wireline transceivers in 16nm FinFET | |
Mathieu et al. | An AC coupled 10 Gb/s LVDS-compatible receiver with latched data biasing in 130 nm SiGe BiCMOS | |
Ukaegbu et al. | Perspective Chapter: Chip I/O Design Fundamentals, Methodologies and Challenges | |
Wang et al. | A 4-40 Gb/s PAM-4 transmitter with a hybrid driver in 65 nm CMOS technology |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
AS | Assignment |
Owner name: PMC-SIERRA, INC., CALIFORNIA Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:FAUCHER, JULIEN;VENDITTI, MICHAEL BEN;REEL/FRAME:027537/0668 Effective date: 20111108 |
|
AS | Assignment |
Owner name: BANK OF AMERICA, N.A., NORTH CAROLINA Free format text: SECURITY INTEREST IN PATENTS;ASSIGNORS:PMC-SIERRA, INC.;PMC-SIERRA US, INC.;WINTEGRA, INC.;REEL/FRAME:030947/0710 Effective date: 20130802 |
|
STCF | Information on status: patent grant |
Free format text: PATENTED CASE |
|
AS | Assignment |
Owner name: PMC-SIERRA, INC., CALIFORNIA Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:BANK OF AMERICA, N.A.;REEL/FRAME:037675/0129 Effective date: 20160115 Owner name: PMC-SIERRA US, INC., CALIFORNIA Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:BANK OF AMERICA, N.A.;REEL/FRAME:037675/0129 Effective date: 20160115 Owner name: WINTEGRA, INC., CALIFORNIA Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:BANK OF AMERICA, N.A.;REEL/FRAME:037675/0129 Effective date: 20160115 |
|
AS | Assignment |
Owner name: MORGAN STANLEY SENIOR FUNDING, INC., NEW YORK Free format text: PATENT SECURITY AGREEMENT;ASSIGNORS:MICROSEMI STORAGE SOLUTIONS, INC. (F/K/A PMC-SIERRA, INC.);MICROSEMI STORAGE SOLUTIONS (U.S.), INC. (F/K/A PMC-SIERRA US, INC.);REEL/FRAME:037689/0719 Effective date: 20160115 |
|
AS | Assignment |
Owner name: MICROSEMI STORAGE SOLUTIONS, INC., CALIFORNIA Free format text: CHANGE OF NAME;ASSIGNOR:PMC-SIERRA, INC.;REEL/FRAME:038381/0753 Effective date: 20160115 |
|
FPAY | Fee payment |
Year of fee payment: 4 |
|
AS | Assignment |
Owner name: MICROSEMI STORAGE SOLUTIONS (U.S.), INC., CALIFORN Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:MORGAN STANLEY SENIOR FUNDING, INC.;REEL/FRAME:046251/0271 Effective date: 20180529 Owner name: MICROSEMI STORAGE SOLUTIONS, INC., CALIFORNIA Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:MORGAN STANLEY SENIOR FUNDING, INC.;REEL/FRAME:046251/0271 Effective date: 20180529 |
|
AS | Assignment |
Owner name: JPMORGAN CHASE BANK, N.A., AS ADMINISTRATIVE AGENT, ILLINOIS Free format text: SECURITY INTEREST;ASSIGNORS:MICROCHIP TECHNOLOGY INCORPORATED;SILICON STORAGE TECHNOLOGY, INC.;ATMEL CORPORATION;AND OTHERS;REEL/FRAME:046426/0001 Effective date: 20180529 Owner name: JPMORGAN CHASE BANK, N.A., AS ADMINISTRATIVE AGENT Free format text: SECURITY INTEREST;ASSIGNORS:MICROCHIP TECHNOLOGY INCORPORATED;SILICON STORAGE TECHNOLOGY, INC.;ATMEL CORPORATION;AND OTHERS;REEL/FRAME:046426/0001 Effective date: 20180529 |
|
AS | Assignment |
Owner name: WELLS FARGO BANK, NATIONAL ASSOCIATION, AS NOTES COLLATERAL AGENT, CALIFORNIA Free format text: SECURITY INTEREST;ASSIGNORS:MICROCHIP TECHNOLOGY INCORPORATED;SILICON STORAGE TECHNOLOGY, INC.;ATMEL CORPORATION;AND OTHERS;REEL/FRAME:047103/0206 Effective date: 20180914 Owner name: WELLS FARGO BANK, NATIONAL ASSOCIATION, AS NOTES C Free format text: SECURITY INTEREST;ASSIGNORS:MICROCHIP TECHNOLOGY INCORPORATED;SILICON STORAGE TECHNOLOGY, INC.;ATMEL CORPORATION;AND OTHERS;REEL/FRAME:047103/0206 Effective date: 20180914 |
|
AS | Assignment |
Owner name: JPMORGAN CHASE BANK, N.A., AS ADMINISTRATIVE AGENT, DELAWARE Free format text: SECURITY INTEREST;ASSIGNORS:MICROCHIP TECHNOLOGY INC.;SILICON STORAGE TECHNOLOGY, INC.;ATMEL CORPORATION;AND OTHERS;REEL/FRAME:053311/0305 Effective date: 20200327 |
|
AS | Assignment |
Owner name: SILICON STORAGE TECHNOLOGY, INC., ARIZONA Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:JPMORGAN CHASE BANK, N.A, AS ADMINISTRATIVE AGENT;REEL/FRAME:053466/0011 Effective date: 20200529 Owner name: ATMEL CORPORATION, ARIZONA Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:JPMORGAN CHASE BANK, N.A, AS ADMINISTRATIVE AGENT;REEL/FRAME:053466/0011 Effective date: 20200529 Owner name: MICROSEMI STORAGE SOLUTIONS, INC., ARIZONA Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:JPMORGAN CHASE BANK, N.A, AS ADMINISTRATIVE AGENT;REEL/FRAME:053466/0011 Effective date: 20200529 Owner name: MICROSEMI CORPORATION, CALIFORNIA Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:JPMORGAN CHASE BANK, N.A, AS ADMINISTRATIVE AGENT;REEL/FRAME:053466/0011 Effective date: 20200529 Owner name: MICROCHIP TECHNOLOGY INC., ARIZONA Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:JPMORGAN CHASE BANK, N.A, AS ADMINISTRATIVE AGENT;REEL/FRAME:053466/0011 Effective date: 20200529 |
|
AS | Assignment |
Owner name: WELLS FARGO BANK, NATIONAL ASSOCIATION, MINNESOTA Free format text: SECURITY INTEREST;ASSIGNORS:MICROCHIP TECHNOLOGY INC.;SILICON STORAGE TECHNOLOGY, INC.;ATMEL CORPORATION;AND OTHERS;REEL/FRAME:053468/0705 Effective date: 20200529 |
|
AS | Assignment |
Owner name: WELLS FARGO BANK, NATIONAL ASSOCIATION, AS COLLATERAL AGENT, MINNESOTA Free format text: SECURITY INTEREST;ASSIGNORS:MICROCHIP TECHNOLOGY INCORPORATED;SILICON STORAGE TECHNOLOGY, INC.;ATMEL CORPORATION;AND OTHERS;REEL/FRAME:055671/0612 Effective date: 20201217 |
|
AS | Assignment |
Owner name: WELLS FARGO BANK, NATIONAL ASSOCIATION, AS NOTES COLLATERAL AGENT, MINNESOTA Free format text: SECURITY INTEREST;ASSIGNORS:MICROCHIP TECHNOLOGY INCORPORATED;SILICON STORAGE TECHNOLOGY, INC.;ATMEL CORPORATION;AND OTHERS;REEL/FRAME:057935/0474 Effective date: 20210528 |
|
MAFP | Maintenance fee payment |
Free format text: PAYMENT OF MAINTENANCE FEE, 8TH YEAR, LARGE ENTITY (ORIGINAL EVENT CODE: M1552); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY Year of fee payment: 8 |
|
AS | Assignment |
Owner name: MICROSEMI STORAGE SOLUTIONS, INC., ARIZONA Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:JPMORGAN CHASE BANK, N.A., AS ADMINISTRATIVE AGENT;REEL/FRAME:059333/0222 Effective date: 20220218 Owner name: MICROSEMI CORPORATION, ARIZONA Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:JPMORGAN CHASE BANK, N.A., AS ADMINISTRATIVE AGENT;REEL/FRAME:059333/0222 Effective date: 20220218 Owner name: ATMEL CORPORATION, ARIZONA Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:JPMORGAN CHASE BANK, N.A., AS ADMINISTRATIVE AGENT;REEL/FRAME:059333/0222 Effective date: 20220218 Owner name: SILICON STORAGE TECHNOLOGY, INC., ARIZONA Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:JPMORGAN CHASE BANK, N.A., AS ADMINISTRATIVE AGENT;REEL/FRAME:059333/0222 Effective date: 20220218 Owner name: MICROCHIP TECHNOLOGY INCORPORATED, ARIZONA Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:JPMORGAN CHASE BANK, N.A., AS ADMINISTRATIVE AGENT;REEL/FRAME:059333/0222 Effective date: 20220218 |
|
AS | Assignment |
Owner name: MICROSEMI STORAGE SOLUTIONS, INC., ARIZONA Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:WELLS FARGO BANK, NATIONAL ASSOCIATION, AS NOTES COLLATERAL AGENT;REEL/FRAME:059358/0001 Effective date: 20220228 Owner name: MICROSEMI CORPORATION, ARIZONA Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:WELLS FARGO BANK, NATIONAL ASSOCIATION, AS NOTES COLLATERAL AGENT;REEL/FRAME:059358/0001 Effective date: 20220228 Owner name: ATMEL CORPORATION, ARIZONA Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:WELLS FARGO BANK, NATIONAL ASSOCIATION, AS NOTES COLLATERAL AGENT;REEL/FRAME:059358/0001 Effective date: 20220228 Owner name: SILICON STORAGE TECHNOLOGY, INC., ARIZONA Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:WELLS FARGO BANK, NATIONAL ASSOCIATION, AS NOTES COLLATERAL AGENT;REEL/FRAME:059358/0001 Effective date: 20220228 Owner name: MICROCHIP TECHNOLOGY INCORPORATED, ARIZONA Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:WELLS FARGO BANK, NATIONAL ASSOCIATION, AS NOTES COLLATERAL AGENT;REEL/FRAME:059358/0001 Effective date: 20220228 |
|
AS | Assignment |
Owner name: MICROSEMI STORAGE SOLUTIONS, INC., ARIZONA Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:WELLS FARGO BANK, NATIONAL ASSOCIATION, AS NOTES COLLATERAL AGENT;REEL/FRAME:059863/0400 Effective date: 20220228 Owner name: MICROSEMI CORPORATION, ARIZONA Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:WELLS FARGO BANK, NATIONAL ASSOCIATION, AS NOTES COLLATERAL AGENT;REEL/FRAME:059863/0400 Effective date: 20220228 Owner name: ATMEL CORPORATION, ARIZONA Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:WELLS FARGO BANK, NATIONAL ASSOCIATION, AS NOTES COLLATERAL AGENT;REEL/FRAME:059863/0400 Effective date: 20220228 Owner name: SILICON STORAGE TECHNOLOGY, INC., ARIZONA Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:WELLS FARGO BANK, NATIONAL ASSOCIATION, AS NOTES COLLATERAL AGENT;REEL/FRAME:059863/0400 Effective date: 20220228 Owner name: MICROCHIP TECHNOLOGY INCORPORATED, ARIZONA Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:WELLS FARGO BANK, NATIONAL ASSOCIATION, AS NOTES COLLATERAL AGENT;REEL/FRAME:059863/0400 Effective date: 20220228 |
|
AS | Assignment |
Owner name: MICROSEMI STORAGE SOLUTIONS, INC., ARIZONA Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:WELLS FARGO BANK, NATIONAL ASSOCIATION, AS NOTES COLLATERAL AGENT;REEL/FRAME:059363/0001 Effective date: 20220228 Owner name: MICROSEMI CORPORATION, ARIZONA Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:WELLS FARGO BANK, NATIONAL ASSOCIATION, AS NOTES COLLATERAL AGENT;REEL/FRAME:059363/0001 Effective date: 20220228 Owner name: ATMEL CORPORATION, ARIZONA Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:WELLS FARGO BANK, NATIONAL ASSOCIATION, AS NOTES COLLATERAL AGENT;REEL/FRAME:059363/0001 Effective date: 20220228 Owner name: SILICON STORAGE TECHNOLOGY, INC., ARIZONA Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:WELLS FARGO BANK, NATIONAL ASSOCIATION, AS NOTES COLLATERAL AGENT;REEL/FRAME:059363/0001 Effective date: 20220228 Owner name: MICROCHIP TECHNOLOGY INCORPORATED, ARIZONA Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:WELLS FARGO BANK, NATIONAL ASSOCIATION, AS NOTES COLLATERAL AGENT;REEL/FRAME:059363/0001 Effective date: 20220228 |
|
AS | Assignment |
Owner name: MICROSEMI STORAGE SOLUTIONS, INC., ARIZONA Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:WELLS FARGO BANK, NATIONAL ASSOCIATION, AS NOTES COLLATERAL AGENT;REEL/FRAME:060894/0437 Effective date: 20220228 Owner name: MICROSEMI CORPORATION, ARIZONA Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:WELLS FARGO BANK, NATIONAL ASSOCIATION, AS NOTES COLLATERAL AGENT;REEL/FRAME:060894/0437 Effective date: 20220228 Owner name: ATMEL CORPORATION, ARIZONA Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:WELLS FARGO BANK, NATIONAL ASSOCIATION, AS NOTES COLLATERAL AGENT;REEL/FRAME:060894/0437 Effective date: 20220228 Owner name: SILICON STORAGE TECHNOLOGY, INC., ARIZONA Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:WELLS FARGO BANK, NATIONAL ASSOCIATION, AS NOTES COLLATERAL AGENT;REEL/FRAME:060894/0437 Effective date: 20220228 Owner name: MICROCHIP TECHNOLOGY INCORPORATED, ARIZONA Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:WELLS FARGO BANK, NATIONAL ASSOCIATION, AS NOTES COLLATERAL AGENT;REEL/FRAME:060894/0437 Effective date: 20220228 |