US8237279B2 - Collar structure around solder balls that connect semiconductor die to semiconductor chip package substrate - Google Patents
Collar structure around solder balls that connect semiconductor die to semiconductor chip package substrate Download PDFInfo
- Publication number
- US8237279B2 US8237279B2 US12/879,602 US87960210A US8237279B2 US 8237279 B2 US8237279 B2 US 8237279B2 US 87960210 A US87960210 A US 87960210A US 8237279 B2 US8237279 B2 US 8237279B2
- Authority
- US
- United States
- Prior art keywords
- conductive layer
- solder balls
- semiconductor die
- conductive
- perimeter
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Expired - Fee Related, expires
Links
- 239000004065 semiconductor Substances 0.000 title claims abstract description 113
- 229910000679 solder Inorganic materials 0.000 title claims abstract description 80
- 239000000758 substrate Substances 0.000 title claims abstract description 14
- 229920000642 polymer Polymers 0.000 claims description 24
- UMIVXZPTRXBADB-UHFFFAOYSA-N benzocyclobutene Chemical compound C1=CC=C2CCC2=C1 UMIVXZPTRXBADB-UHFFFAOYSA-N 0.000 claims description 23
- 239000004642 Polyimide Substances 0.000 claims description 17
- 229920001721 polyimide Polymers 0.000 claims description 17
- 238000005272 metallurgy Methods 0.000 claims description 4
- 238000000034 method Methods 0.000 description 28
- 230000008569 process Effects 0.000 description 24
- 238000002161 passivation Methods 0.000 description 22
- 230000035882 stress Effects 0.000 description 15
- 229920002120 photoresistant polymer Polymers 0.000 description 14
- 239000000463 material Substances 0.000 description 12
- 229910052751 metal Inorganic materials 0.000 description 11
- 239000002184 metal Substances 0.000 description 11
- 235000012431 wafers Nutrition 0.000 description 10
- 230000004888 barrier function Effects 0.000 description 9
- 239000004020 conductor Substances 0.000 description 9
- 230000008646 thermal stress Effects 0.000 description 9
- 230000015572 biosynthetic process Effects 0.000 description 8
- 238000005755 formation reaction Methods 0.000 description 8
- 239000010949 copper Substances 0.000 description 7
- ATJFFYVFTNAWJD-UHFFFAOYSA-N Tin Chemical compound [Sn] ATJFFYVFTNAWJD-UHFFFAOYSA-N 0.000 description 5
- 238000005382 thermal cycling Methods 0.000 description 5
- VYPSYNLAJGMNEJ-UHFFFAOYSA-N Silicium dioxide Chemical compound O=[Si]=O VYPSYNLAJGMNEJ-UHFFFAOYSA-N 0.000 description 4
- 238000005530 etching Methods 0.000 description 4
- 230000008570 general process Effects 0.000 description 4
- 239000000203 mixture Substances 0.000 description 4
- 238000005240 physical vapour deposition Methods 0.000 description 4
- RYGMFSIKBFXOCR-UHFFFAOYSA-N Copper Chemical compound [Cu] RYGMFSIKBFXOCR-UHFFFAOYSA-N 0.000 description 3
- PXHVJJICTQNCMI-UHFFFAOYSA-N Nickel Chemical compound [Ni] PXHVJJICTQNCMI-UHFFFAOYSA-N 0.000 description 3
- 239000011358 absorbing material Substances 0.000 description 3
- 229910045601 alloy Inorganic materials 0.000 description 3
- 239000000956 alloy Substances 0.000 description 3
- 229910052802 copper Inorganic materials 0.000 description 3
- 229910052581 Si3N4 Inorganic materials 0.000 description 2
- 229910052782 aluminium Inorganic materials 0.000 description 2
- XAGFODPZIPBFFR-UHFFFAOYSA-N aluminium Chemical compound [Al] XAGFODPZIPBFFR-UHFFFAOYSA-N 0.000 description 2
- 230000000903 blocking effect Effects 0.000 description 2
- 239000007795 chemical reaction product Substances 0.000 description 2
- 238000005229 chemical vapour deposition Methods 0.000 description 2
- 238000001723 curing Methods 0.000 description 2
- 239000003989 dielectric material Substances 0.000 description 2
- 238000000866 electrolytic etching Methods 0.000 description 2
- 238000009713 electroplating Methods 0.000 description 2
- 239000012212 insulator Substances 0.000 description 2
- 150000002739 metals Chemical class 0.000 description 2
- 238000012986 modification Methods 0.000 description 2
- 230000004048 modification Effects 0.000 description 2
- 238000000059 patterning Methods 0.000 description 2
- 239000000047 product Substances 0.000 description 2
- 235000012239 silicon dioxide Nutrition 0.000 description 2
- 239000000377 silicon dioxide Substances 0.000 description 2
- HQVNEWCFYHHQES-UHFFFAOYSA-N silicon nitride Chemical compound N12[Si]34N5[Si]62N3[Si]51N64 HQVNEWCFYHHQES-UHFFFAOYSA-N 0.000 description 2
- 238000001039 wet etching Methods 0.000 description 2
- BQCADISMDOOEFD-UHFFFAOYSA-N Silver Chemical compound [Ag] BQCADISMDOOEFD-UHFFFAOYSA-N 0.000 description 1
- JWVAUCBYEDDGAD-UHFFFAOYSA-N bismuth tin Chemical compound [Sn].[Bi] JWVAUCBYEDDGAD-UHFFFAOYSA-N 0.000 description 1
- 239000003990 capacitor Substances 0.000 description 1
- 239000000919 ceramic Substances 0.000 description 1
- 238000009792 diffusion process Methods 0.000 description 1
- 230000009977 dual effect Effects 0.000 description 1
- RHZWSUVWRRXEJF-UHFFFAOYSA-N indium tin Chemical compound [In].[Sn] RHZWSUVWRRXEJF-UHFFFAOYSA-N 0.000 description 1
- 239000013067 intermediate product Substances 0.000 description 1
- 230000008018 melting Effects 0.000 description 1
- 238000002844 melting Methods 0.000 description 1
- 229910052759 nickel Inorganic materials 0.000 description 1
- 238000004806 packaging method and process Methods 0.000 description 1
- 239000004033 plastic Substances 0.000 description 1
- 229910052709 silver Inorganic materials 0.000 description 1
- 239000004332 silver Substances 0.000 description 1
- MAKDTFFYCIMFQP-UHFFFAOYSA-N titanium tungsten Chemical compound [Ti].[W] MAKDTFFYCIMFQP-UHFFFAOYSA-N 0.000 description 1
Images
Classifications
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L24/02—Bonding areas ; Manufacturing methods related thereto
- H01L24/03—Manufacturing methods
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L24/02—Bonding areas ; Manufacturing methods related thereto
- H01L24/04—Structure, shape, material or disposition of the bonding areas prior to the connecting process
- H01L24/05—Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L24/10—Bump connectors ; Manufacturing methods related thereto
- H01L24/11—Manufacturing methods
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L24/10—Bump connectors ; Manufacturing methods related thereto
- H01L24/12—Structure, shape, material or disposition of the bump connectors prior to the connecting process
- H01L24/13—Structure, shape, material or disposition of the bump connectors prior to the connecting process of an individual bump connector
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/02—Bonding areas; Manufacturing methods related thereto
- H01L2224/0212—Auxiliary members for bonding areas, e.g. spacers
- H01L2224/02122—Auxiliary members for bonding areas, e.g. spacers being formed on the semiconductor or solid-state body
- H01L2224/02123—Auxiliary members for bonding areas, e.g. spacers being formed on the semiconductor or solid-state body inside the bonding area
- H01L2224/02125—Reinforcing structures
- H01L2224/02126—Collar structures
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/02—Bonding areas; Manufacturing methods related thereto
- H01L2224/03—Manufacturing methods
- H01L2224/034—Manufacturing methods by blanket deposition of the material of the bonding area
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/02—Bonding areas; Manufacturing methods related thereto
- H01L2224/03—Manufacturing methods
- H01L2224/036—Manufacturing methods by patterning a pre-deposited material
- H01L2224/03622—Manufacturing methods by patterning a pre-deposited material using masks
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/02—Bonding areas; Manufacturing methods related thereto
- H01L2224/03—Manufacturing methods
- H01L2224/039—Methods of manufacturing bonding areas involving a specific sequence of method steps
- H01L2224/03912—Methods of manufacturing bonding areas involving a specific sequence of method steps the bump being used as a mask for patterning the bonding area
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/02—Bonding areas; Manufacturing methods related thereto
- H01L2224/04—Structure, shape, material or disposition of the bonding areas prior to the connecting process
- H01L2224/0401—Bonding areas specifically adapted for bump connectors, e.g. under bump metallisation [UBM]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/02—Bonding areas; Manufacturing methods related thereto
- H01L2224/04—Structure, shape, material or disposition of the bonding areas prior to the connecting process
- H01L2224/05—Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
- H01L2224/05001—Internal layers
- H01L2224/0502—Disposition
- H01L2224/05026—Disposition the internal layer being disposed in a recess of the surface
- H01L2224/05027—Disposition the internal layer being disposed in a recess of the surface the internal layer extending out of an opening
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/02—Bonding areas; Manufacturing methods related thereto
- H01L2224/04—Structure, shape, material or disposition of the bonding areas prior to the connecting process
- H01L2224/05—Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
- H01L2224/05001—Internal layers
- H01L2224/05099—Material
- H01L2224/051—Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof
- H01L2224/05117—Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof the principal constituent melting at a temperature of greater than or equal to 400°C and less than 950°C
- H01L2224/05124—Aluminium [Al] as principal constituent
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/02—Bonding areas; Manufacturing methods related thereto
- H01L2224/04—Structure, shape, material or disposition of the bonding areas prior to the connecting process
- H01L2224/05—Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
- H01L2224/05001—Internal layers
- H01L2224/05099—Material
- H01L2224/051—Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof
- H01L2224/05138—Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof the principal constituent melting at a temperature of greater than or equal to 950°C and less than 1550°C
- H01L2224/05147—Copper [Cu] as principal constituent
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/02—Bonding areas; Manufacturing methods related thereto
- H01L2224/04—Structure, shape, material or disposition of the bonding areas prior to the connecting process
- H01L2224/05—Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
- H01L2224/05001—Internal layers
- H01L2224/05099—Material
- H01L2224/051—Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof
- H01L2224/05163—Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof the principal constituent melting at a temperature of greater than 1550°C
- H01L2224/05166—Titanium [Ti] as principal constituent
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/02—Bonding areas; Manufacturing methods related thereto
- H01L2224/04—Structure, shape, material or disposition of the bonding areas prior to the connecting process
- H01L2224/05—Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
- H01L2224/0554—External layer
- H01L2224/0556—Disposition
- H01L2224/05571—Disposition the external layer being disposed in a recess of the surface
- H01L2224/05572—Disposition the external layer being disposed in a recess of the surface the external layer extending out of an opening
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/02—Bonding areas; Manufacturing methods related thereto
- H01L2224/04—Structure, shape, material or disposition of the bonding areas prior to the connecting process
- H01L2224/05—Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
- H01L2224/0554—External layer
- H01L2224/05599—Material
- H01L2224/056—Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof
- H01L2224/05638—Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof the principal constituent melting at a temperature of greater than or equal to 950°C and less than 1550°C
- H01L2224/05655—Nickel [Ni] as principal constituent
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/02—Bonding areas; Manufacturing methods related thereto
- H01L2224/04—Structure, shape, material or disposition of the bonding areas prior to the connecting process
- H01L2224/05—Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
- H01L2224/0554—External layer
- H01L2224/05599—Material
- H01L2224/056—Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof
- H01L2224/05663—Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof the principal constituent melting at a temperature of greater than 1550°C
- H01L2224/05671—Chromium [Cr] as principal constituent
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/10—Bump connectors; Manufacturing methods related thereto
- H01L2224/1012—Auxiliary members for bump connectors, e.g. spacers
- H01L2224/10122—Auxiliary members for bump connectors, e.g. spacers being formed on the semiconductor or solid-state body to be connected
- H01L2224/10125—Reinforcing structures
- H01L2224/10126—Bump collar
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/10—Bump connectors; Manufacturing methods related thereto
- H01L2224/11—Manufacturing methods
- H01L2224/114—Manufacturing methods by blanket deposition of the material of the bump connector
- H01L2224/1146—Plating
- H01L2224/11462—Electroplating
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/10—Bump connectors; Manufacturing methods related thereto
- H01L2224/11—Manufacturing methods
- H01L2224/1147—Manufacturing methods using a lift-off mask
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/10—Bump connectors; Manufacturing methods related thereto
- H01L2224/12—Structure, shape, material or disposition of the bump connectors prior to the connecting process
- H01L2224/13—Structure, shape, material or disposition of the bump connectors prior to the connecting process of an individual bump connector
- H01L2224/13001—Core members of the bump connector
- H01L2224/13005—Structure
- H01L2224/13007—Bump connector smaller than the underlying bonding area, e.g. than the under bump metallisation [UBM]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/10—Bump connectors; Manufacturing methods related thereto
- H01L2224/12—Structure, shape, material or disposition of the bump connectors prior to the connecting process
- H01L2224/13—Structure, shape, material or disposition of the bump connectors prior to the connecting process of an individual bump connector
- H01L2224/13001—Core members of the bump connector
- H01L2224/1302—Disposition
- H01L2224/13022—Disposition the bump connector being at least partially embedded in the surface
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/10—Bump connectors; Manufacturing methods related thereto
- H01L2224/12—Structure, shape, material or disposition of the bump connectors prior to the connecting process
- H01L2224/13—Structure, shape, material or disposition of the bump connectors prior to the connecting process of an individual bump connector
- H01L2224/13001—Core members of the bump connector
- H01L2224/13099—Material
- H01L2224/131—Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/10—Bump connectors; Manufacturing methods related thereto
- H01L2224/12—Structure, shape, material or disposition of the bump connectors prior to the connecting process
- H01L2224/13—Structure, shape, material or disposition of the bump connectors prior to the connecting process of an individual bump connector
- H01L2224/13001—Core members of the bump connector
- H01L2224/13099—Material
- H01L2224/131—Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof
- H01L2224/13101—Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof the principal constituent melting at a temperature of less than 400°C
- H01L2224/13111—Tin [Sn] as principal constituent
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/10—Bump connectors; Manufacturing methods related thereto
- H01L2224/15—Structure, shape, material or disposition of the bump connectors after the connecting process
- H01L2224/16—Structure, shape, material or disposition of the bump connectors after the connecting process of an individual bump connector
- H01L2224/161—Disposition
- H01L2224/16151—Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive
- H01L2224/16221—Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked
- H01L2224/16225—Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/10—Bump connectors; Manufacturing methods related thereto
- H01L2224/15—Structure, shape, material or disposition of the bump connectors after the connecting process
- H01L2224/16—Structure, shape, material or disposition of the bump connectors after the connecting process of an individual bump connector
- H01L2224/161—Disposition
- H01L2224/16151—Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive
- H01L2224/16221—Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked
- H01L2224/16225—Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation
- H01L2224/16227—Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation the bump connector connecting to a bond pad of the item
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/0001—Technical content checked by a classifier
- H01L2924/00013—Fully indexed content
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/0001—Technical content checked by a classifier
- H01L2924/00014—Technical content checked by a classifier the subject-matter covered by the group, the symbol of which is combined with the symbol of this group, being disclosed without further technical details
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01029—Copper [Cu]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/10—Details of semiconductor or other solid state devices to be connected
- H01L2924/11—Device type
- H01L2924/14—Integrated circuits
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/30—Technical effects
- H01L2924/35—Mechanical effects
- H01L2924/351—Thermal stress
Definitions
- Embodiments of the present invention relate generally to semiconductor chip packaging, and more specifically to a collar structure placed around solder balls used to connect a semiconductor die to a semiconductor chip package substrate.
- solder balls are attached to respective bond pads on the die.
- the semiconductor die is then placed onto the semiconductor chip package substrate.
- An anneal is performed to join the solder balls on the semiconductor die to respective bond pads on the semiconductor chip package substrate.
- CTE coefficients of thermal expansion
- a packaged semiconductor device comprises a semiconductor chip package substrate, a plurality of solder balls and a semiconductor die having a plurality of conductive bond pads formed upon a top surface of the semiconductor die that respectively receive the plurality of solder balls to connect the semiconductor die to the semiconductor chip package substrate.
- the packaged semiconductor device further comprises a first non-conductive layer disposed over the semiconductor die and the plurality of conductive bond pads. The first non-conductive layer is disposed over the entire surface of the semiconductor die and underneath the plurality of solder balls.
- the packaged semiconductor device further comprises a second non-conductive layer disposed over a portion of the first non-conductive layer and underneath each of the plurality of solder balls, wherein the second non-conductive layer extends underneath each of the plurality of solder balls.
- the second non-conductive layer extends beyond the perimeter of each of the plurality of solder balls to form a collar therearound.
- FIG. 1 shows a cross-sectional view of a packaged semiconductor device in which embodiments of the present invention may be utilized
- FIG. 2 shows a cross-sectional view of a semiconductor structure according to one embodiment of the present invention
- FIGS. 3-8 show the general process flow of forming the semiconductor structure depicted in FIG. 2 according to one embodiment of the present invention.
- FIGS. 9-14 show the general process flow of forming the semiconductor structure depicted in FIG. 2 according to another embodiment of the present invention.
- FIG. 1 shows a cross-sectional view of a packaged semiconductor device 100 in which embodiments of the present invention may be utilized.
- Packaged semiconductor device 100 includes a semiconductor chip package substrate 120 and a semiconductor die 140 having plurality of solder balls (e.g., controlled collapse chip connection (C4) contacts) 160 attached to a surface of the die that connect to respective bond pads (not shown) disposed on a surface of semiconductor chip package substrate 120 to form a metallurgical joint.
- Plurality of solder balls 160 may be any solderable material that can include, but is not limited to, material having tin and lead, tin without lead, tin with a residual of copper or silver, tin bismuth, tin indium, etc.
- CTE coefficients of thermal expansion
- semiconductor die 140 typically, there is a high degree of mismatch between the coefficients of thermal expansion (CTE) between solder balls 160 , semiconductor die 140 and semiconductor chip package substrate 120 .
- CTE coefficients of thermal expansion
- One approach that has been used to reduce the formation of thermal stresses during thermal cycling is to place a passivation layer (e.g., a compliant material with a relatively low modulus), such as polyimide or benzocyclobutene (BCB), between solder balls 160 and the bond pads used to couple the balls to semiconductor die 140 .
- a passivation layer e.g., a compliant material with a relatively low modulus
- BCB benzocyclobutene
- solder balls 160 is primarily responsible for the thermal stresses.
- One approach to dealing with the stresses around the perimeter of solder balls 160 is to make the passivation layer thicker across semiconductor die 140 so that these stresses are reduced.
- the semiconductor wafer from which semiconductor die 140 is processed may become stressed and subsequently warped due to the increased thickness. If the semiconductor wafer becomes warped, then it cannot be processed by semiconductor handler tools, and thus the semiconductor dies on the wafer cannot be processed. Therefore, there is a limit as to how thick the passivation layer can be made.
- Embodiments of the present invention as illustrated in FIGS. 2-14 have solved the concern associated with thermal stresses occurring at the perimeter of the solder balls, and the dilemma associated with using a passivation layer (e.g., polyimide or BCB) to absorb stresses that is not too thick to cause warping of the semiconductor wafers.
- a passivation layer e.g., polyimide or BCB
- embodiments of the present invention place a collar around the solder balls to provide a fixed stress cushioning layer underneath the perimeter of the balls that reduces stress therearound.
- another stress cushioning layer is disposed underneath the collars to passivate the entire surface of the semiconductor die.
- the collars and stress cushioning layer disposed underneath the collars relieve stress at the perimeters of the solder balls without increasing global stress (e.g., warping) on the semiconductor wafer from which the semiconductor die is processed.
- FIG. 2 shows a cross-sectional view of a semiconductor structure 200 according to one embodiment of the present invention that can be used as part of packaged semiconductor device 100 depicted in FIG. 1 .
- solder ball 160 and semiconductor die 140 are flipped from their position depicted in FIG. 1 .
- FIG. 2 only shows a specific portion of semiconductor structure 200 .
- semiconductor structure 200 extends to the left and to the right of the portion shown in FIG. 2 .
- there will be additional solder balls 160 and likewise underfill materials, which are described below, that are positioned between the solder balls 160 and semiconductor die 140 .
- semiconductor structure 200 comprises a semiconductor die 140 that may have various circuit components (not shown) integrated therein that are connected through internal signal lines (not shown).
- Metal line 205 represents the last metal line in semiconductor die 140 that provides electrical connection to the other circuit components (e.g., transistors, capacitors, resistors, etc.) in the die.
- a passivation layer 210 is formed on a surface of semiconductor die 140 .
- Passivation layer 210 comprises dielectric layers 215 , 220 , and 225 .
- dielectric layers 215 and 225 can comprise silicon nitride, while dielectric layer 220 can comprise silicon dioxide.
- a conductive bond pad 230 is formed upon passivation layer 210 to attach to solder ball 160 .
- conductive bond pad 230 may be an electrically conductive material such as aluminum.
- first non-conductive layer 235 is disposed over passivation layer 210 and conductive bond pad 230 . As shown in FIG. 2 , first non-conductive layer 235 is disposed over the entire surface of passivation layer 210 and conductive bond pad 230 and underneath solder ball 160 .
- first non-conductive layer 235 comprises a polymer.
- the polymer may be selected from the group consisting of polyimide or BCB.
- Polyimide can be photosensitive polyimide (PSPI) or non-photosensitive polyimide.
- BCB can be photosensitive BCB or non-photosensitive BCB.
- first non-conductive layer 235 may have a thickness that ranges from about 1 micron to about 50 microns. In another embodiment, first non-conductive layer 235 may have a thickness that ranges from about 5 microns to about 15 microns.
- Semiconductor structure 200 further includes another passivation layer referred to herein as a second non-conductive layer 240 disposed over a portion of first non-conductive layer 235 and underneath solder ball 160 .
- second non-conductive layer 240 extends underneath solder ball 160 to slightly beyond a perimeter thereof.
- second non-conductive layer 240 comprises a polymer.
- the polymer may be selected from the group consisting of polyimide or BCB.
- Polyimide can be photosensitive polyimide (PSPI) or non-photosensitive polyimide.
- BCB can be photosensitive BCB or non-photosensitive BCB.
- second non-conductive layer 240 may have a thickness that ranges from about 1 micron to about 50 microns. In another embodiment, second non-conductive layer 240 may have a thickness that ranges from about 5 microns to about 15 microns. Those skilled in the art will recognize that additional layers of a non-conductive layer can be used in addition to second non-conductive layer 240 to form the collar around solder ball 160 .
- a via 245 extends upwardly from conductive bond pad 230 through first non-conductive layer 235 and second non-conductive layer 240 .
- via 245 may comprise a hole or trench formed by a conventional lithographic process.
- a ball limiting metallurgy layer (BLM) 250 is disposed in via 245 and extends upwardly therefrom along a top surface of second non-conductive layer 240 underneath solder ball 160 to a location that is approximately coincident with perimeter of the ball.
- the top surface of second non-conductive layer 240 extends slightly beyond the perimeter of the solder ball 160 and BLM layer 250 .
- the amount that second non-conductive layer 240 extends slightly beyond the perimeter of the solder ball 160 can range from about 0.1 um to about 50 um. Preferably, the amount can range from about 1 um to about 10 um.
- BLM layer 250 is provided against an internal wall surface of first non-conductive layer 235 and an internal wall surface of second non-conductive layer 240 .
- BLM layer 250 comprises barrier layers 255 and 260 .
- barrier layer 255 may comprise a titanium-tungsten (TiW) alloy diffusion barrier layer, while barrier layer 260 may comprise a copper-chrome copper (Cu/CrCu) layer.
- barrier layers 255 and 260 may be made from other materials.
- BLM layer 250 may have additional layers besides barrier layers 255 and 260 .
- a nickel (Ni) layer may be placed on top of the Cu/CrCu layer (i.e., barrier layer 260 ).
- FIG. 3-8 show the general process flow of forming semiconductor structure 200 depicted in FIG. 2 according to one embodiment of the present invention.
- first non-conductive layer 235 and second non-conductive layer 240 are formed from a photosensitive polymer (e.g., PSPI, and photosensitive BCB).
- the process starts at FIG. 3 with semiconductor die 140 and its various circuit components (not shown) integrated therein.
- semiconductor 140 is shown with last metal line 205 that provides electrical connection to the circuit components in the die.
- Metal line 205 can comprise an electrically conductive material such as copper.
- metal line 205 can be formed by a conventional dual damascene process.
- the electrically conductive layer is patterned to form conductive bond pad 230 upon passivation layer 210 as shown in FIG. 3 .
- the electrically conductive layer can be patterned to form conductive bond pad 230 by using lithographic and etching processes.
- first non-conductive layer 235 is formed over conductive bond pad 230 and the remaining surface of passivation layer 210 .
- first non-conductive layer 235 comprises a photosensitive polymer.
- the photosensitive polymer may be PSPI or photosensitive BCB.
- first non-conductive layer 235 can be formed by a conventional spin-on process.
- first non-conductive layer 235 may have a thickness that ranges from about 1 micron to about 50 microns. In another embodiment, first non-conductive layer 235 may have a thickness that ranges from about 5 microns to about 15 microns.
- a via opening 400 is formed in first non-conductive layer 235 such that a top surface 405 of the bond pad 230 is exposed to the surrounding ambient through the via opening.
- via opening 400 can be holes or trenches.
- via opening 400 can be formed by a conventional lithographic process. The structure that remains after forming via opening 400 is cured using a conventional curing technique.
- second non-conductive layer 240 is formed over first non-conductive layer 235 .
- second non-conductive layer 240 comprises a photosensitive polymer.
- the photosensitive polymer may PSPI or photosensitive BCB.
- second non-conductive layer 240 can be formed by a conventional spin-on process.
- second non-conductive layer 240 may have a thickness that ranges from about 1 micron to about 50 microns. In another embodiment, second non-conductive layer 240 may have a thickness that ranges from about 5 microns to about 15 microns.
- a via opening 500 is formed in first non-conductive layer 235 and second non-conductive layer 240 such that a top surface 405 of the bond pad 230 is exposed to the surrounding ambient through the via opening.
- via opening 500 can be holes or trenches.
- via opening 500 can be formed by a conventional lithographic process. The structure that remains after forming via opening 500 is cured using a conventional curing technique.
- BLM 250 is deposited over second non-conductive layer 240 and in via 500 ( FIG. 5 ), such that BLM 250 is deposited against internal sidewalls of first non-conductive layer 235 and second non-conductive layer 240 , and deposited on top surface 405 ( FIG. 4 ) of the bond pad 230 .
- BLM 250 may comprise a barrier layer such as a TiW alloy layer deposited on a Cu/CrCu layer.
- BLM 250 can be formed by a conventional PVD process.
- FIG. 7 shows the formation of solder ball 160 on the structure of FIG. 6 .
- a photoresist layer 700 is deposited over BLM 250 .
- photoresist layer 700 can be made of a photosensitive polymer.
- the photoresist material can be deposited over BLM 250 using conventional spin-on processing.
- photoresist layer 700 is patterned to form a hole therein. The patterning results in a final via opening (not shown FIG. 7 ) that is in alignment with the formed hole. In one embodiment, the photoresist layer 700 is patterned by a conventional lithographic process.
- the hole and final via opening are filled with an electrically conductive material resulting in an electrically conductive region 705 .
- the electrically conductive material used to form electrically conductive region 705 may comprise a mixture of tin and lead or a lead-free mixture of different metals.
- the hole and final via opening can be filled with the electrically conductive material by an electroplating technique.
- the remaining photoresist layer 700 is then removed from the structure shown in FIG. 7 .
- the remaining photoresist layer 700 can be removed by a wet etching process.
- BLM layer 250 is patterned so that it extends along the surface of second non-conductive layer 240 to a point that is slightly before an edge of second non-conductive layer.
- BLM layer 250 is patterned by a H 2 O 2 -based wet etch or dry etch process followed by electroetching using electrically conductive region 705 ( FIG. 7 ) as a blocking mask.
- electrically conductive region 705 ( FIG. 7 ) is heated and reshaped by a reflow process resulting in solder ball 160 on BLM region 250 .
- Solder ball 160 is electrically connected to metal line 205 through the final via 245 , BLM region 250 , and conductive bond pad 230 .
- a ball limiting metallurgy layer (BLM) 250 is disposed in via 245 and extends upwardly therefrom along a top surface of second non-conductive layer 240 underneath solder ball 160 to a location that is approximately coincident with perimeter of the ball.
- the top surface of second non-conductive layer 240 extends slightly beyond the perimeter of the solder ball 160 and BLM layer 250 .
- the amount that second non-conductive layer 240 extends slightly beyond the perimeter of the solder ball 160 can range from about 0.1 um to about 50 um. Preferably, the amount can range from about 1 um to about 10 um.
- first non-conductive layer 235 acts globally to passivate the entire surface of semiconductor die 140
- second non-conductive layer 240 in conjunction with BLM 250 act to form a collar around solder ball 160 which reduce stress around the perimeter of each ball. Because second non-conductive layer 240 and BLM 250 form a collar around each solder ball 160 , the total thickness of stress absorbing materials is kept to an amount that will not cause warping of the semiconductor wafers in which semiconductor die 140 is processed.
- FIG. 9-14 show the general process flow of forming the semiconductor structure depicted in FIG. 2 according to another embodiment of the present invention.
- semiconductor structure 200 of FIG. 2 has a first non-conductive layer 235 and a second non-conductive layer 240 formed from a polymer passivation material that is not photosensitive (e.g., non-photosensitive polyimide or non-photosensitive BCB).
- a polymer passivation material that is not photosensitive (e.g., non-photosensitive polyimide or non-photosensitive BCB).
- FIG. 9 The process of this embodiment starts at FIG. 9 , and like FIG. 3 , there is semiconductor die 140 and its various circuit components (not shown) integrated therein.
- Metal line 205 provides electrical connection to the circuit components in the die.
- Passivation layer 210 which comprises dielectric layers 215 , 220 , and 225 , is formed on top of semiconductor die 140 .
- Conductive bond pad 230 is formed upon passivation layer 210 .
- first non-conductive layer 235 is formed over conductive bond pad 230 and the remaining surface of passivation layer 210 .
- first non-conductive layer 235 comprises a polymer.
- the polymer may be a non-photosensitive polymer (e.g., non-photosensitive polyimide or non-photosensitive BCB).
- a resist material 1000 is deposited on first non-conductive layer 235 .
- a resist pattern is then applied to resist material 1000 , so that via opening 1010 can be formed in first non-conductive layer 235 , such that top surface 405 of the bond pad 230 is exposed to the surrounding ambient through the via opening.
- via opening 1010 is formed by a conventional etching technique. The structure that remains after forming via opening 1010 then undergoes a conventional strip resist (not shown).
- second non-conductive layer 240 is formed over first non-conductive layer 235 .
- second non-conductive layer 240 comprises a polymer.
- the polymer may be a non-photosensitive polymer (e.g., non-photosensitive polyimide or non-photosensitive BCB).
- a resist material 1100 is deposited on second non-conductive layer 240 .
- a resist pattern is then applied to resist material 1100 , so that via opening 1110 can be formed in first non-conductive layer 235 and second non-conductive layer 240 , such that top surface 405 of the bond pad 230 is exposed to the surrounding ambient through the via opening.
- via opening 1110 is formed by a conventional etching technique. The structure that remains after forming via opening 1110 then undergoes a conventional strip resist (not shown).
- FIG. 12 the structure of FIG. 11 is deposited with BLM 250 .
- BLM 250 is deposited over second non-conductive layer 240 and in via 1110 ( FIG. 11 ), such that BLM 250 is deposited against internal sidewalls of first non-conductive layer 235 and second non-conductive layer 240 , and deposited on surface 405 ( FIG. 10 ) of the bond pad 230 .
- BLM 250 may comprise a barrier layer such as a TiW alloy layer deposited on a Cu/CrCu layer.
- BLM 250 can be formed by a conventional PVD process.
- FIG. 13 shows the formation of solder ball 160 on the structure of FIG. 12 .
- a photoresist layer 700 is deposited over BLM 250 .
- photoresist layer 700 can be made of a photosensitive polymer.
- the photoresist material can be deposited over BLM 250 using conventional spin-on processing.
- photoresist layer 700 is patterned to form a hole therein. The patterning results in a final via opening (not shown FIG. 13 ) that is in alignment with the formed hole. In one embodiment, the photoresist layer 700 is patterned by a conventional lithographic process.
- the hole and final via opening are filled with an electrically conductive material resulting in an electrically conductive region 705 .
- the electrically conductive material used to form electrically conductive region 705 may comprise a mixture of tin and lead or a lead-free mixture of different metals.
- the hole and final via opening can be filled with the electrically conductive material by an electroplating technique.
- first non-conductive layer 235 acts globally to passivate the entire surface of semiconductor die 140
- second non-conductive layer 240 in conjunction with BLM 250 act to form a collar around solder ball 160 which reduce stress around the perimeter of each ball. Because second non-conductive layer 240 and BLM 250 form a collar around each solder ball 160 , the total thickness of stress absorbing materials is kept to an amount that will not cause warping of the semiconductor wafers in which semiconductor die 140 is processed.
Landscapes
- Engineering & Computer Science (AREA)
- Computer Hardware Design (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Power Engineering (AREA)
- Manufacturing & Machinery (AREA)
- Internal Circuitry In Semiconductor Integrated Circuit Devices (AREA)
Abstract
Description
Claims (20)
Priority Applications (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US12/879,602 US8237279B2 (en) | 2010-09-10 | 2010-09-10 | Collar structure around solder balls that connect semiconductor die to semiconductor chip package substrate |
Applications Claiming Priority (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US12/879,602 US8237279B2 (en) | 2010-09-10 | 2010-09-10 | Collar structure around solder balls that connect semiconductor die to semiconductor chip package substrate |
Publications (2)
Publication Number | Publication Date |
---|---|
US20120061832A1 US20120061832A1 (en) | 2012-03-15 |
US8237279B2 true US8237279B2 (en) | 2012-08-07 |
Family
ID=45805851
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US12/879,602 Expired - Fee Related US8237279B2 (en) | 2010-09-10 | 2010-09-10 | Collar structure around solder balls that connect semiconductor die to semiconductor chip package substrate |
Country Status (1)
Country | Link |
---|---|
US (1) | US8237279B2 (en) |
Cited By (3)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20130135074A1 (en) * | 2011-11-25 | 2013-05-30 | Sung Kwon Wi | Inductor and method for manufacturing the same |
US8994173B2 (en) | 2013-06-26 | 2015-03-31 | International Business Machines Corporation | Solder bump connection and method of making |
US9613921B2 (en) | 2013-10-18 | 2017-04-04 | Globalfoundries Inc. | Structure to prevent solder extrusion |
Families Citing this family (3)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US8916463B2 (en) * | 2012-09-06 | 2014-12-23 | International Business Machines Corporation | Wire bond splash containment |
US9754905B1 (en) * | 2016-10-13 | 2017-09-05 | International Business Machines Corporation | Final passivation for wafer level warpage and ULK stress reduction |
KR102634946B1 (en) | 2016-11-14 | 2024-02-07 | 삼성전자주식회사 | semiconductor chip |
Citations (8)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
EP0191434B1 (en) | 1985-02-15 | 1991-01-16 | International Business Machines Corporation | Improved solder connection between microelectronic chip and substrate and method of manufacture |
US5208066A (en) | 1989-03-18 | 1993-05-04 | Hitachi, Ltd. | Process of forming a patterned polyimide film and articles including such a film |
US5962918A (en) | 1997-10-14 | 1999-10-05 | Nec Corporation | Semiconductor device having simple protective structure and process of fabrication thereof |
US6521996B1 (en) * | 2000-06-30 | 2003-02-18 | Intel Corporation | Ball limiting metallurgy for input/outputs and methods of fabrication |
US6995037B2 (en) | 1999-08-06 | 2006-02-07 | Texas Instruments Incorporated | Structure and method of high performance two layer ball grid array substrate |
US20080054461A1 (en) | 2006-08-30 | 2008-03-06 | Dennis Lang | Reliable wafer-level chip-scale package solder bump structure in a packaged semiconductor device |
JP2009110991A (en) | 2007-10-26 | 2009-05-21 | Fujitsu Ltd | Semiconductor device and manufacturing method thereof |
US20090256257A1 (en) | 2008-04-14 | 2009-10-15 | Timothy Harrison Daubenspeck | Final via structures for bond pad-solder ball interconnections |
-
2010
- 2010-09-10 US US12/879,602 patent/US8237279B2/en not_active Expired - Fee Related
Patent Citations (8)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
EP0191434B1 (en) | 1985-02-15 | 1991-01-16 | International Business Machines Corporation | Improved solder connection between microelectronic chip and substrate and method of manufacture |
US5208066A (en) | 1989-03-18 | 1993-05-04 | Hitachi, Ltd. | Process of forming a patterned polyimide film and articles including such a film |
US5962918A (en) | 1997-10-14 | 1999-10-05 | Nec Corporation | Semiconductor device having simple protective structure and process of fabrication thereof |
US6995037B2 (en) | 1999-08-06 | 2006-02-07 | Texas Instruments Incorporated | Structure and method of high performance two layer ball grid array substrate |
US6521996B1 (en) * | 2000-06-30 | 2003-02-18 | Intel Corporation | Ball limiting metallurgy for input/outputs and methods of fabrication |
US20080054461A1 (en) | 2006-08-30 | 2008-03-06 | Dennis Lang | Reliable wafer-level chip-scale package solder bump structure in a packaged semiconductor device |
JP2009110991A (en) | 2007-10-26 | 2009-05-21 | Fujitsu Ltd | Semiconductor device and manufacturing method thereof |
US20090256257A1 (en) | 2008-04-14 | 2009-10-15 | Timothy Harrison Daubenspeck | Final via structures for bond pad-solder ball interconnections |
Non-Patent Citations (2)
Title |
---|
Numakura et al., "Micro BGA on Flex Circuits", Sep. 1995, pp. 608-619, Proceedings of the 1995 International Electronics Packaging Conference, Inspect # 06237133, Abstract Only. |
Schueller, "Reliability Results for a Wire Bondable Tape Ball Grid Array Package", Sep. 1996, pp. 12-16, vol. 1, Proceedings of Surface Mount International. Advanced Electronic Manufacturing Technologies, Inspect # 06490050, Abstract Only. |
Cited By (4)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20130135074A1 (en) * | 2011-11-25 | 2013-05-30 | Sung Kwon Wi | Inductor and method for manufacturing the same |
US9659708B2 (en) | 2011-11-25 | 2017-05-23 | Samsung Electro-Mechanics Co., Ltd. | Method for manufacturing an inductor |
US8994173B2 (en) | 2013-06-26 | 2015-03-31 | International Business Machines Corporation | Solder bump connection and method of making |
US9613921B2 (en) | 2013-10-18 | 2017-04-04 | Globalfoundries Inc. | Structure to prevent solder extrusion |
Also Published As
Publication number | Publication date |
---|---|
US20120061832A1 (en) | 2012-03-15 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US11784124B2 (en) | Plurality of different size metal layers for a pad structure | |
US10510635B2 (en) | Integrated circuit packages and methods for forming the same | |
US9799582B2 (en) | Bump structure design for stress reduction | |
US8405199B2 (en) | Conductive pillar for semiconductor substrate and method of manufacture | |
TWI449140B (en) | Integrated circuit device and package assembly | |
TWI411079B (en) | Semiconductor die and method for forming a conductive feature | |
CN105390473B (en) | Integrated circuit device and packaging assembly | |
US11824027B2 (en) | Semiconductor package | |
US9240384B2 (en) | Semiconductor device with solder bump formed on high topography plated Cu pads | |
US20110266670A1 (en) | Wafer level chip scale package with annular reinforcement structure | |
US20070087544A1 (en) | Method for forming improved bump structure | |
US20080230896A1 (en) | Copper die bumps with electromigration cap and plated solder | |
KR100818902B1 (en) | Method and apparatus for manufacturing interconnect structure | |
US8237279B2 (en) | Collar structure around solder balls that connect semiconductor die to semiconductor chip package substrate | |
US20080003715A1 (en) | Tapered die-side bumps | |
US9761551B2 (en) | Solder joint structure for ball grid array in wafer level package | |
US20220165694A1 (en) | Semiconductor structure | |
US9806047B2 (en) | Wafer level device and method with cantilever pillar structure | |
US7119002B2 (en) | Solder bump composition for flip chip | |
US20050064625A1 (en) | Method for mounting passive components on wafer |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
AS | Assignment |
Owner name: INTERNATIONAL BUSINESS MACHINES CORPORATION, NEW Y Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:DAUBENSPECK, TIMOTHY H.;GAMBINO, JEFFREY P.;MUZZY, CHRISTOPHER D.;AND OTHERS;SIGNING DATES FROM 20100908 TO 20100910;REEL/FRAME:024972/0874 |
|
STCF | Information on status: patent grant |
Free format text: PATENTED CASE |
|
AS | Assignment |
Owner name: GLOBALFOUNDRIES U.S. 2 LLC, NEW YORK Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:INTERNATIONAL BUSINESS MACHINES CORPORATION;REEL/FRAME:036550/0001 Effective date: 20150629 |
|
AS | Assignment |
Owner name: GLOBALFOUNDRIES INC., CAYMAN ISLANDS Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:GLOBALFOUNDRIES U.S. 2 LLC;GLOBALFOUNDRIES U.S. INC.;REEL/FRAME:036779/0001 Effective date: 20150910 |
|
FPAY | Fee payment |
Year of fee payment: 4 |
|
AS | Assignment |
Owner name: WILMINGTON TRUST, NATIONAL ASSOCIATION, DELAWARE Free format text: SECURITY AGREEMENT;ASSIGNOR:GLOBALFOUNDRIES INC.;REEL/FRAME:049490/0001 Effective date: 20181127 |
|
FEPP | Fee payment procedure |
Free format text: MAINTENANCE FEE REMINDER MAILED (ORIGINAL EVENT CODE: REM.); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY |
|
LAPS | Lapse for failure to pay maintenance fees |
Free format text: PATENT EXPIRED FOR FAILURE TO PAY MAINTENANCE FEES (ORIGINAL EVENT CODE: EXP.); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY |
|
STCH | Information on status: patent discontinuation |
Free format text: PATENT EXPIRED DUE TO NONPAYMENT OF MAINTENANCE FEES UNDER 37 CFR 1.362 |
|
FP | Lapsed due to failure to pay maintenance fee |
Effective date: 20200807 |
|
AS | Assignment |
Owner name: GLOBALFOUNDRIES INC., CAYMAN ISLANDS Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:WILMINGTON TRUST, NATIONAL ASSOCIATION;REEL/FRAME:054636/0001 Effective date: 20201117 |
|
AS | Assignment |
Owner name: GLOBALFOUNDRIES U.S. INC., NEW YORK Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:WILMINGTON TRUST, NATIONAL ASSOCIATION;REEL/FRAME:056987/0001 Effective date: 20201117 |