US7953162B2 - Use of differential pair as single-ended data paths to transport low speed data - Google Patents

Use of differential pair as single-ended data paths to transport low speed data Download PDF

Info

Publication number
US7953162B2
US7953162B2 US11/601,070 US60107006A US7953162B2 US 7953162 B2 US7953162 B2 US 7953162B2 US 60107006 A US60107006 A US 60107006A US 7953162 B2 US7953162 B2 US 7953162B2
Authority
US
United States
Prior art keywords
signals
mode
pair
wires
signal
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Expired - Fee Related, expires
Application number
US11/601,070
Other versions
US20080117994A1 (en
Inventor
Naresh B. Shetty
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Intersil Americas LLC
Original Assignee
Intersil Americas LLC
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Assigned to INTERSIL AMERICAS INC. reassignment INTERSIL AMERICAS INC. ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: SHETTY, NARESH B.
Priority to US11/601,070 priority Critical patent/US7953162B2/en
Application filed by Intersil Americas LLC filed Critical Intersil Americas LLC
Priority to PCT/US2007/079715 priority patent/WO2008063743A2/en
Priority to CN200780047580.8A priority patent/CN101595701B/en
Priority to TW096136528A priority patent/TWI419486B/en
Publication of US20080117994A1 publication Critical patent/US20080117994A1/en
Assigned to MORGAN STANLEY & CO. INCORPORATED reassignment MORGAN STANLEY & CO. INCORPORATED SECURITY AGREEMENT Assignors: D2AUDIO CORPORATION, ELANTEC SEMICONDUCTOR, INC., INTERSIL AMERICAS INC., INTERSIL COMMUNICATIONS, INC., INTERSIL CORPORATION, KENET, INC., PLANET ATE, INC., QUELLAN, INC., TECHWELL, INC., ZILKER LABS, INC.
Priority to US13/090,722 priority patent/US8175173B2/en
Publication of US7953162B2 publication Critical patent/US7953162B2/en
Application granted granted Critical
Assigned to Intersil Americas LLC reassignment Intersil Americas LLC CHANGE OF NAME (SEE DOCUMENT FOR DETAILS). Assignors: INTERSIL AMERICAS INC.
Expired - Fee Related legal-status Critical Current
Adjusted expiration legal-status Critical

Links

Images

Classifications

    • HELECTRICITY
    • H04ELECTRIC COMMUNICATION TECHNIQUE
    • H04LTRANSMISSION OF DIGITAL INFORMATION, e.g. TELEGRAPHIC COMMUNICATION
    • H04L25/00Baseband systems
    • H04L25/38Synchronous or start-stop systems, e.g. for Baudot code
    • H04L25/40Transmitting circuits; Receiving circuits
    • H04L25/45Transmitting circuits; Receiving circuits using electronic distributors
    • HELECTRICITY
    • H04ELECTRIC COMMUNICATION TECHNIQUE
    • H04WWIRELESS COMMUNICATION NETWORKS
    • H04W52/00Power management, e.g. TPC [Transmission Power Control], power saving or power classes
    • H04W52/04TPC
    • H04W52/52TPC using AGC [Automatic Gain Control] circuits or amplifiers
    • HELECTRICITY
    • H04ELECTRIC COMMUNICATION TECHNIQUE
    • H04LTRANSMISSION OF DIGITAL INFORMATION, e.g. TELEGRAPHIC COMMUNICATION
    • H04L25/00Baseband systems
    • H04L25/02Details ; arrangements for supplying electrical power along data transmission lines
    • H04L25/0264Arrangements for coupling to transmission lines
    • H04L25/0272Arrangements for coupling to multiple lines, e.g. for differential transmission

Definitions

  • Embodiments of the present invention relate to the transmission and reception of both high speed and low speed serial data signals. Embodiments of the present invention also relate to the transmission and reception of both differential and single-ended signals.
  • CMOS/TTL complementary symmetry metal oxide semiconductor/transistor transistor logic
  • EMI electromagnetic interference
  • Embodiments of the present invention relate to systems and methods for transmitting signals across a pair of wires.
  • a differential signal is transmitted across the pair of wires during one period of time, and two single-ended signals are transmitted across the same pair of wires during another period of time.
  • Low voltage differential signaling LVDS
  • non-differential signaling can be used to transfer the two singled ended signals across the same pair of wires.
  • pair of wires can be, e.g., a twisted pair, or a pair of conductive traces, but are not limited thereto.
  • Embodiments of the present invention can be used, e.g., to reduce power consumption in a mobile device that has an active mode and a sleep or standby mode.
  • the LVDS is performed when a device is in an active mode, and the non-differential signaling is used when the device is in a sleep or standby mode.
  • the pair of wires can be used as a single differential pair, when the device is in a first mode (e.g., active mode), and the same pair of wires can be used as two separate serial lines (e.g., I2C type SDA and SCL lines), when the device is in the second mode (e.g., sleep or standby mode).
  • a system in accordance with specific embodiments of the present invention, includes a transmitter having a pair of outputs, and a receiver having a pair of inputs.
  • the pair of outputs of the transmitter are configured to be connected, by a pair of wires, to the two inputs of the receiver.
  • the transmitter when in a first mode (e.g., active mode), outputs a differential signal at the two outputs to transmit across the two wires to the two inputs of the receiver.
  • a second mode e.g., sleep or standby mode
  • the transmitter outputs two single-ended signals, one at each of the two outputs, to transmit across the same two wires to the two inputs of the receiver.
  • the receiver can also be in the first mode and the second mode.
  • the receiver can treat signals received at its two inputs as a differential signal, when the receiver is in the first mode; and the receiver can treat signals received at its two inputs as single-ended signals when the receiver is in the second mode.
  • the transmitter and receiver each include a pair of switches that are used to specify whether I2C signals are to be transmitted as either an embedded portion of a differential signal across the pair of wires, or as two separate single-ended signals across the same pair of wires.
  • FIG. 1 is a high level block diagram which is useful for explaining one scheme for transferring both high speed and low speed signals between a transmitter and a receiver.
  • FIG. 2 is a high level block diagram which is useful for explaining an alternative scheme for transferring both high speed and low speed signals between a transmitter and a receiver.
  • the scheme of FIG. 2 allows for less power consumption than the scheme of FIG. 1 , but requires more wires between the transmitter and receiver.
  • FIG. 3 is a high level block diagram which is useful for explaining embodiments of the present invention that can be used to reduce power consumption without increasing the number of wires between a transmitter and a receiver.
  • FIGS. 4 and 5 are high level flow diagrams that are useful for summarizing specific embodiments of the present invention.
  • FIG. 6 is a high level block diagram illustrating how the transmitter and receivers of FIG. 3 can be portions of transceivers.
  • Various signals need to be sent from a source to a sink, e.g., when the source is a host processor and the sink is a display driver.
  • Such signals can include RGB signals, horizontal and vertical synchronization signals (HSYNC and VSYNC), a processor clock signal (PCLKIN), a data enable signal (DATAEN) and a reset/power down signal (RESET/PWRDN).
  • additional low speed control signals such as Inter-Integrated Circuit (I2C) signals, may also need to be sent. An example of this is shown in FIG. 1 , described below.
  • FIG. 1 shows a transmitter 112 and a receiver 132 that are used to send video signals from a host processor 102 (also referred to simply as a host) to a display driver 152 .
  • the display driver 152 which likely includes column and row drivers, drives a display (not shown), such as a liquid crystal display (LCD) of a mobile phone, camera, or other mobile device.
  • LCD liquid crystal display
  • the transmitter 112 is shown as including an input latch 114 , a serializer 116 , an output stage 118 and a timing, control and phase locked loop (PLL) block 120 .
  • the receiver 132 is shown as including an input stage 138 , a deserializer 136 , an output latch 134 , as well as a clock and data recovery (CDR) and control block 140 .
  • CDR clock and data recovery
  • the host is shown as providing RGB, RESET/PWRDN, HSYNC, VSYNC, DATAEN and PCLKIN signals to the transmitter 112 , so that the transmitter 112 can send such signals, or other signals indicative of such signals, to the receiver 132 .
  • lower speed I2C signals including serial clock (SCL) and serial data (SDA) signals are provided to the transmitter 112 for sending to the receiver 132 .
  • SCL and SDA signals are shown as being generated by a micro-controller 104 that is in communication with the host 102 , but instead can be generated by the host 102 or some other component. While a further micro-controller 154 is shown as receiving the SCL and SDA signals, such signals can instead be provided to the display driver 152 or some other component.
  • a pair of wires 130 connect the output stage 118 of the transmitter 112 to the input stage 138 of the receiver 132 .
  • the serializer 116 and output stage 118 together with the input stage 138 and deserializer 136 enable the use of a low voltage differential signaling (LVDS) based serialization and deserialization (SERDES) scheme to be used to send data across the pair of wires 130 in a fast and power efficient manner that avoids EMI problems.
  • LVDS low voltage differential signaling
  • SERDES serialization and deserialization
  • the CDR circuit 140 is used to eliminate the need to send separate clock signal(s) on separate wire(s).
  • the serializer 116 converts the parallel RGB bits, received via the input latch 114 , to a serial signal. Additionally, the serializer 116 embeds the RESET/PWRDN, HSYNC, VSYNC, DATAEN and PCKLIN signals, or signals representative thereof, into the serial signal. Also, in the embodiment shown in FIG. 1 , the serializer 116 also embeds the SCL and SDA signals, or signals representative thereof, into the serial signal. The serializer uses a time multiplexing scheme to embed the various signals into the serial signal.
  • LVDS low voltage differential signaling
  • the output stage 118 converts the single-ended serial data signal output by the serializer 116 into a differential signal with low voltage swings, in a well known manner.
  • this transmission scheme provides for good common-mode rejection and noise immunity.
  • the output stage 118 can also be referred to as a LVDS transmitter 118 .
  • LVDS provides for transmission in the GHz range, or at least the MHz range.
  • I2C provides for transmission in the 100-400KHz range.
  • the high speed differential signals are sent from the transmitter 112 to the receiver 132 across the pair of wires 130 .
  • wires 130 can be a twisted-pair, but need not be.
  • the pair of wires 130 can be a pair of conductive traces.
  • the input stage 138 converts the LVDS differential signal received across the pair of wires 130 to a single-ended serial digital signal. Because of its operation, the input stage 138 can also be referred to as a LVDS receiver.
  • the deserializer 136 receives the single-ended serial signal, from the output of the input stage 138 , and provides parallel RGB bits to the output latch 134 .
  • the deserialzier 136 also provides the RESET/PWRDN, HSYNC, VSYNC, DATAEN and PCKLIN signals, or signals representative thereof, to the CDR and control block 140 .
  • the CDR and control block 140 recovers the clock signal(s), and provides RESET/PWRDN, HSYNC, VSYNC, DATAEN and PCKLOUT signals to the display driver 152 . Additionally, in this embodiment, the deserializer 136 de-embeds the SCL and SDA signals, or signals representative thereof, and the CDR and control block 140 provides those signals to the micro-controller 154 , or to the display driver 152 or some other component. The deserializer 136 uses time de-multiplexing to separate out all the various signals that were combined by the serializer 116 into a serial signal.
  • the device would be in sleep mode or standby mode a majority (e.g., 80%) of the time, to preserve the device's battery life. While in sleep or standby mode, it is preferably to have as many components as possible inactive, so that they are not drawing power. For example, while the transmitter 112 is in sleep or standby mode, it may be desired that all components involved in high speed communications be inactive, including the input latch 114 , the serializer 116 , the LVDS transmitter 118 and the timing, control and PLL block 120 (all shown in heavy lines in the FIGS.).
  • the embodiment of FIG. 1 is power inefficient, because at least the timing, control and PLL block 120 , serializer 116 , output stage 118 of the transmitter, and the input stage 138 , deserializer 136 and CDR and control block 140 of the receiver, would still need to be powered to enable the low speed (e.g., SCL and SDA) lines to be transmitted. This can result, e.g., in exercising a circuit at 25 MHz to transport a 100 KHz control signal, which is not an efficient scheme.
  • one way to avoid the just mentioned power inefficiency problem would be to provide two additional wires 230 between the transmitter 112 and the receiver 132 , with the additional wires 230 being dedicated to transferring the low speed (e.g., I2C) signals.
  • the additional wires 230 being dedicated to transferring the low speed (e.g., I2C) signals.
  • this is not preferred, as it is desirable to not increase the number of wires between components.
  • Embodiments of the present invention as described below with reference to FIG. 3 , provide for a more eloquent solution that does not increase the number of wires between the transmitter 112 and the receiver 132 .
  • switches 326 are added within the transmitter 112 and a pair of switches 346 are added within the receiver 132 , for reasons that will be described below.
  • switches 326 and 346 can be external to the transmitter 112 and receiver 132 .
  • switches 326 and 346 are analog switches implemented using transistors.
  • the switches 326 and 346 are open (i.e., off) when there is a need to send high speed signals between the transmitter 112 and the receiver 132 , e.g., when the host is providing high speed RGB, RESET/PWRDN, HSYNC, VSYNC, DATAEN and PCKLIN signals as an embedded LVDS signal to the transmitter 112 .
  • the low speed control signals e.g., SCL and SDA
  • the receiver 132 de-embeds such low speed control signals, in the same manner as was described above with reference to FIG.
  • the switches 326 and 346 are closed (i.e., turned on).
  • the transmitter 112 and receiver 132 can be placed in sleep or standby mode, allowing all (or at least some) of the components (shown in heavy lines) involved in high speed communications to be inactive.
  • the components that can be inactive (and thus generally consuming only transistor leakage power) during sleep or standby mode include the input latch 114 , the serializer 116 , the output stage 118 and the timing, control and PLL block 120 .
  • the host 102 may also be inactive, or at least in a lower power mode.
  • the components that can be inactive during sleep or standby mode include the input stage 138 , the deserializer 136 , the output latch 134 and the CDR and control block 140 .
  • a mode controller 322 within the transmitter 112 and a mode controller 342 within the receiver 132 can be used to detect when it is appropriate for the transmitter 112 and the receiver 132 to be in a sleep or standby mode, as opposed to an active mode.
  • the terms “sleep” and “standby” are used to identify power saving modes where certain components are fully or at least partially inactive. However, it should be noted that it is also possible that there can be more than one selectable power saving mode, e.g., where one mode saves more power than another.
  • the mode controllers 322 and 342 can determine when to cause the transmitter 112 and receiver 132 to go into a sleep or standby mode, or more generally, into a reduced power mode.
  • the mode controller 322 can monitor the PCLKIN signal, and the mode controller 342 can monitor the PCLKOUT signal, as shown in FIG. 3 . In this manner, when the mode controller 322 does not detect the PCLKIN signal (e.g., for at least a specified period of time) the mode controller 322 can cause the transmitter 112 to go into sleep or standby mode.
  • the mode controller 342 when the mode controller 342 does not detect the PCLKOUT signal (e.g., for at least a specified period of time) the mode controller 342 can cause the receiver 132 to go into sleep or standby mode. It is also possible that alternative signals, such as the DATAEN signal, be monitored for determining when to switch between sleep or standby mode and active mode. In other words, the mode controllers 322 and 342 can monitor the presence or absence of a signal to know when the transmitter 112 and receiver 132 should be in a sleep/standby mode, or in active mode.
  • the mode controllers 322 and 342 can monitor the presence or absence of a signal to know when the transmitter 112 and receiver 132 should be in a sleep/standby mode, or in active mode.
  • the mode controller 322 can also be used to control the switches 326
  • the mode controller 342 can also be used to control the switches 346 . More specifically, in accordance with an embodiment of the present invention, the mode controller 322 closes (i.e., turns on) the pair of switches 326 when the mode controller 322 causes the transmitter 112 to go into sleep or standby mode, and opens (i.e., turns off) the pair of switches 326 when the mode controller 322 causes the transmitter 112 to go back to active mode.
  • the mode controller 342 closes (i.e., turns on) the pair of switches 346 when the mode controller 132 causes the receiver 132 to go into sleep or standby mode, and opens (i.e., turns off) the pair of switches 346 when the mode controller 342 causes the receiver 132 to go back to active mode.
  • the mode controllers 322 and 342 can be simple state machines or the like, as would be appreciated by one of ordinary skill in the art.
  • the low speed signals e.g., SCL and SDA
  • the low speed signals are transmitted from the transmitter 112 to the receiver 132 via the same pair of wires 130 that are used for high speed low voltage differential signaling (LVDS) when the transmitter 112 and receiver 132 are in active mode.
  • LVDS low voltage differential signaling
  • the pair of wires 130 are used for high speed LVDS (and the switches 326 and 346 are open)
  • the pair of wires are used as a differential pair.
  • the pair of wires 130 are used to transmit low speed signals, with the pair of wires being used as two separate single-ended serial lines, e.g., one which transmits an SCL signal, and the other which transmits an SDA signal.
  • buffers 124 and 144 are provided to enable bi-directionality of slow speed data, impedance matching, and circuit isolation
  • the high level flow diagram of FIG. 4 is useful for summarizing specific embodiments of the present invention that can be used, e.g., to reduce power consumption in a mobile device that has a first mode (e.g., an active mode) and a second mode (e.g., a sleep or standby mode).
  • a first mode e.g., an active mode
  • a second mode e.g., a sleep or standby mode
  • LVDS low voltage differential signaling
  • non-differential signaling is used to transfer the second type of information (e.g., the low speed I2C data and clock), but not the first type of information (e.g., the high speed data and clock), across the same pair of wires (e.g., 130 ), when the device is in the second mode (e.g., sleep or standby mode).
  • the second type of information e.g., the low speed I2C data and clock
  • the first type of information e.g., the high speed data and clock
  • the pair of wires are used as a single differential pair, when the device is in the first mode (e.g., active mode).
  • the pair of wires are used as two separate single-ended serial lines, when the device is in the second mode (e.g., sleep or standby mode).
  • FIG. 5 is a high level flow diagram that also summarizes specific embodiments of the present invention.
  • a differential signal is transmitted across a pair of wires during a period of time; and at a step 504 two single-ended signals are transmitted across the same pair of wires during another period of time.
  • LVDS low voltage differential signaling
  • non-differential signaling can be used to transfer the two single-ended signals across the same pair of wires.
  • the pair of wires can be, but are not limited to, a twisted pair or a pair of conductive traces.
  • step 502 can be performed when a device is in an active mode; and step 504 can be performed when a device is in a sleep or standby mode.
  • the transmitter 132 is shown as being associated with a host processor 102 that transmits video and control signals to a receiver 132 that is shown as being associated with a display driver 152 .
  • a host processor 102 that transmits video and control signals to a receiver 132 that is shown as being associated with a display driver 152 .
  • a display driver 152 that is shown as being associated with a display driver 152 .
  • Such an environment is only one exemplary environment in which embodiments of the present invention can be used.
  • One of ordinary skill in the art would understand, from the above description, that embodiments of the present invention can be used in other environments where there is the desire to use a pair of wires for both high speed differential signaling and lower speed single-ended signaling.
  • the reason for switching between the two types of signaling as explained above, can be to reduce power consumption. However, there can be other reasons why this may be desired.
  • the transmitter 112 is shown as being in communication with the receiver 132 . While not specifically shown in FIG. 3 , the transmitter 112 can be part of a transceiver. Similarly, the receiver 132 can be part of another transceiver. An example of this is shown in FIG. 6 . Although not shown, the transceiver 612 will likely also include a CDR and control block similar to 140 ; and the transceiver 632 will likely also include a transmit timing, control and PLL block similar to block 120 . Also, while not specifically show in FIG. 6 , many of the signals can be bi-directional where transceivers are used. In the embodiment shown, the transceivers provide for half-duplex communications of the SCL and SDA signals.
  • each transceiver includes a serializer/deserializer (SerDes) capable of full-duplex operation, meaning that data conversion can take place in both directions simultaneously.
  • SerDes serializer/deserializer

Landscapes

  • Engineering & Computer Science (AREA)
  • Computer Networks & Wireless Communication (AREA)
  • Signal Processing (AREA)
  • Dc Digital Transmission (AREA)
  • Logic Circuits (AREA)
  • Control Of Indicators Other Than Cathode Ray Tubes (AREA)

Abstract

Provided herein are systems and methods for transmitting signals across a pair of wires. In accordance with specific embodiments, a differential signal is transmitted across the pair of wires during one period of time, and two single-ended signals are transmitted across the same pair of wires during another period of time. Low voltage differential signaling (LVDS) can be used to transmit the differential signal across the pair of wires. In contrast, non-differential signaling can be used to transfer the two singled-ended signals across the same pair of wires.

Description

FIELD OF THE INVENTION
Embodiments of the present invention relate to the transmission and reception of both high speed and low speed serial data signals. Embodiments of the present invention also relate to the transmission and reception of both differential and single-ended signals.
BACKGROUND
Today, high speed signals such as video signals are typically sent from a source (e.g., host processor) to a sink (e.g., a display driver) using numerous single-ended signal paths along with a clock source. However, as the data rates increase, traditional complementary symmetry metal oxide semiconductor/transistor transistor logic (CMOS/TTL) signaling is prone to electromagnetic interference (EMI) related problems. In addition, as the amount of data from source to sink increases (e.g., as resolution of displays increase), the number of signals from the source to sink also increase, which results in increased power consumption to transport faster and wider signals from a source to a sink. This is undesirable, especially in portable devices. Accordingly, there is a need to reduce the power consumption that results from high speed signals being sent from sources to sinks.
SUMMARY OF THE INVENTION
Embodiments of the present invention relate to systems and methods for transmitting signals across a pair of wires. In accordance with specific embodiments, a differential signal is transmitted across the pair of wires during one period of time, and two single-ended signals are transmitted across the same pair of wires during another period of time. Low voltage differential signaling (LVDS) can be used to transmit the differential signal across the pair of wires. In contrast, non-differential signaling can be used to transfer the two singled ended signals across the same pair of wires. Such pair of wires can be, e.g., a twisted pair, or a pair of conductive traces, but are not limited thereto.
Embodiments of the present invention can be used, e.g., to reduce power consumption in a mobile device that has an active mode and a sleep or standby mode. In accordance with specific embodiments, the LVDS is performed when a device is in an active mode, and the non-differential signaling is used when the device is in a sleep or standby mode. Stated another way, the pair of wires can be used as a single differential pair, when the device is in a first mode (e.g., active mode), and the same pair of wires can be used as two separate serial lines (e.g., I2C type SDA and SCL lines), when the device is in the second mode (e.g., sleep or standby mode).
In accordance with specific embodiments of the present invention, a system includes a transmitter having a pair of outputs, and a receiver having a pair of inputs. The pair of outputs of the transmitter are configured to be connected, by a pair of wires, to the two inputs of the receiver. The transmitter, when in a first mode (e.g., active mode), outputs a differential signal at the two outputs to transmit across the two wires to the two inputs of the receiver. In contrast, when the transmitter is in a second mode (e.g., sleep or standby mode), the transmitter outputs two single-ended signals, one at each of the two outputs, to transmit across the same two wires to the two inputs of the receiver.
In accordance with specific embodiments, the receiver can also be in the first mode and the second mode. The receiver can treat signals received at its two inputs as a differential signal, when the receiver is in the first mode; and the receiver can treat signals received at its two inputs as single-ended signals when the receiver is in the second mode.
In accordance with specific embodiments, the transmitter and receiver each include a pair of switches that are used to specify whether I2C signals are to be transmitted as either an embedded portion of a differential signal across the pair of wires, or as two separate single-ended signals across the same pair of wires.
Further embodiments, and the features, aspects, and advantages of the present invention will become more apparent from the detailed description set forth below, the drawings and the claims.
BRIEF DESCRIPTION OF THE DRAWINGS
FIG. 1 is a high level block diagram which is useful for explaining one scheme for transferring both high speed and low speed signals between a transmitter and a receiver.
FIG. 2 is a high level block diagram which is useful for explaining an alternative scheme for transferring both high speed and low speed signals between a transmitter and a receiver. The scheme of FIG. 2 allows for less power consumption than the scheme of FIG. 1, but requires more wires between the transmitter and receiver.
FIG. 3 is a high level block diagram which is useful for explaining embodiments of the present invention that can be used to reduce power consumption without increasing the number of wires between a transmitter and a receiver.
FIGS. 4 and 5 are high level flow diagrams that are useful for summarizing specific embodiments of the present invention.
FIG. 6 is a high level block diagram illustrating how the transmitter and receivers of FIG. 3 can be portions of transceivers.
DETAILED DESCRIPTION
Various signals need to be sent from a source to a sink, e.g., when the source is a host processor and the sink is a display driver. Such signals can include RGB signals, horizontal and vertical synchronization signals (HSYNC and VSYNC), a processor clock signal (PCLKIN), a data enable signal (DATAEN) and a reset/power down signal (RESET/PWRDN). Also, additional low speed control signals, such as Inter-Integrated Circuit (I2C) signals, may also need to be sent. An example of this is shown in FIG. 1, described below.
FIG. 1 shows a transmitter 112 and a receiver 132 that are used to send video signals from a host processor 102 (also referred to simply as a host) to a display driver 152. The display driver 152, which likely includes column and row drivers, drives a display (not shown), such as a liquid crystal display (LCD) of a mobile phone, camera, or other mobile device.
The transmitter 112 is shown as including an input latch 114, a serializer 116, an output stage 118 and a timing, control and phase locked loop (PLL) block 120. The receiver 132 is shown as including an input stage 138, a deserializer 136, an output latch 134, as well as a clock and data recovery (CDR) and control block 140.
The host is shown as providing RGB, RESET/PWRDN, HSYNC, VSYNC, DATAEN and PCLKIN signals to the transmitter 112, so that the transmitter 112 can send such signals, or other signals indicative of such signals, to the receiver 132. Additionally, lower speed I2C signals, including serial clock (SCL) and serial data (SDA) signals are provided to the transmitter 112 for sending to the receiver 132. The SCL and SDA signals are shown as being generated by a micro-controller 104 that is in communication with the host 102, but instead can be generated by the host 102 or some other component. While a further micro-controller 154 is shown as receiving the SCL and SDA signals, such signals can instead be provided to the display driver 152 or some other component.
A pair of wires 130 connect the output stage 118 of the transmitter 112 to the input stage 138 of the receiver 132. The serializer 116 and output stage 118 together with the input stage 138 and deserializer 136 enable the use of a low voltage differential signaling (LVDS) based serialization and deserialization (SERDES) scheme to be used to send data across the pair of wires 130 in a fast and power efficient manner that avoids EMI problems. Additionally, the CDR circuit 140 is used to eliminate the need to send separate clock signal(s) on separate wire(s).
The serializer 116 converts the parallel RGB bits, received via the input latch 114, to a serial signal. Additionally, the serializer 116 embeds the RESET/PWRDN, HSYNC, VSYNC, DATAEN and PCKLIN signals, or signals representative thereof, into the serial signal. Also, in the embodiment shown in FIG. 1, the serializer 116 also embeds the SCL and SDA signals, or signals representative thereof, into the serial signal. The serializer uses a time multiplexing scheme to embed the various signals into the serial signal.
To provide for low power and high speed communication, low voltage differential signaling (LVDS) is used to send the serial data signal from the transmitter 112 to the receiver 132. To accomplish this, the output stage 118 converts the single-ended serial data signal output by the serializer 116 into a differential signal with low voltage swings, in a well known manner. In addition to providing for low power and high speed communication, this transmission scheme provides for good common-mode rejection and noise immunity. Because of its operation, the output stage 118 can also be referred to as a LVDS transmitter 118. LVDS provides for transmission in the GHz range, or at least the MHz range. In contrast, I2C provides for transmission in the 100-400KHz range.
The high speed differential signals are sent from the transmitter 112 to the receiver 132 across the pair of wires 130. Such wires 130 can be a twisted-pair, but need not be. Further, since the term “wire” as used herein refers to a conductive signal path, the pair of wires 130 can be a pair of conductive traces.
The input stage 138 converts the LVDS differential signal received across the pair of wires 130 to a single-ended serial digital signal. Because of its operation, the input stage 138 can also be referred to as a LVDS receiver. The deserializer 136 receives the single-ended serial signal, from the output of the input stage 138, and provides parallel RGB bits to the output latch 134. The deserialzier 136 also provides the RESET/PWRDN, HSYNC, VSYNC, DATAEN and PCKLIN signals, or signals representative thereof, to the CDR and control block 140. The CDR and control block 140 recovers the clock signal(s), and provides RESET/PWRDN, HSYNC, VSYNC, DATAEN and PCKLOUT signals to the display driver 152. Additionally, in this embodiment, the deserializer 136 de-embeds the SCL and SDA signals, or signals representative thereof, and the CDR and control block 140 provides those signals to the micro-controller 154, or to the display driver 152 or some other component. The deserializer 136 uses time de-multiplexing to separate out all the various signals that were combined by the serializer 116 into a serial signal.
Presuming the components shown in FIG. 1 are within a mobile device, such as a cell phone or camera, it is likely that the device would be in sleep mode or standby mode a majority (e.g., 80%) of the time, to preserve the device's battery life. While in sleep or standby mode, it is preferably to have as many components as possible inactive, so that they are not drawing power. For example, while the transmitter 112 is in sleep or standby mode, it may be desired that all components involved in high speed communications be inactive, including the input latch 114, the serializer 116, the LVDS transmitter 118 and the timing, control and PLL block 120 (all shown in heavy lines in the FIGS.). Nevertheless, even during sleep mode there is often still a need to send low speed data signals, such as the I2C signals (SCL and SDA), e.g., from the micro-controller 104 to the micro-controller 154. For this reason, the embodiment of FIG. 1 is power inefficient, because at least the timing, control and PLL block 120, serializer 116, output stage 118 of the transmitter, and the input stage 138, deserializer 136 and CDR and control block 140 of the receiver, would still need to be powered to enable the low speed (e.g., SCL and SDA) lines to be transmitted. This can result, e.g., in exercising a circuit at 25 MHz to transport a 100 KHz control signal, which is not an efficient scheme.
As shown in FIG. 2, one way to avoid the just mentioned power inefficiency problem would be to provide two additional wires 230 between the transmitter 112 and the receiver 132, with the additional wires 230 being dedicated to transferring the low speed (e.g., I2C) signals. However, this is not preferred, as it is desirable to not increase the number of wires between components. Embodiments of the present invention, as described below with reference to FIG. 3, provide for a more eloquent solution that does not increase the number of wires between the transmitter 112 and the receiver 132.
Referring to FIG. 3, a pair of switches 326 are added within the transmitter 112 and a pair of switches 346 are added within the receiver 132, for reasons that will be described below. Alternatively, but less preferably, such switches 326 and 346 can be external to the transmitter 112 and receiver 132. In accordance with an embodiment, switches 326 and 346 are analog switches implemented using transistors.
In accordance with an embodiment, the switches 326 and 346 are open (i.e., off) when there is a need to send high speed signals between the transmitter 112 and the receiver 132, e.g., when the host is providing high speed RGB, RESET/PWRDN, HSYNC, VSYNC, DATAEN and PCKLIN signals as an embedded LVDS signal to the transmitter 112. When the switches 326 and 346 are open (i.e., off), the low speed control signals (e.g., SCL and SDA) are also embedded by the transmitter 112 into the LVDS signal that is sent across the pair of wires 130, and the receiver 132 de-embeds such low speed control signals, in the same manner as was described above with reference to FIG. 1. However, when there is no need to send high speed signals between the transmitter 112 and receiver 132, e.g., when the host is not providing RGB, RESET/PWRDN, HSYNC, VSYNC, DATAEN and PCKLIN signals to the transmitter 112, the switches 326 and 346 are closed (i.e., turned on). Additionally, when there is no need to send high speed signals between the transmitter 112 and receiver 132, the transmitter 112 and receiver 132 can be placed in sleep or standby mode, allowing all (or at least some) of the components (shown in heavy lines) involved in high speed communications to be inactive. In the transmitter 112, the components that can be inactive (and thus generally consuming only transistor leakage power) during sleep or standby mode include the input latch 114, the serializer 116, the output stage 118 and the timing, control and PLL block 120. The host 102 may also be inactive, or at least in a lower power mode. In the receiver 132, the components that can be inactive during sleep or standby mode include the input stage 138, the deserializer 136, the output latch 134 and the CDR and control block 140.
A mode controller 322 within the transmitter 112 and a mode controller 342 within the receiver 132 can be used to detect when it is appropriate for the transmitter 112 and the receiver 132 to be in a sleep or standby mode, as opposed to an active mode. As the terms are generally used herein the terms “sleep” and “standby” are used to identify power saving modes where certain components are fully or at least partially inactive. However, it should be noted that it is also possible that there can be more than one selectable power saving mode, e.g., where one mode saves more power than another.
There are various ways in which the mode controllers 322 and 342 can determine when to cause the transmitter 112 and receiver 132 to go into a sleep or standby mode, or more generally, into a reduced power mode. For example, the mode controller 322 can monitor the PCLKIN signal, and the mode controller 342 can monitor the PCLKOUT signal, as shown in FIG. 3. In this manner, when the mode controller 322 does not detect the PCLKIN signal (e.g., for at least a specified period of time) the mode controller 322 can cause the transmitter 112 to go into sleep or standby mode. Similarly, when the mode controller 342 does not detect the PCLKOUT signal (e.g., for at least a specified period of time) the mode controller 342 can cause the receiver 132 to go into sleep or standby mode. It is also possible that alternative signals, such as the DATAEN signal, be monitored for determining when to switch between sleep or standby mode and active mode. In other words, the mode controllers 322 and 342 can monitor the presence or absence of a signal to know when the transmitter 112 and receiver 132 should be in a sleep/standby mode, or in active mode.
As shown in FIG. 3, the mode controller 322 can also be used to control the switches 326, and the mode controller 342 can also be used to control the switches 346. More specifically, in accordance with an embodiment of the present invention, the mode controller 322 closes (i.e., turns on) the pair of switches 326 when the mode controller 322 causes the transmitter 112 to go into sleep or standby mode, and opens (i.e., turns off) the pair of switches 326 when the mode controller 322 causes the transmitter 112 to go back to active mode. Similarly, the mode controller 342 closes (i.e., turns on) the pair of switches 346 when the mode controller 132 causes the receiver 132 to go into sleep or standby mode, and opens (i.e., turns off) the pair of switches 346 when the mode controller 342 causes the receiver 132 to go back to active mode. The mode controllers 322 and 342 can be simple state machines or the like, as would be appreciated by one of ordinary skill in the art.
When the switches 326 and 346 are closed (i.e., turned on), the low speed signals (e.g., SCL and SDA) are transmitted from the transmitter 112 to the receiver 132 via the same pair of wires 130 that are used for high speed low voltage differential signaling (LVDS) when the transmitter 112 and receiver 132 are in active mode. However, when the pair of wires 130 are used for high speed LVDS (and the switches 326 and 346 are open), the pair of wires are used as a differential pair. In contrast, when the switches 326 and 346 are closed (i.e., turned on), the pair of wires 130 are used to transmit low speed signals, with the pair of wires being used as two separate single-ended serial lines, e.g., one which transmits an SCL signal, and the other which transmits an SDA signal.
As shown in FIG. 3, buffers 124 and 144 are provided to enable bi-directionality of slow speed data, impedance matching, and circuit isolation
The high level flow diagram of FIG. 4 is useful for summarizing specific embodiments of the present invention that can be used, e.g., to reduce power consumption in a mobile device that has a first mode (e.g., an active mode) and a second mode (e.g., a sleep or standby mode). Referring to FIG. 4, at a step 402, low voltage differential signaling (LVDS) is used to transfer both a first type of information (e.g., high speed data and clock) and a second type of information (e.g., low speed I2C data and clock) across a pair of wires (e.g., 130), when the device is in the first mode (e.g., active mode). In contrast, as shown at step 404, non-differential signaling is used to transfer the second type of information (e.g., the low speed I2C data and clock), but not the first type of information (e.g., the high speed data and clock), across the same pair of wires (e.g., 130), when the device is in the second mode (e.g., sleep or standby mode).
In accordance with specific embodiments, at step 402, the pair of wires (e.g., 130) are used as a single differential pair, when the device is in the first mode (e.g., active mode). In contrast, at step 404, the pair of wires (e.g., 130) are used as two separate single-ended serial lines, when the device is in the second mode (e.g., sleep or standby mode).
FIG. 5 is a high level flow diagram that also summarizes specific embodiments of the present invention. As shown in FIG. 5, at a step 502, a differential signal is transmitted across a pair of wires during a period of time; and at a step 504 two single-ended signals are transmitted across the same pair of wires during another period of time. As explained above, low voltage differential signaling (LVDS) can be used to transmit the differential signal across the pair of wires; and non-differential signaling can be used to transfer the two single-ended signals across the same pair of wires. As explained above, the pair of wires can be, but are not limited to, a twisted pair or a pair of conductive traces. In specific embodiments, step 502 can be performed when a device is in an active mode; and step 504 can be performed when a device is in a sleep or standby mode.
In FIG. 3 the transmitter 132 is shown as being associated with a host processor 102 that transmits video and control signals to a receiver 132 that is shown as being associated with a display driver 152. However, such an environment is only one exemplary environment in which embodiments of the present invention can be used. One of ordinary skill in the art would understand, from the above description, that embodiments of the present invention can be used in other environments where there is the desire to use a pair of wires for both high speed differential signaling and lower speed single-ended signaling. The reason for switching between the two types of signaling, as explained above, can be to reduce power consumption. However, there can be other reasons why this may be desired.
In FIG. 3, the transmitter 112 is shown as being in communication with the receiver 132. While not specifically shown in FIG. 3, the transmitter 112 can be part of a transceiver. Similarly, the receiver 132 can be part of another transceiver. An example of this is shown in FIG. 6. Although not shown, the transceiver 612 will likely also include a CDR and control block similar to 140; and the transceiver 632 will likely also include a transmit timing, control and PLL block similar to block 120. Also, while not specifically show in FIG. 6, many of the signals can be bi-directional where transceivers are used. In the embodiment shown, the transceivers provide for half-duplex communications of the SCL and SDA signals.
It is also possible that each transceiver includes a serializer/deserializer (SerDes) capable of full-duplex operation, meaning that data conversion can take place in both directions simultaneously. In such an embodiment, there wouldn't be a need for each transceiver to include a separate serializer and deserilizer.
The forgoing description is of the preferred embodiments of the present invention. These embodiments have been provided for the purposes of illustration and description, but are not intended to be exhaustive or to limit the invention to the precise forms disclosed. Many modifications and variations will be apparent to a practitioner skilled in the art. Embodiments were chosen and described in order to best describe the principles of the invention and its practical application, thereby enabling others skilled in the art to understand the invention. It is intended that the scope of the invention be defined by the following claims and their equivalents.

Claims (27)

1. A method for transmitting signals across a pair of wires, comprising:
(a) transmitting differential signals across the pair of wires during a period of time when a device is in an active mode, the differential signals being transmitted across the pair of wires comprising high speed video signals, and the differential signals being transmitted across the pair of wires also comprising low speed serial clock (SCL) and serial data (SDA) signals embedded with the high speed video signals; and
(b) transmitting two single-ended signals across the same pair of wires during another period of time when the device is in a sleep or standby mode, neither of the two single-ended signals comprising the high speed video signals, one of the two single-ended signals being transmitted across one of the wires comprising the low speed serial clock (SCL) signal, and the other one of the two single-ended signals being transmitted across the other one of the wires comprising the low speed serial data (SDA) signal.
2. The method of claim 1, wherein:
step (a) includes using low voltage differential signaling (LVDS) to transmit the differential signals across the pair of wires; and
step (b) includes using non-differential signaling to transfer the two singled-ended signals across the same pair of wires.
3. The method of claim 1, wherein the pair of wires comprises a twisted pair.
4. The method of claim 1, wherein the pair of wires comprises a pair of conductive traces.
5. The method of claim 1, wherein the sleep or standby mode is a reduced power mode as compared to the active mode.
6. A method for reducing power consumption in a battery powered mobile device that has a first mode and a second mode, the method comprising:
(a) using low voltage differential signaling (LVDS) to transfer high speed video signals, and low speed serial clock (SCL) and serial data (SDA) signals embedded with the high speed video signals, across a pair of wires, when the device is in the first mode; and
(b) using non-differential signaling to transfer the low speed serial clock (SCL) signal and the low speed serial data (SDA) signals, but not the high speed video signals, across the same pair of wires, when the device is in the second mode;
wherein when the device is in the second mode, the low speed serial clock (SCL) signal is transferred using non-differential signaling across one of the pair of wires, and the low speed serial data (SDA) signal is transferred using non-differential signaling across the other one of the pair of wires.
7. The method of claim 6, wherein:
step (a) includes using the pair of wires as a single differential pair, when the device is in the first mode; and
step (b) includes using the pair of wires as two separate serial lines, when the device is in the second mode.
8. The method of claim 6, wherein:
the first mode is an active mode; and
the second mode is a sleep or standby mode.
9. The method of claim 6, wherein the second mode is a reduced power mode as compared to the first mode.
10. The method of claim 6, wherein:
the high speed video signals are to be transferred at a first speed that is at least 1 MHz; and
the low speed serial clock (SCL) and serial data (SDA) signals are to be transferred at a lower speed than the first speed, the lower speed being no more than 400 KHz.
11. A system, comprising:
a transmitter configured to transmit high speed video signals and low speed serial clock (SCL) and serial data (SDA) signals, the transmitter including a pair of outputs; and
a receiver including a pair of inputs;
wherein the pair of outputs of the transmitter are configured to be connected, by a pair of wires, to the pair of inputs of the receiver;
wherein the transmitter, when in a first mode, outputs differential signals at the two outputs to transmit across the two wires to the two inputs of the receiver, the differential signals including the high speed video signals and the low speed serial clock (SCL) and serial data (SDA) signals embedded with the high speed video signals; and
wherein the transmitter, when in a second mode, outputs two single-ended signals, one at each of the two outputs, to transmit across the same two wires to the two inputs of the receiver, one of the two single-ended signals including the low speed serial clock (SCL) signal, the other one of the two single-ended signals including the low speed serial data (SDA) signal, and neither of the two single-ended signals including the high speed video signals.
12. The system of claim 11, wherein:
at any given time, the receiver can be in one of the first mode and the second mode;
the receiver treats signals received at its two inputs as a differential signal, when the receiver is in the first mode; and
the receiver treats signals received at its two inputs as two single-ended signals when the receiver is in the second mode.
13. The system of claim 11, wherein:
the first mode is an active mode; and
the second mode is a sleep or standby mode.
14. The system of claim 11, wherein the second mode is a reduced power mode as compared to the first mode.
15. The system of claim 11, wherein the transmitter includes a pair of switches that enable the low speed serial clock (SCL) and serial data (SDA) signals to be transmitted either as an embedded portion of the differential signals across the pair of wires, or as two separate single-ended signals across the same pair of wires.
16. The system of claim 11, wherein:
the transmitter includes a serializer and an output stage that produces the differential signals based on an output of the serializer; and
the receiver includes an input stage that produces single-ended signals based on the differential signals received at the two inputs of the receiver, and a deserializer that receives an output of the input stage.
17. A system for transmitting signals across a pair of wires, comprising:
means for transmitting differential signals across the pair of wires during a period of time when the system is in an active mode, the differential signals comprising high speed video signals and low speed serial clock (SCL) and serial data (SDA) signals embedded with the high speed video signals; and
means for transmitting two single-ended signals across the same pair of wires during another period of time when the system is in a sleep or standby mode, neither of the two single-ended signals comprising the high speed video signals, one of the two single-ended signals comprising the low speed serial clock (SCL) signal, and the other one of the two single-ended signals comprising the low speed serial data (SDA) signal.
18. The method of claim 1, further comprising:
when the device is in the sleep or standby mode, disabling at least some circuitry that is used for transmitting differential signals across the pair of wires, to thereby reduce power consumption.
19. The system of claim 11, wherein:
the transmitter is part of a first transceiver of the system; and
the receiver is part of a second transceiver of the system.
20. The system of claim 17, wherein when the system is in the sleep or standby mode, at least some circuitry, used for transmitting differential signals across the pair of wires, is disabled to thereby reduce power consumption.
21. The method of claim 1, wherein:
the high speed video signals are transmitted at a first speed that is at least 1 MHz; and
the low speed serial clock (SCL) and serial data (SDA) signals are transmitted at a lower speed than the first speed, the lower speed being no more than 400 KHz.
22. The system of claim 11, wherein:
the high speed video signals are transmitted at a first speed that is at least 1 MHz; and
the low speed serial clock (SCL) and serial data (SDA) signals are transmitted at a lower speed than the first speed, the lower speed being no more than 400 KHz.
23. The system of claim 17, wherein:
the high speed video signals are transmitted at a first speed that is at least 1 MHz; and
the low speed serial clock (SCL) and serial data (SDA) signals are transmitted at a lower speed than the first speed, the lower speed being no more than 400 KHz.
24. The method of claim 1, further comprising:
monitoring for at least one of a data enable signal (DATAEN) and a processor clock signal (PCLK); and
selecting a mode of operation, based on results of the monitoring, the mode of operation being one of the active mode and the sleep or standby mode.
25. The method of claim 6, further comprising:
monitoring for at least one of a data enable signal (DATAEN) and a processor clock signal (PCLK); and
selecting one of the first and second modes based on results of the monitoring.
26. The system of claim 9, further comprising a mode controller configured to:
monitor for at least one of a data enable signal (DATAEN) and a processor clock signal (PCLK); and
select one of the first and second modes based on whether the at least one of the data enable signal (DATAEN) and the processor clock signal (PCLK) is/are detected.
27. The system of claim 17, further comprising:
means for monitoring for at least one of a data enable signal (DATAEN) and a processor clock signal (PCLK); and
means for selecting one of the active mode and the sleep or standby mode based on whether the at least one of the data enable signal (DATAEN) and the processor clock signal (PCLK) is/are detected.
US11/601,070 2006-11-17 2006-11-17 Use of differential pair as single-ended data paths to transport low speed data Expired - Fee Related US7953162B2 (en)

Priority Applications (5)

Application Number Priority Date Filing Date Title
US11/601,070 US7953162B2 (en) 2006-11-17 2006-11-17 Use of differential pair as single-ended data paths to transport low speed data
PCT/US2007/079715 WO2008063743A2 (en) 2006-11-17 2007-09-27 Use of differential pair as single-ended data paths to transport low speed data
CN200780047580.8A CN101595701B (en) 2006-11-17 2007-09-27 Use of differential pair as single-ended data paths to transport low speed data
TW096136528A TWI419486B (en) 2006-11-17 2007-09-29 Use of differential pair as single-ended data paths to transport low speed data
US13/090,722 US8175173B2 (en) 2006-11-17 2011-04-20 Methods and systems for transmitting signals differentially and single-endedly across a pair of wires

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
US11/601,070 US7953162B2 (en) 2006-11-17 2006-11-17 Use of differential pair as single-ended data paths to transport low speed data

Related Child Applications (1)

Application Number Title Priority Date Filing Date
US13/090,722 Continuation US8175173B2 (en) 2006-11-17 2011-04-20 Methods and systems for transmitting signals differentially and single-endedly across a pair of wires

Publications (2)

Publication Number Publication Date
US20080117994A1 US20080117994A1 (en) 2008-05-22
US7953162B2 true US7953162B2 (en) 2011-05-31

Family

ID=39387189

Family Applications (2)

Application Number Title Priority Date Filing Date
US11/601,070 Expired - Fee Related US7953162B2 (en) 2006-11-17 2006-11-17 Use of differential pair as single-ended data paths to transport low speed data
US13/090,722 Expired - Fee Related US8175173B2 (en) 2006-11-17 2011-04-20 Methods and systems for transmitting signals differentially and single-endedly across a pair of wires

Family Applications After (1)

Application Number Title Priority Date Filing Date
US13/090,722 Expired - Fee Related US8175173B2 (en) 2006-11-17 2011-04-20 Methods and systems for transmitting signals differentially and single-endedly across a pair of wires

Country Status (4)

Country Link
US (2) US7953162B2 (en)
CN (1) CN101595701B (en)
TW (1) TWI419486B (en)
WO (1) WO2008063743A2 (en)

Cited By (11)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20100014620A1 (en) * 2006-08-29 2010-01-21 Koninklijke Philips Electronics, N.V. Method and apparatus for high speed lvds communication
US20110085621A1 (en) * 2008-06-20 2011-04-14 Fujitsu Limited Receiver
US20120063556A1 (en) * 2010-09-13 2012-03-15 Altera Corporation Techniques for Varying a Periodic Signal Based on Changes in a Data Rate
US20120062800A1 (en) * 2010-09-10 2012-03-15 Sisto John F Monitor Chaining and Docking Mechanism
US20130127510A1 (en) * 2011-11-23 2013-05-23 Ta-Yung Yang Isolation interface circuit for power management
US20150089265A1 (en) * 2008-08-29 2015-03-26 Renesas Electronics Corporation Semiconductor integrated circuit and circuit operation method
US9094246B1 (en) * 2014-04-14 2015-07-28 Analog Devices Global Pure differential signal based MIPI DSI/CSI-2 receiver systems
US20170077969A1 (en) * 2014-09-11 2017-03-16 Intel Corporation Apparatus and method for adaptive common mode noise decomposition and tuning
US20170222684A1 (en) * 2016-02-01 2017-08-03 Qualcomm Incorporated Unidirectional clock signaling in a high-speed serial link
US10159053B2 (en) 2016-02-02 2018-12-18 Qualcomm Incorporated Low-latency low-uncertainty timer synchronization mechanism across multiple devices
US10423567B2 (en) 2016-02-01 2019-09-24 Qualcomm Incorporated Unidirectional clock signaling in a high-speed serial link

Families Citing this family (27)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US7953162B2 (en) * 2006-11-17 2011-05-31 Intersil Americas Inc. Use of differential pair as single-ended data paths to transport low speed data
US9426006B2 (en) * 2007-02-07 2016-08-23 Valens Semiconductor Ltd. Low power partial functionality communication link
US8355327B2 (en) * 2007-02-07 2013-01-15 Valens Semiconductor Ltd. Methods and devices for daisy chain CE device power save modes
JP2009017371A (en) * 2007-07-06 2009-01-22 Canon Inc Imaging device and control method thereof
JP2010535453A (en) * 2007-08-02 2010-11-18 フェアチャイルド セミコンダクター コーポレイション Method and circuit for interleaving and serializing / deserializing LCD, camera, keypad and GPIO data via serial stream
KR20100103028A (en) * 2009-03-13 2010-09-27 삼성전자주식회사 Method for processing data and device of using the same
TWI420477B (en) * 2009-03-20 2013-12-21 Realtek Semiconductor Corp Differential signal generating apparatus
KR101536228B1 (en) * 2009-04-15 2015-07-13 삼성디스플레이 주식회사 Metohd of modulating and demodulating a signal, signal modulation and demodulation apparatus for performing the method and display apparatus having the apparatus
CN102282815B (en) * 2009-11-13 2014-11-19 松下电器产业株式会社 Interface circuit, and interface system
KR101603674B1 (en) * 2009-12-14 2016-03-16 삼성전자주식회사 Method and Apparatus for Urgent Data Transmission
TWI457000B (en) * 2010-10-05 2014-10-11 Aten Int Co Ltd Signal extender system and signal extender and transmitting module and receiving module thereof
US8615610B2 (en) 2011-09-29 2013-12-24 Freescale Semiconductor, Inc. Interface system and method with backward compatibility
US10649948B2 (en) * 2011-10-05 2020-05-12 Analog Devices, Inc. Two-wire communication systems and applications
US10311010B2 (en) * 2011-10-05 2019-06-04 Analog Devices, Inc. Two-wire communication systems and applications
US8954634B2 (en) 2012-06-22 2015-02-10 Lenovo Enterprise Solutions (Singapore) Pte. Ltd. Operating a demultiplexer on an inter-integrated circuit (‘I2C’) bus
US9015394B2 (en) * 2012-06-22 2015-04-21 Lenovo Enterprise Solutions (Singapore) Pte. Ltd. Chip select (‘CS’) multiplication in a serial peripheral interface (‘SPI’) system
US9098645B2 (en) * 2012-06-22 2015-08-04 Lenovo Enterprise Solutions (Singapore) Pte. Ltd. Increasing data transmission rate in an inter-integrated circuit (‘I2C’) system
US9639499B2 (en) 2013-06-12 2017-05-02 Qualcomm Incorporated Camera control interface extension bus
US9473710B2 (en) * 2014-01-31 2016-10-18 Rosemount Aerospace Inc. Video signal termination detection circuit
US9852104B2 (en) * 2014-02-20 2017-12-26 Qualcomm Incorporated Coexistence of legacy and next generation devices over a shared multi-mode bus
US10139875B2 (en) 2014-02-20 2018-11-27 Qualcomm Incorporated Farewell reset and restart method for coexistence of legacy and next generation devices over a shared multi-mode bus
US9710423B2 (en) 2014-04-02 2017-07-18 Qualcomm Incorporated Methods to send extra information in-band on inter-integrated circuit (I2C) bus
KR102301031B1 (en) * 2014-12-31 2021-09-13 삼성전자주식회사 A method and apparatus for processing a signal in mobile device
CN106598891B (en) * 2015-10-15 2021-04-30 恩智浦美国有限公司 Slave alarm signaling in inter-IC I2C bus system
US20180240409A1 (en) * 2017-02-21 2018-08-23 Sct Technology, Ltd. Led microdisplay
CN109977063B (en) * 2019-04-17 2021-03-23 上海兆芯集成电路有限公司 Serial deserializing system and differential comparator thereof
US20230246883A1 (en) * 2022-02-03 2023-08-03 Analog Bits, Inc. Four Wire High Speed Communication Systems

Citations (102)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US3587044A (en) * 1969-07-14 1971-06-22 Ibm Digital communication system
US3676583A (en) * 1969-08-13 1972-07-11 Victor Company Of Japan Jitter correction system
US4092596A (en) * 1976-04-13 1978-05-30 Dickinson Robert V C Data transmission and reception system
US4445048A (en) * 1980-04-04 1984-04-24 Rolm Corporation High speed ribbon cable bus
US4486739A (en) * 1982-06-30 1984-12-04 International Business Machines Corporation Byte oriented DC balanced (0,4) 8B/10B partitioned block transmission code
US4527079A (en) * 1983-11-01 1985-07-02 Advanced Micro Devices, Inc. Integrated circuit device accepting inputs and providing outputs at the levels of different logic families
US4658156A (en) * 1983-12-08 1987-04-14 Nec Corporation Voltage detection circuit for detecting input voltage larger in absolute value than power supply voltage
US4803638A (en) * 1986-06-26 1989-02-07 Westinghouse Electric Corp. Ultrasonic signal processing system including a flaw gate
US4818896A (en) * 1987-08-28 1989-04-04 Hewlett-Packard Company Optical transmitter driver with current peaking
US4853560A (en) * 1987-02-06 1989-08-01 Hitachi, Ltd. Logic circuit and semiconductor integrated circuit device capable of operating by different power supplies
US5016269A (en) * 1988-11-04 1991-05-14 Gte Mobilnet, Incorporated Method and apparatus for utilizing a cellular telephone in a programmable, intelligent emergency freeway callbox
US5059835A (en) * 1987-06-04 1991-10-22 Ncr Corporation Cmos circuit with programmable input threshold
US5067007A (en) * 1988-06-13 1991-11-19 Hitachi, Ltd. Semiconductor device having leads for mounting to a surface of a printed circuit board
US5126686A (en) * 1989-08-15 1992-06-30 Astec International, Ltd. RF amplifier system having multiple selectable power output levels
US5144167A (en) * 1991-05-10 1992-09-01 Altera Corporation Zero power, high impedance TTL-to-CMOS converter
USRE34808E (en) * 1986-11-05 1994-12-20 Xilinx, Inc. TTL/CMOS compatible input buffer with Schmitt trigger
US5422760A (en) * 1992-08-27 1995-06-06 Quantum Corp. Disk drive method using zoned data recording and PRML sampling data detection with digital adaptive equalization
US5459607A (en) * 1993-04-19 1995-10-17 C-Cor/Comlux, Inc. Synchronous optical digital transmission system and method
US5506521A (en) * 1992-08-03 1996-04-09 Unisys Corporation ECL driver with adjustable rise and fall times, and method therefor
US5521530A (en) * 1994-08-31 1996-05-28 Oki Semiconductor America, Inc. Efficient method and resulting structure for integrated circuits with flexible I/O interface and power supply voltages
US5557219A (en) * 1994-01-31 1996-09-17 Texas Instruments Incorporated Interface level programmability
US5589783A (en) * 1994-07-29 1996-12-31 Sgs-Thomson Microelectronics, Inc. Variable input threshold adjustment
US5689195A (en) * 1995-05-17 1997-11-18 Altera Corporation Programmable logic array integrated circuit devices
US5715274A (en) * 1995-01-09 1998-02-03 Lsi Logic Corporation Method and system for communicating between a plurality of semiconductor devices
US5742798A (en) * 1996-08-09 1998-04-21 International Business Machines Corporation Compensation of chip to chip clock skew
US5742178A (en) * 1994-09-14 1998-04-21 Xilinx, Inc. Programmable voltage stabilizing circuit for a programmable integrated circuit device
US5801548A (en) * 1996-04-11 1998-09-01 Xilinx Inc Configurable performance-optimized programmable logic device
US5812461A (en) * 1990-06-14 1998-09-22 Creative Integrated Systems, Inc. Driver circuit for addressing core memory and a method for the same
US5856952A (en) * 1995-09-18 1999-01-05 Samsung Electronics Co., Ltd. Integrated circuit memory devices including a plurality of row latch circuits and related methods
US5872811A (en) * 1996-07-08 1999-02-16 Analog Devices, Inc. Differential line driver
US5872810A (en) * 1996-01-26 1999-02-16 Imec Co. Programmable modem apparatus for transmitting and receiving digital data, design method and use method for said modem
US5912920A (en) * 1997-03-27 1999-06-15 Marchok; Daniel J. Point-to multipoint digital communications system facilitating use of a reduced complexity receiver at each of the multipoint sites
US5936423A (en) * 1995-12-14 1999-08-10 Kawasaki Steel Corporation Semiconductor IC with an output circuit power supply used as a signal input/output terminal
US5939904A (en) * 1998-02-19 1999-08-17 Lucent Technologies, Inc. Method and apparatus for controlling the common-mode output voltage of a differential buffer
US5949253A (en) * 1997-04-18 1999-09-07 Adaptec, Inc. Low voltage differential driver with multiple drive strengths
US5958026A (en) * 1997-04-11 1999-09-28 Xilinx, Inc. Input/output buffer supporting multiple I/O standards
US5970255A (en) * 1995-10-16 1999-10-19 Altera Corporation System for coupling programmable logic device to external circuitry which selects a logic standard and uses buffers to modify output and input signals accordingly
US5982833A (en) * 1993-08-27 1999-11-09 Vlsi Technology, Inc. Method and apparatus for attenuating jitter in a digital transmission line
US6005895A (en) * 1996-12-20 1999-12-21 Rambus Inc. Apparatus and method for multilevel signaling
US6130563A (en) * 1997-09-10 2000-10-10 Integrated Device Technology, Inc. Output driver circuit for high speed digital signal transmission
US6134214A (en) * 1996-03-18 2000-10-17 Matsushita Electric Industrial Co., Ltd. Method for substituting defective recording of discoid recording medium and discoid recording medium recording and reproducing device
US6175952B1 (en) * 1997-05-27 2001-01-16 Altera Corporation Technique of fabricating integrated circuits having interfaces compatible with different operating voltage conditions
US6178215B1 (en) * 1997-10-09 2001-01-23 Nortel Networks Limited Synchronization system for reducing slipping
US6215326B1 (en) * 1998-11-18 2001-04-10 Altera Corporation Programmable logic device architecture with super-regions having logic regions and a memory region
US6226356B1 (en) * 1998-06-12 2001-05-01 Legerity Inc. Method and apparatus for power regulation of digital data transmission
US6229336B1 (en) * 1998-05-21 2001-05-08 Lattice Semiconductor Corporation Programmable integrated circuit device with slew control and skew control
US6236231B1 (en) * 1998-07-02 2001-05-22 Altera Corporation Programmable logic integrated circuit devices with low voltage differential signaling capabilities
US6243776B1 (en) * 1998-07-13 2001-06-05 International Business Machines Corporation Selectable differential or single-ended mode bus
US6252419B1 (en) * 1999-01-08 2001-06-26 Altera Corporation LVDS interface incorporating phase-locked loop circuitry for use in programmable logic device
US6256235B1 (en) * 2000-06-23 2001-07-03 Micron Technology, Inc. Adjustable driver pre-equalization for memory subsystems
US6256689B1 (en) * 1998-06-11 2001-07-03 Adaptec, Inc. Bus system expandable by connection of a bus bridge circuit
US6271679B1 (en) * 1999-03-24 2001-08-07 Altera Corporation I/O cell configuration for multiple I/O standards
US6282045B1 (en) * 1997-09-15 2001-08-28 Texas Instruments Incorporated Server hard disk drive integrated circuit and method of operation
US6281715B1 (en) * 1998-04-29 2001-08-28 National Semiconductor Corporation Low voltage differential signaling driver with pre-emphasis circuit
US6288581B1 (en) * 2001-01-05 2001-09-11 Pericom Semiconductor Corp. Low-voltage differential-signalling output buffer with pre-emphasis
US6294924B1 (en) * 1999-09-20 2001-09-25 Sun Microsystems, Inc. Dynamic termination logic driver with improved slew rate control
US6313682B1 (en) * 1999-12-08 2001-11-06 Analog Devices, Inc. Pulse generation circuit and method with transmission pre-emphasis
US6323687B1 (en) * 2000-11-03 2001-11-27 Fujitsu Limited Output drivers for integrated-circuit chips with VCCQ supply compensation
US6346832B1 (en) * 2000-05-22 2002-02-12 Motorola, Inc. Multi-channel signaling
US6366128B1 (en) * 2000-09-05 2002-04-02 Xilinx, Inc. Circuit for producing low-voltage differential signals
US6377076B1 (en) * 2000-02-15 2002-04-23 Sun Microsystems, Inc. Circuitry to support a power/area efficient method for high-frequency pre-emphasis for chip to chip signaling
US6389069B1 (en) * 1998-12-14 2002-05-14 Qualcomm Incorporated Low power programmable digital filter
US20020057101A1 (en) * 2000-11-13 2002-05-16 Benjamim Tang Method and circuit for pre-emphasis equalization in high speed data communications
US6407576B1 (en) * 1999-03-04 2002-06-18 Altera Corporation Interconnection and input/output resources for programmable logic integrated circuit devices
US20020101913A1 (en) * 1999-07-28 2002-08-01 Masters Jeffrey Tony Dynamic adaptive modulation negotiation for point-to-point terrestrial links
US6433579B1 (en) * 1998-07-02 2002-08-13 Altera Corporation Programmable logic integrated circuit devices with differential signaling capabilities
US6437599B1 (en) * 2000-11-06 2002-08-20 Xilinx, Inc. Programmable line driver
US6448813B2 (en) * 1998-10-26 2002-09-10 Rambus Inc. Output driver circuit with well-controlled output impedance
US6453374B1 (en) * 1999-03-30 2002-09-17 Rockwell Collins, Inc. Data bus
US20020135404A1 (en) * 2001-03-21 2002-09-26 Payne Robert F. High speed voltage mode differential digital output driver with edge-emphasis and pre-equalization
US20020180480A1 (en) * 2001-05-31 2002-12-05 International Business Machines Corporation Method and apparatus for inteface signaling using single-ended and differential data signals
US6515508B1 (en) * 2000-06-05 2003-02-04 Altera Corporation Differential interconnection circuits in programmable logic devices
US6580930B1 (en) * 1999-04-15 2003-06-17 Ericsson, Inc. Signal detector selector and method for selecting a detector
US20030141919A1 (en) * 2002-01-31 2003-07-31 Shoujun Wang Active peaking using differential pairs of transistors
US6639434B1 (en) * 2002-10-07 2003-10-28 Lattice Semiconductor Corporation Low voltage differential signaling systems and methods
US6650141B2 (en) * 2001-12-14 2003-11-18 Lattice Semiconductor Corporation High speed interface for a programmable interconnect circuit
US6650140B2 (en) * 2001-03-19 2003-11-18 Altera Corporation Programmable logic device with high speed serial interface circuitry
US20040000924A1 (en) * 2002-02-19 2004-01-01 Rambus, Inc. Method and apparatus for selectably providing single-ended and differential signaling with controllable impedance and transition time
US6687775B1 (en) * 2000-11-28 2004-02-03 Texas Instruments Incorporated Dual purpose serial/parallel data transfer device for peripheral storage device
US6686772B2 (en) * 2001-11-19 2004-02-03 Broadcom Corporation Voltage mode differential driver and method
US20040022311A1 (en) * 2002-07-12 2004-02-05 Zerbe Jared L. Selectable-tap equalizer
US6700403B1 (en) * 2002-05-15 2004-03-02 Analog Devices, Inc. Data driver systems with programmable modes
US20040051555A1 (en) * 2001-09-28 2004-03-18 Wilcox Jeffrey R. Apparatus and method for power efficient line driver
US6762625B1 (en) * 2002-11-25 2004-07-13 National Semiconductor Corporation Programmable differential current mode line driver with multiple classes of circuit operation
US20040169434A1 (en) * 2003-01-02 2004-09-02 Washington Richard G. Slip ring apparatus
US6788116B1 (en) * 2002-07-26 2004-09-07 National Semiconductor Corporation Low voltage differential swing (LVDS) signal driver circuit with low PVT sensitivity
US20040203477A1 (en) * 2002-11-21 2004-10-14 International Business Machines Corporation Interface transceiver power management method and apparatus including controlled circuit complexity and power supply voltage
US20040203483A1 (en) * 2002-11-07 2004-10-14 International Business Machines Corporation Interface transceiver power mangagement method and apparatus
US6810216B1 (en) * 1999-07-02 2004-10-26 Nokia Corporation Fast infrared transceiver with reduced power consumption
US6812733B1 (en) * 2002-08-02 2004-11-02 Pmc-Sierra, Inc. High-efficiency mixed voltage/current mode output driver
US6856178B1 (en) * 2003-07-31 2005-02-15 Silicon Bridge, Inc. Multi-function input/output driver
US20050119025A1 (en) * 2003-12-02 2005-06-02 Rishi Mohindra Serial digital interface for wireless network radios and baseband integrated circuits
US20050237082A1 (en) * 2003-01-07 2005-10-27 Altera Corporation Integrated circuit output driver circuitry with programmable preemphasis
US20050240386A1 (en) * 2004-04-22 2005-10-27 International Business Machines Corporation Method and system for interactive modeling of high-level network performance with low-level link design
US20060017462A1 (en) * 2004-07-07 2006-01-26 Kao Richard F C High speed integrated circuit
US20060171477A1 (en) * 2005-02-03 2006-08-03 Juan-Antonio Carballo Digital transmission circuit and method providing selectable power consumption via single-ended or differential operation
US20060187968A1 (en) * 2000-03-15 2006-08-24 Agere Systems Inc. Method for data communication
US20060220703A1 (en) * 2001-08-29 2006-10-05 Altera Corporation Programmable high speed interface
US7215891B1 (en) * 2003-06-06 2007-05-08 Jds Uniphase Corporation Integrated driving, receiving, controlling, and monitoring for optical transceivers
US7279982B1 (en) * 2005-03-24 2007-10-09 Xilinx, Inc. Apparatus and method for low current differential swing I/O interface
US20080117994A1 (en) * 2006-11-17 2008-05-22 Intersil Americas Inc. Use of differential pair as single-ended data paths to transport low speed data
US20080148063A1 (en) * 2003-01-13 2008-06-19 Silicon Image, Inc Method and apparatus for content protection within an open architecture system

Family Cites Families (4)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5243623A (en) * 1990-09-25 1993-09-07 National Semiconductor Corporation Switchable multi-mode transceiver interface device
US5233565A (en) * 1990-12-26 1993-08-03 Motorola, Inc. Low power BICMOS memory using address transition detection and a method therefor
US6243775B1 (en) * 1998-01-20 2001-06-05 Micron Technology, Inc. System for extending the available number of configuration registers
EP1497921A2 (en) * 2002-02-28 2005-01-19 Koninklijke Philips Electronics N.V. Method for controlling the mode of an electronic application

Patent Citations (116)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US3587044A (en) * 1969-07-14 1971-06-22 Ibm Digital communication system
US3676583A (en) * 1969-08-13 1972-07-11 Victor Company Of Japan Jitter correction system
US4092596A (en) * 1976-04-13 1978-05-30 Dickinson Robert V C Data transmission and reception system
US4445048A (en) * 1980-04-04 1984-04-24 Rolm Corporation High speed ribbon cable bus
US4486739A (en) * 1982-06-30 1984-12-04 International Business Machines Corporation Byte oriented DC balanced (0,4) 8B/10B partitioned block transmission code
US4527079A (en) * 1983-11-01 1985-07-02 Advanced Micro Devices, Inc. Integrated circuit device accepting inputs and providing outputs at the levels of different logic families
US4658156A (en) * 1983-12-08 1987-04-14 Nec Corporation Voltage detection circuit for detecting input voltage larger in absolute value than power supply voltage
US4803638A (en) * 1986-06-26 1989-02-07 Westinghouse Electric Corp. Ultrasonic signal processing system including a flaw gate
USRE34808E (en) * 1986-11-05 1994-12-20 Xilinx, Inc. TTL/CMOS compatible input buffer with Schmitt trigger
US4853560B1 (en) * 1987-02-06 1993-09-07 Hitachi, Ltd. Logic circuit and semiconductor integrated circuit device capable of operating by different power supplies
US4853560A (en) * 1987-02-06 1989-08-01 Hitachi, Ltd. Logic circuit and semiconductor integrated circuit device capable of operating by different power supplies
US5059835A (en) * 1987-06-04 1991-10-22 Ncr Corporation Cmos circuit with programmable input threshold
US4818896A (en) * 1987-08-28 1989-04-04 Hewlett-Packard Company Optical transmitter driver with current peaking
US5067007A (en) * 1988-06-13 1991-11-19 Hitachi, Ltd. Semiconductor device having leads for mounting to a surface of a printed circuit board
US5016269A (en) * 1988-11-04 1991-05-14 Gte Mobilnet, Incorporated Method and apparatus for utilizing a cellular telephone in a programmable, intelligent emergency freeway callbox
US5126686A (en) * 1989-08-15 1992-06-30 Astec International, Ltd. RF amplifier system having multiple selectable power output levels
US5812461A (en) * 1990-06-14 1998-09-22 Creative Integrated Systems, Inc. Driver circuit for addressing core memory and a method for the same
US5144167A (en) * 1991-05-10 1992-09-01 Altera Corporation Zero power, high impedance TTL-to-CMOS converter
US5506521A (en) * 1992-08-03 1996-04-09 Unisys Corporation ECL driver with adjustable rise and fall times, and method therefor
US5422760A (en) * 1992-08-27 1995-06-06 Quantum Corp. Disk drive method using zoned data recording and PRML sampling data detection with digital adaptive equalization
US5459607A (en) * 1993-04-19 1995-10-17 C-Cor/Comlux, Inc. Synchronous optical digital transmission system and method
US5982833A (en) * 1993-08-27 1999-11-09 Vlsi Technology, Inc. Method and apparatus for attenuating jitter in a digital transmission line
US5557219A (en) * 1994-01-31 1996-09-17 Texas Instruments Incorporated Interface level programmability
US5589783A (en) * 1994-07-29 1996-12-31 Sgs-Thomson Microelectronics, Inc. Variable input threshold adjustment
US5521530A (en) * 1994-08-31 1996-05-28 Oki Semiconductor America, Inc. Efficient method and resulting structure for integrated circuits with flexible I/O interface and power supply voltages
US5742178A (en) * 1994-09-14 1998-04-21 Xilinx, Inc. Programmable voltage stabilizing circuit for a programmable integrated circuit device
US5715274A (en) * 1995-01-09 1998-02-03 Lsi Logic Corporation Method and system for communicating between a plurality of semiconductor devices
US5689195A (en) * 1995-05-17 1997-11-18 Altera Corporation Programmable logic array integrated circuit devices
US5856952A (en) * 1995-09-18 1999-01-05 Samsung Electronics Co., Ltd. Integrated circuit memory devices including a plurality of row latch circuits and related methods
US5970255A (en) * 1995-10-16 1999-10-19 Altera Corporation System for coupling programmable logic device to external circuitry which selects a logic standard and uses buffers to modify output and input signals accordingly
US5936423A (en) * 1995-12-14 1999-08-10 Kawasaki Steel Corporation Semiconductor IC with an output circuit power supply used as a signal input/output terminal
US5872810A (en) * 1996-01-26 1999-02-16 Imec Co. Programmable modem apparatus for transmitting and receiving digital data, design method and use method for said modem
US6134214A (en) * 1996-03-18 2000-10-17 Matsushita Electric Industrial Co., Ltd. Method for substituting defective recording of discoid recording medium and discoid recording medium recording and reproducing device
US5801548A (en) * 1996-04-11 1998-09-01 Xilinx Inc Configurable performance-optimized programmable logic device
US5872811A (en) * 1996-07-08 1999-02-16 Analog Devices, Inc. Differential line driver
US5742798A (en) * 1996-08-09 1998-04-21 International Business Machines Corporation Compensation of chip to chip clock skew
US6005895A (en) * 1996-12-20 1999-12-21 Rambus Inc. Apparatus and method for multilevel signaling
US5912920A (en) * 1997-03-27 1999-06-15 Marchok; Daniel J. Point-to multipoint digital communications system facilitating use of a reduced complexity receiver at each of the multipoint sites
US5958026A (en) * 1997-04-11 1999-09-28 Xilinx, Inc. Input/output buffer supporting multiple I/O standards
US5949253A (en) * 1997-04-18 1999-09-07 Adaptec, Inc. Low voltage differential driver with multiple drive strengths
US6222388B1 (en) * 1997-04-18 2001-04-24 Adaptec, Inc. Low voltage differential driver with multiple drive strengths
US6175952B1 (en) * 1997-05-27 2001-01-16 Altera Corporation Technique of fabricating integrated circuits having interfaces compatible with different operating voltage conditions
US6130563A (en) * 1997-09-10 2000-10-10 Integrated Device Technology, Inc. Output driver circuit for high speed digital signal transmission
US6282045B1 (en) * 1997-09-15 2001-08-28 Texas Instruments Incorporated Server hard disk drive integrated circuit and method of operation
US6178215B1 (en) * 1997-10-09 2001-01-23 Nortel Networks Limited Synchronization system for reducing slipping
US5939904A (en) * 1998-02-19 1999-08-17 Lucent Technologies, Inc. Method and apparatus for controlling the common-mode output voltage of a differential buffer
US6281715B1 (en) * 1998-04-29 2001-08-28 National Semiconductor Corporation Low voltage differential signaling driver with pre-emphasis circuit
US6229336B1 (en) * 1998-05-21 2001-05-08 Lattice Semiconductor Corporation Programmable integrated circuit device with slew control and skew control
US6256689B1 (en) * 1998-06-11 2001-07-03 Adaptec, Inc. Bus system expandable by connection of a bus bridge circuit
US6226356B1 (en) * 1998-06-12 2001-05-01 Legerity Inc. Method and apparatus for power regulation of digital data transmission
US6236231B1 (en) * 1998-07-02 2001-05-22 Altera Corporation Programmable logic integrated circuit devices with low voltage differential signaling capabilities
US6433579B1 (en) * 1998-07-02 2002-08-13 Altera Corporation Programmable logic integrated circuit devices with differential signaling capabilities
US6400598B1 (en) * 1998-07-02 2002-06-04 Altera Corporation Programmable logic integrated circuit devices with low voltage differential signaling capabilities
US6243776B1 (en) * 1998-07-13 2001-06-05 International Business Machines Corporation Selectable differential or single-ended mode bus
US6448813B2 (en) * 1998-10-26 2002-09-10 Rambus Inc. Output driver circuit with well-controlled output impedance
US6215326B1 (en) * 1998-11-18 2001-04-10 Altera Corporation Programmable logic device architecture with super-regions having logic regions and a memory region
US6389069B1 (en) * 1998-12-14 2002-05-14 Qualcomm Incorporated Low power programmable digital filter
US6252419B1 (en) * 1999-01-08 2001-06-26 Altera Corporation LVDS interface incorporating phase-locked loop circuitry for use in programmable logic device
US6407576B1 (en) * 1999-03-04 2002-06-18 Altera Corporation Interconnection and input/output resources for programmable logic integrated circuit devices
US6271679B1 (en) * 1999-03-24 2001-08-07 Altera Corporation I/O cell configuration for multiple I/O standards
US6453374B1 (en) * 1999-03-30 2002-09-17 Rockwell Collins, Inc. Data bus
US6580930B1 (en) * 1999-04-15 2003-06-17 Ericsson, Inc. Signal detector selector and method for selecting a detector
US6810216B1 (en) * 1999-07-02 2004-10-26 Nokia Corporation Fast infrared transceiver with reduced power consumption
US20020101913A1 (en) * 1999-07-28 2002-08-01 Masters Jeffrey Tony Dynamic adaptive modulation negotiation for point-to-point terrestrial links
US6294924B1 (en) * 1999-09-20 2001-09-25 Sun Microsystems, Inc. Dynamic termination logic driver with improved slew rate control
US6313682B1 (en) * 1999-12-08 2001-11-06 Analog Devices, Inc. Pulse generation circuit and method with transmission pre-emphasis
US6377076B1 (en) * 2000-02-15 2002-04-23 Sun Microsystems, Inc. Circuitry to support a power/area efficient method for high-frequency pre-emphasis for chip to chip signaling
US20060187968A1 (en) * 2000-03-15 2006-08-24 Agere Systems Inc. Method for data communication
US6346832B1 (en) * 2000-05-22 2002-02-12 Motorola, Inc. Multi-channel signaling
US6515508B1 (en) * 2000-06-05 2003-02-04 Altera Corporation Differential interconnection circuits in programmable logic devices
US6256235B1 (en) * 2000-06-23 2001-07-03 Micron Technology, Inc. Adjustable driver pre-equalization for memory subsystems
US6366128B1 (en) * 2000-09-05 2002-04-02 Xilinx, Inc. Circuit for producing low-voltage differential signals
US6323687B1 (en) * 2000-11-03 2001-11-27 Fujitsu Limited Output drivers for integrated-circuit chips with VCCQ supply compensation
US6437599B1 (en) * 2000-11-06 2002-08-20 Xilinx, Inc. Programmable line driver
US20020057101A1 (en) * 2000-11-13 2002-05-16 Benjamim Tang Method and circuit for pre-emphasis equalization in high speed data communications
US20020186048A1 (en) * 2000-11-13 2002-12-12 Primarion, Inc. Method and circuit for pre-emphasis equalization in high speed data communications
US6687775B1 (en) * 2000-11-28 2004-02-03 Texas Instruments Incorporated Dual purpose serial/parallel data transfer device for peripheral storage device
US6288581B1 (en) * 2001-01-05 2001-09-11 Pericom Semiconductor Corp. Low-voltage differential-signalling output buffer with pre-emphasis
US6650140B2 (en) * 2001-03-19 2003-11-18 Altera Corporation Programmable logic device with high speed serial interface circuitry
US20040032282A1 (en) * 2001-03-19 2004-02-19 Altera Corporation Programmable logic device with high speed serial interface circuitry
US20020135404A1 (en) * 2001-03-21 2002-09-26 Payne Robert F. High speed voltage mode differential digital output driver with edge-emphasis and pre-equalization
US20040051565A1 (en) * 2001-05-31 2004-03-18 Dreps Daniel Mark Comparator and method for detecting a signal using a reference derived from a differential data signal pair
US20020180480A1 (en) * 2001-05-31 2002-12-05 International Business Machines Corporation Method and apparatus for inteface signaling using single-ended and differential data signals
US20060220703A1 (en) * 2001-08-29 2006-10-05 Altera Corporation Programmable high speed interface
US20040051555A1 (en) * 2001-09-28 2004-03-18 Wilcox Jeffrey R. Apparatus and method for power efficient line driver
US6686772B2 (en) * 2001-11-19 2004-02-03 Broadcom Corporation Voltage mode differential driver and method
US6861868B1 (en) * 2001-12-14 2005-03-01 Lattice Semiconductor Corp. High speed interface for a programmable interconnect circuit
US6650141B2 (en) * 2001-12-14 2003-11-18 Lattice Semiconductor Corporation High speed interface for a programmable interconnect circuit
US20030141919A1 (en) * 2002-01-31 2003-07-31 Shoujun Wang Active peaking using differential pairs of transistors
US6683472B2 (en) * 2002-02-19 2004-01-27 Rambus Inc. Method and apparatus for selectably providing single-ended and differential signaling with controllable impedance and transition time
US20040000924A1 (en) * 2002-02-19 2004-01-01 Rambus, Inc. Method and apparatus for selectably providing single-ended and differential signaling with controllable impedance and transition time
US20050212553A1 (en) * 2002-02-19 2005-09-29 Rambus Inc. Method and apparatus for selectably providing single-ended and differential signaling with controllable impedence and transition time
US7154302B2 (en) * 2002-02-19 2006-12-26 Rambus Inc. Method and apparatus for selectably providing single-ended and differential signaling with controllable impedance and transition time
US20050104619A1 (en) * 2002-02-19 2005-05-19 Rambus Inc. Method and apparatus for selectably providing single-ended and differential signaling with controllable impedance and transition time
US7129739B2 (en) * 2002-02-19 2006-10-31 Rambus Inc. Method and apparatus for selectably providing single-ended and differential signaling with controllable impedence and transition time
US6700403B1 (en) * 2002-05-15 2004-03-02 Analog Devices, Inc. Data driver systems with programmable modes
US20040022311A1 (en) * 2002-07-12 2004-02-05 Zerbe Jared L. Selectable-tap equalizer
US6788116B1 (en) * 2002-07-26 2004-09-07 National Semiconductor Corporation Low voltage differential swing (LVDS) signal driver circuit with low PVT sensitivity
US6812733B1 (en) * 2002-08-02 2004-11-02 Pmc-Sierra, Inc. High-efficiency mixed voltage/current mode output driver
US6639434B1 (en) * 2002-10-07 2003-10-28 Lattice Semiconductor Corporation Low voltage differential signaling systems and methods
US20040203483A1 (en) * 2002-11-07 2004-10-14 International Business Machines Corporation Interface transceiver power mangagement method and apparatus
US20040203477A1 (en) * 2002-11-21 2004-10-14 International Business Machines Corporation Interface transceiver power management method and apparatus including controlled circuit complexity and power supply voltage
US6762625B1 (en) * 2002-11-25 2004-07-13 National Semiconductor Corporation Programmable differential current mode line driver with multiple classes of circuit operation
US20040169434A1 (en) * 2003-01-02 2004-09-02 Washington Richard G. Slip ring apparatus
US20050237082A1 (en) * 2003-01-07 2005-10-27 Altera Corporation Integrated circuit output driver circuitry with programmable preemphasis
US7109743B2 (en) * 2003-01-07 2006-09-19 Altera Corporation Integrated circuit output driver circuitry with programmable preemphasis
US20080148063A1 (en) * 2003-01-13 2008-06-19 Silicon Image, Inc Method and apparatus for content protection within an open architecture system
US7215891B1 (en) * 2003-06-06 2007-05-08 Jds Uniphase Corporation Integrated driving, receiving, controlling, and monitoring for optical transceivers
US6856178B1 (en) * 2003-07-31 2005-02-15 Silicon Bridge, Inc. Multi-function input/output driver
US20050119025A1 (en) * 2003-12-02 2005-06-02 Rishi Mohindra Serial digital interface for wireless network radios and baseband integrated circuits
US20050240386A1 (en) * 2004-04-22 2005-10-27 International Business Machines Corporation Method and system for interactive modeling of high-level network performance with low-level link design
US20060017462A1 (en) * 2004-07-07 2006-01-26 Kao Richard F C High speed integrated circuit
US20060171477A1 (en) * 2005-02-03 2006-08-03 Juan-Antonio Carballo Digital transmission circuit and method providing selectable power consumption via single-ended or differential operation
US7522670B2 (en) * 2005-02-03 2009-04-21 International Business Machines Corporation Digital transmission circuit and method providing selectable power consumption via single-ended or differential operation
US7279982B1 (en) * 2005-03-24 2007-10-09 Xilinx, Inc. Apparatus and method for low current differential swing I/O interface
US20080117994A1 (en) * 2006-11-17 2008-05-22 Intersil Americas Inc. Use of differential pair as single-ended data paths to transport low speed data

Non-Patent Citations (3)

* Cited by examiner, † Cited by third party
Title
"Low Voltage Differential Signalling," The International Engineering Consortium; Web ProForum Tutorials; http://www.iec.org/online/tutorials/acrobat/low-voltage.pdf, pp. 1-15 (at least as early as Oct. 2006).
"Understanding LVDS for Digital Test Systems," National Instruments; http://zone.ni.com/devzone/cda/tut/p/id/4441; (at least as early as Oct. 2006).
International Search Report and Written Opinion for PCT/US2007/079715, dated Jun. 2, 2008.

Cited By (21)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US8098692B2 (en) * 2006-08-29 2012-01-17 Koninklijke Philips Electronics N.V. Method and apparatus for high speed LVDS communication
US20100014620A1 (en) * 2006-08-29 2010-01-21 Koninklijke Philips Electronics, N.V. Method and apparatus for high speed lvds communication
US20110085621A1 (en) * 2008-06-20 2011-04-14 Fujitsu Limited Receiver
US8619915B2 (en) * 2008-06-20 2013-12-31 Fujitsu Limited Receiver
US20150089265A1 (en) * 2008-08-29 2015-03-26 Renesas Electronics Corporation Semiconductor integrated circuit and circuit operation method
US9898072B2 (en) * 2008-08-29 2018-02-20 Renesas Electronics Corporation Semiconductor integrated circuit and circuit operation method
US20120062800A1 (en) * 2010-09-10 2012-03-15 Sisto John F Monitor Chaining and Docking Mechanism
US8395605B2 (en) * 2010-09-10 2013-03-12 Smsc Holdings S.A.R.L. Monitor chaining and docking mechanism
US8854345B2 (en) 2010-09-10 2014-10-07 Smsc Holdings S.A.R.L. Monitor chaining and docking mechanism
US20120063556A1 (en) * 2010-09-13 2012-03-15 Altera Corporation Techniques for Varying a Periodic Signal Based on Changes in a Data Rate
US8559582B2 (en) * 2010-09-13 2013-10-15 Altera Corporation Techniques for varying a periodic signal based on changes in a data rate
US8929498B2 (en) * 2010-09-13 2015-01-06 Altera Corporation Techniques for varying a periodic signal based on changes in a data rate
US8902999B2 (en) * 2011-11-23 2014-12-02 System General Corp. Isolation interface circuit for power management
US20130127510A1 (en) * 2011-11-23 2013-05-23 Ta-Yung Yang Isolation interface circuit for power management
US9094246B1 (en) * 2014-04-14 2015-07-28 Analog Devices Global Pure differential signal based MIPI DSI/CSI-2 receiver systems
US20170077969A1 (en) * 2014-09-11 2017-03-16 Intel Corporation Apparatus and method for adaptive common mode noise decomposition and tuning
US10396834B2 (en) * 2014-09-11 2019-08-27 Intel Corporation Apparatus and method for adaptive common mode noise decomposition and tuning
US20170222684A1 (en) * 2016-02-01 2017-08-03 Qualcomm Incorporated Unidirectional clock signaling in a high-speed serial link
US9979432B2 (en) 2016-02-01 2018-05-22 Qualcomm Incorporated Programmable distributed data processing in a serial link
US10423567B2 (en) 2016-02-01 2019-09-24 Qualcomm Incorporated Unidirectional clock signaling in a high-speed serial link
US10159053B2 (en) 2016-02-02 2018-12-18 Qualcomm Incorporated Low-latency low-uncertainty timer synchronization mechanism across multiple devices

Also Published As

Publication number Publication date
TWI419486B (en) 2013-12-11
TW200836501A (en) 2008-09-01
US20110194595A1 (en) 2011-08-11
CN101595701A (en) 2009-12-02
US8175173B2 (en) 2012-05-08
WO2008063743A2 (en) 2008-05-29
CN101595701B (en) 2013-10-30
WO2008063743A3 (en) 2008-07-24
US20080117994A1 (en) 2008-05-22
WO2008063743B1 (en) 2008-09-12

Similar Documents

Publication Publication Date Title
US7953162B2 (en) Use of differential pair as single-ended data paths to transport low speed data
EP1662658B1 (en) Data transfer control apparatus and electronic device
CN110277988B (en) Repeater with fast transition from low power standby to low frequency signal transmission
US9009379B1 (en) Communicating with MIPI-compliant devices using non-MIPI interfaces
JP5645272B2 (en) Driver circuit, receiver circuit, and control method of communication system including them
US7218136B2 (en) Transmission circuit, data transfer control device and electronic equipment
CN107481674B (en) Display device
JP2009111794A (en) Interface circuit that can switch between single-ended transmission and differential transmission
US11669475B2 (en) Isolated universal serial bus repeater with high speed capability
EP1662657B1 (en) Receiver circuit, interface circuit and electronic device
US20100003927A1 (en) Apparatus and method for power-saving and wake-up
US9350406B1 (en) Transceiver and operating method thereof
US20230246883A1 (en) Four Wire High Speed Communication Systems
US20240220435A1 (en) Power Consumption Control for Transmitters of Retimers in High Speed Data Communication
US8054102B2 (en) Interface device and interface system
US20230148367A1 (en) System and method for multi-mode receiver

Legal Events

Date Code Title Description
AS Assignment

Owner name: INTERSIL AMERICAS INC., CALIFORNIA

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:SHETTY, NARESH B.;REEL/FRAME:018620/0550

Effective date: 20061116

AS Assignment

Owner name: MORGAN STANLEY & CO. INCORPORATED,NEW YORK

Free format text: SECURITY AGREEMENT;ASSIGNORS:INTERSIL CORPORATION;TECHWELL, INC.;INTERSIL COMMUNICATIONS, INC.;AND OTHERS;REEL/FRAME:024335/0465

Effective date: 20100427

Owner name: MORGAN STANLEY & CO. INCORPORATED, NEW YORK

Free format text: SECURITY AGREEMENT;ASSIGNORS:INTERSIL CORPORATION;TECHWELL, INC.;INTERSIL COMMUNICATIONS, INC.;AND OTHERS;REEL/FRAME:024335/0465

Effective date: 20100427

STCF Information on status: patent grant

Free format text: PATENTED CASE

AS Assignment

Owner name: INTERSIL AMERICAS LLC, CALIFORNIA

Free format text: CHANGE OF NAME;ASSIGNOR:INTERSIL AMERICAS INC.;REEL/FRAME:033119/0484

Effective date: 20111223

FPAY Fee payment

Year of fee payment: 4

FEPP Fee payment procedure

Free format text: MAINTENANCE FEE REMINDER MAILED (ORIGINAL EVENT CODE: REM.); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY

LAPS Lapse for failure to pay maintenance fees

Free format text: PATENT EXPIRED FOR FAILURE TO PAY MAINTENANCE FEES (ORIGINAL EVENT CODE: EXP.); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY

STCH Information on status: patent discontinuation

Free format text: PATENT EXPIRED DUE TO NONPAYMENT OF MAINTENANCE FEES UNDER 37 CFR 1.362

FP Lapsed due to failure to pay maintenance fee

Effective date: 20190531