US7782084B1 - Integrated circuit with reconfigurable inputs/outputs - Google Patents
Integrated circuit with reconfigurable inputs/outputs Download PDFInfo
- Publication number
- US7782084B1 US7782084B1 US12/012,672 US1267208A US7782084B1 US 7782084 B1 US7782084 B1 US 7782084B1 US 1267208 A US1267208 A US 1267208A US 7782084 B1 US7782084 B1 US 7782084B1
- Authority
- US
- United States
- Prior art keywords
- signal paths
- integrated circuit
- signal
- configuration
- configuration information
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Expired - Fee Related, expires
Links
Images
Classifications
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03K—PULSE TECHNIQUE
- H03K19/00—Logic circuits, i.e. having at least two inputs acting on one output; Inverting circuits
- H03K19/02—Logic circuits, i.e. having at least two inputs acting on one output; Inverting circuits using specified components
- H03K19/173—Logic circuits, i.e. having at least two inputs acting on one output; Inverting circuits using specified components using elementary logic circuits as components
- H03K19/1731—Optimisation thereof
- H03K19/1732—Optimisation thereof by limitation or reduction of the pin/gate ratio
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03K—PULSE TECHNIQUE
- H03K19/00—Logic circuits, i.e. having at least two inputs acting on one output; Inverting circuits
- H03K19/02—Logic circuits, i.e. having at least two inputs acting on one output; Inverting circuits using specified components
- H03K19/173—Logic circuits, i.e. having at least two inputs acting on one output; Inverting circuits using specified components using elementary logic circuits as components
- H03K19/177—Logic circuits, i.e. having at least two inputs acting on one output; Inverting circuits using specified components using elementary logic circuits as components arranged in matrix form
- H03K19/17736—Structural details of routing resources
- H03K19/17744—Structural details of routing resources for input/output signals
Definitions
- the present invention relates generally to Integrated Circuit (IC) devices, and more particularly to IC devices having reconfigurable inputs or outputs.
- IC Integrated Circuit
- Integrated Circuit (IC) devices can include a die contained within a structure (“package”) in which electrical pads of the die can be electrically connected to a set of leads or pins of the package.
- a die is typically formed by dividing a fabricated semiconductor wafer into sections and subsequently assembling them into a package.
- Integrated Circuit (IC) devices can be packaged in a number of different configurations depending on their end use. In most conventional arrangements, the physical layout of pads on a die are predetermined and not capable of being modified. At the same time, system designers may dictate packet pinout configurations for components that are not subject to modification in order to ensure compatibility with existing wiring routes, power supply bus limitations, or other system requirements.
- the conventional IC device can include a die 800 having a first set of pads 810 - 0 and a second set of pads 810 - 1 .
- FIGS. 8B-8C show a package 803 including a first set of bond targets 840 - 0 , and a second set of bond targets 840 - 1 .
- Bond targets ( 840 - 0 and 840 - 1 ) can each provide a signal path to a different external package connection (e.g., pin, solder ball, lead, etc.).
- a different external package connection e.g., pin, solder ball, lead, etc.
- the physical layout of the first and second set of pads 810 - 0 , 810 - 1 is designed to correspond to the physical layout of the first and second set of bond targets 840 - 0 , 840 - 1 . That is, a numerical order of set of data input/output (I/O's) of the die and the package can coincide physically.
- the second conventional IC device can include a die 900 having a first set of pads 910 - 0 and a second set of pads 910 - 1 .
- FIG. 9B shows a package 903 including a first set of bond targets 940 - 0 and a second set of bond targets 940 - 1 .
- the physical layout of the first conventional package 903 differs from the layout of the second conventional package 903 in that the numerical order of the first set of pins 940 - 0 is reversed compared with the first set of pins 940 - 0 .
- die 800 of FIG. 8A could not practically be placed in package 903
- die 900 could not practically be placed in package 803 as bond wires from pads to bond targets would involve too many impermissible wire crossovers. Accordingly, making one device design suitable for an incompatible package pin configuration can require an entire redesign of the die to route signals to different locations.
- FIG. 1 is a block schematic diagram showing an integrated circuit device according to a first embodiment of the invention.
- FIG. 2A is a block schematic diagram showing an IC device output section according to an embodiment.
- FIG. 2B is a block schematic diagram showing an IC device input section according to an embodiment.
- FIG. 3 is a functional block diagram showing another IC device output section according to an embodiment of the invention.
- FIG. 3A is a table showing data values that can be stored in test latches of an IC device output section like that of FIG. 3 .
- FIG. 4 is a schematic diagram showing one example of a switching circuit that can be included in the embodiments.
- FIG. 5 is a schematic diagram showing another one example of a switching circuit that can be included in the embodiments.
- FIG. 6A is a functional block diagram showing yet another IC device output section according to an embodiment of the invention.
- FIG. 6B is a functional block diagram showing yet another IC device input section according to an embodiment of the invention.
- FIGS. 7A and 7B show top and cross sectional views of an IC device mounted in a package according to another embodiment.
- FIGS. 8A-8C are top and cross-sectional views of a conventional IC device and package.
- FIGS. 9A-9B shows top views of another conventional IC device and package.
- the embodiments include an integrated circuit (IC) device having re-configurable input/output pinouts, and methods for operating re-configurable sections of such an IC device.
- IC integrated circuit
- An integrated circuit device can include a core 102 , a first and second set of signal data paths 106 - 0 and 106 - 1 , a first and second configuration circuit 108 - 0 and 108 - 1 , and a first and second set of pads or physical connection points 110 - 0 and 110 - 1 .
- a core 102 can include circuits that execute predetermined functions, and in the particular example of FIG. 1 , is shown to include a number of core logic sections 104 - 0 through 104 - n .
- Core logic sections ( 104 - 0 through 104 - n ) can be repeated circuit structures that can be interconnected with one another to provide an overall IC device function.
- core logic sections ( 104 - 0 through 104 - n ) can include content addressable memory (CAM) core logic sections.
- CAM core logic sections can receive a compare data value (sometimes referred to as a comparand or search key), and compare such a value against a number of stored data values. In most configurations, such an operation can match a compare data value against a very large number of stored data values (e.g., thousands or millions), essentially simultaneously.
- a core 102 can be electrically connected to a first and second configuration circuits 108 - 0 and 108 - 1 by signal data paths 106 - 0 and 106 - 1 , respectively.
- a first and second set of signal data paths 106 - 0 and 106 - 1 can provide input signals to and/or output signals from a core 102 .
- a core 102 can be electrically connected with a first and second set of physical connection points 110 - 0 and 110 - 1 through first and second configuration circuits 108 - 0 and 108 - 1 , respectively.
- First and second configuration circuits ( 108 - 0 and 108 - 1 ) can be separately configurable to alter a physical order between signal paths 106 - 0 and 106 - 1 and corresponding physical connection points 110 - 0 and 110 - 1 , respectively.
- FIG. 8A and 9A a core 102 can be electrically connected with a first and second set of physical connection points 110 - 0 and 110 - 1 through first and second configuration circuits 108 - 0 and 108 - 1 , respectively.
- First and second configuration circuits ( 108 - 0 and 108 - 1 ) can be separately configurable to alter a physical order between signal paths 106 - 0 and 106 - 1 and corresponding physical connection points 110 - 0 and 110 - 1 , respectively
- a first configuration circuit 108 - 0 can connect signals of signal path 106 - 0 to connection points 110 - 0 in a manner that maintains the physical order of signal path 106 - 0 .
- a first set of physical connection points 110 - 0 can be arranged (from left to right in FIG. 1 ) in numerical order 0-71, matching the order of signal path 106 - 0 (as labeled from origination locations of core 102 ).
- a first configuration circuit 108 - 0 can connect signals of signal path 106 - 0 to connection points 110 - 0 in a manner that reverses the physical order of signal path 106 - 0 .
- a first set of physical connection points 110 - 0 can be arranged (again, from left to right in FIG. 1 ) in a numerical order of 71-0.
- an integrated circuit can include one or more configuration circuits that can alter a mapping between signal paths and external connection points of the integrated circuit.
- FIGS. 2A and 2B Various examples of circuits that can be included in an embodiment like that of FIG. 1 will now be described with reference to FIGS. 2A and 2B .
- FIG. 2A an output section of an IC device, that can be included in an embodiment like that of FIG. 1 , is shown in a block schematic diagram and designated by the general reference character 200 .
- An output section 200 can include some of the same general sections as FIG. 1 , thus like sections are referred to by the same reference character but with the first digit being a “2” instead of a “1”.
- Such like sections include a core 202 and a configuration circuit 208 .
- a core 202 can include a core logic section 204 , signal paths D 0 -Dn, and output buffer circuits B 0 -Bn.
- a core 202 can also include parity generators 214 A and 214 B.
- a core logic section 204 can include circuits that generate output signals, including but not limited to circuits such as microprocessors or microcontrollers, digital signal processors, memory circuits, logic gates, and other various circuits.
- a core logic section 204 can include CAM core circuits (not shown).
- a CAM core circuit can include a number of CAM memory cells (not shown) arranged in a logical fashion (e.g., rows, words, etc.) to store data values for comparison with a compare data value (also called a search key or comparand).
- Such CAM memory cells typically include a storage circuit for storing one or more bit values as well as a compare circuit for comparing the stored data value(s) with corresponding portions of a received search key.
- Signals output from core logic 204 can be driven by output buffers (B 0 -Bn) on signal paths D 0 -Dn to provide inputs to configuration circuit 208 . It is understood that signal paths D 0 -Dn going into configuration circuit 208 can have a predetermined physical order. This is in contrast to signals paths coming out of configuration circuit 208 A, which can have a physical order that varies based on configuration information CFG.
- Parity generators 214 A and 2148 can be included in cases where signal paths D 0 -Dn carry output data. Parity generators ( 214 A and 2143 ) can generate a parity value from data present on signal paths D 0 -Dn. In the particular example of FIG. 2A , each parity generator ( 214 A and 214 B) can base a parity calculation according to a different order of the data on signal paths D 0 -Dn. In this way, in the event a configuration circuit 208 alters the physical order in which data is output, a parity value can exists corresponding to such an altered order.
- one parity generator 214 A can generate a parity bit PB 1 from a portion of data values taken left to right (i.e., D 0 , D 1 . . . D 7 ), while the other parity generator 214 B can generate a parity bit PB 2 from like portion of data values taken right to left (i.e., Dn, Dn- 1 . . . Dn- 7 ).
- a configuration circuit 208 can generally include a switching module 208 A, and optionally, a parity output switch 208 B. According to configuration information CFG, a switching module 208 A can rearrange the predetermined physical orders for electrically connecting signal data paths D 0 -Dn received from core logic 204 to corresponding physical connection points (not shown).
- a parity output switch 208 B can include a suitable logic switch 212 , for example a 2-to-1 multiplexer, for providing a parity signal data path P 1 or P 2 depending on a value of configuration information CFG.
- a parity output switch 208 B can provide a parity signal data path P 1 or P 2 to a physical connection point. It is noted that an output from parity output switch 208 B could itself be provided as an input to switching module 208 A to allow a parity value to be selectively mapped to any of a number of different physical connection points.
- output signals from an integrated circuit device can be mapped to different sets of physical connection points.
- parity values based on different orders of the output signals can be generated prior to such signals being remapped.
- embodiments of the invention can include reconfiguring a physical mapping of output signals
- other embodiments can include reconfiguring input signals.
- FIG. 2B One particular example of such an arrangement is shown in FIG. 2B .
- an input section of an IC device is shown in block schematic diagram and designated by the general reference character 200 ′.
- An input section 200 ′ can include some of the same general sections as FIG. 1 , thus like sections are referred to by the same reference character but with the first digit being a “2” instead of a “1”.
- an input section 200 ′ can include a core 202 and a configuration circuit 208 .
- a core 202 can have the same general arrangement, and be subject to the same variation as core 202 shown in FIG. 2A .
- core 202 can include core logic 204 that receives signals coming out of configuration circuit 208 which have a predetermined physical order. This is in contrast to signals paths going into configuration circuit 208 , as is the case for FIG. 2A .
- a core 202 can include two or more parity generators 215 A and 215 B and a parity check circuit 217 .
- Parity generators 215 A and 215 B can receive data values from signal data paths D 0 -Dn and generate parity values therefrom.
- the parity values can correspond to sets of data corresponding to different physical orders. Such values can be provided to a parity checker circuit 217 .
- a parity checker circuit 217 can include comparators 217 A, 217 B and a selector 217 C. Each comparator 217 A and 217 B can receive a different parity value (PS 1 , PS 2 ) and compare such a value against a received parity value (PS 1 or PS 2 ). Selector 217 C can output one of the parity check results as value PV based on configuration information CFG.
- an input section can generate a parity value reflecting an order of data values as received at external inputs, where the order of such data values is changed prior to being applied to an internal portion of the device.
- test structures and test methods for a corresponding integrated circuit device.
- test structure One example of test structure according to the embodiments is shown in FIGS. 3 and 3A .
- FIG. 3 an IC device test arrangement according to an embodiment is shown in a block schematic diagram and designated by the general reference character 300 .
- a test arrangement 300 can include some of the same general sections as FIG. 1 , thus like sections are referred to by the same reference character but with the first digit being a “3” instead of a “1”. Shown in FIG. 3 is a core 302 , configuration circuit 308 , and a number of physical connection points 310 .
- a configuration circuit 308 can include a switching module 308 A, data paths D 0 -Dn, and test latches TL 0 -TLn.
- a switching module 308 A can selectively remap an order of signals originating from core 302 to provide signals on data paths D 0 -On.
- Test latches TL 0 -TLn can be connected to data paths D 0 -Dn, and can capture values on such data paths as test values.
- test latches TL 0 -TLn can be connected to one another to form a scan chain. Test data captured by such a scan chain can be read out in a serial manner at a test port TP.
- a switching module 308 A can alter a mapping between signals originating in core 302 and data paths D 0 -Dn, test data captured by test latches TL 0 -TLn can vary depending upon how switching mode 308 A is configured.
- the arrangement of FIG. 3 can include a test register TR that can store configuration information CFG. Such data can be read by a test program.
- test register TR can be included in a scan chain, and read out with other test data. While FIG. 3 shows an arrangement in which output values are captured as test data, other embodiments can apply input test values in such a scan chain. Further, configuration information for configuring a switching module 308 A could also be entered as part of a scan chain.
- FIG. 3A shows how test data can vary according to configuration information.
- configuration information CFG 1 or CFG 2
- CFG 1 or CFG 2 can specify a particular bit order of output data.
- configuration information for a switching circuit can be output as test data to enable testers to determine which signal order a device is configured into.
- the embodiments of the invention can include switching circuits for remapping signals received in one order, to output signals of a different order. While switching circuits can take various forms, particular examples of switching circuits that can be included in the embodiments will now be described.
- a switching circuit 400 can be a “cross bar” type switching circuit that includes programmable elements 416 A and 416 B at intersections of input lines 418 - 0 and output lines 418 - 1 .
- Programmable elements ( 416 A and 416 B) can be enabled (provide a low impedance) or disabled (provide a high impedance) based on configuration information CFG.
- FIG. 4 The very particular example of FIG.
- FIG. 4 shows an arrangement where enabling one set of programmable elements 416 A provides one physical order for output signals (D 3 to D 0 , going from left to right in the picture), while enabling the other set of programmable elements 416 B provides the reverse physical order (D 0 to D 3 , going from left to right in the picture).
- programmable elements could be situated at fewer or greater numbers of intersections allowing for greater variation in the mapping of input signal lines to output signal lines.
- FIG. 4 could also be used as a configurable input path circuit.
- a switching circuit can include a switching module 508 A that selectively allows a signal from one of multiple input data lines 518 - 0 to be provided on one of multiple output data lines 518 - 1 .
- a switching module 508 A can include a network of switching logic circuits 520 .
- a network of switching logic circuits 520 can include numbers of suitable logic switches that can each connect a single input to one or more outputs. Any suitable logic switch known to a person of skill in the art can be used.
- a network of switching logic circuits 520 can include multiplexer circuits controlled by configuration information CFG.
- FIG. 5 shows an output data path
- the multiplexers could be substituted with de-multiplexers that can selectively connect one incoming data value to one of input data lines 518 - 0 .
- a direction of switching module 508 A could be switched, with input data lines 518 - 0 being connected to physical connection points, and output data lines 518 - 1 being connected to a core.
- signal paths between a core portion, or the like, of an integrated circuit and physical connection points of the integrated circuit can be mapped to one another according to two or more configurations that alter the physical order of signals with respect to one another.
- groups of signals may be input or output according to different timing signals.
- the timing of one group of signals may be based on a first phase of a clock cycle, while the timing of another group of signals may be based on a second phase of the clock cycle.
- a physical reordering of signals must take into account such different timings for different groups of signals. Examples of configuration circuits for accommodating different timings are shown in FIGS. 6A and 6B .
- An output section 600 can include a core 602 , a configuration circuit 608 and a number of physical connection points 610 .
- a core 602 can include a core logic section 604 , and a number of signal data paths D 0 -Dn controlled by clocked gating circuitry, which in this particular example can be clocked output buffer circuits BC 0 - 0 -BCn- 0 .
- a core 602 can generally have a structure the same as, or equivalent to those described above.
- Signal data paths D 0 -Dn can be arranged between a core logic section 604 and a configuration circuit 608 .
- Clocked buffer circuits BC 0 - 0 -BCn- 0 can receive signals at inputs, and drive signals on corresponding outputs in response to a clock control signal.
- Clocked buffer circuits BC 0 - 0 -BCn- 0 can be divided into different groups that are enabled in response to different timing signals.
- a first clock signal CLK 1 can control the operation of output buffer circuits BC 0 - 0 -BC 35 - 0
- second clock signal CLK 2 can control the operation of buffer circuits BC 36 - 0 -BCn- 0 .
- a first clock signal CLK 1 can be used to clock a first portion of a signal data path (D 0 -D 35 ), while a second clock signal CLK 2 can be used to clock a second portion of a signal data path (D 36 -Dn).
- Configuration circuit 608 can selectively alter a physical order of received inputs (D 0 -Dn) to provide signals at physical connection points 610 .
- a configuration circuit 608 can include a switching module 608 A, second output buffer circuits BC 0 - 1 -BCn- 1 , and clock selectors 622 and 624 .
- Switching module 608 A can provide the remapping of signal paths in response to configuration information CFG. In the particular example of FIG. 6A , it is assumed that switching module 608 A can reverse signal orders in response to configuration information CFG.
- Second buffer circuits BC 0 - 1 -BCn- 1 can drive output signals received from switching module 608 A.
- Second clocked buffer circuits BC 0 - 0 -BCn- 0 can be divided into different groups that can be enabled in response to different timing signals.
- a first clock signal CLK 1 A can control the operation of output buffer circuits BC 0 - 1 -BC 35 - 1
- second clock signal CLK 2 A can control the operation of buffer circuits BC 36 - 1 -BCn- 1 .
- Clock signals CLK 1 A and CLK 1 B can be selected from clock signals CLK 1 or CLK 2 (i.e., clock signals used to output data to switching module 608 A from core logic 604 ) by clock selectors ( 622 and 624 ).
- clock selectors ( 622 and 624 ) can select one clock for output based on configuration information CFG. Such an arrangement can ensure that data can be output on physical outputs 610 according to the same timing as data output from core logic 604 , whether or not switching module 608 A rearranges a physical order of signals.
- inputs D 0 -D 35 clocked out based on clock signal clock CLK 1
- inputs D 36 -Dn, clocked out based on clock signal clock CLK 2 can be mapped by switching module 608 A to second output buffer circuits BC 36 - 1 -BCn- 1 .
- clock selector 622 can provide clock signal CLK 1 as clock CLK 1 A
- clock selector 624 can provide clock signal CLK 2 as clock CLK 2 A.
- inputs D 0 -D 35 clocked out based on clock signal clock CLK 1
- inputs D 36 -Dn, clocked out based on clock signal clock CLK 2 can be mapped by switching module 608 A to second output buffer circuits BC 36 - 0 -BCn- 35 .
- clock selector 622 can provide clock signal CLK 2 as clock signal CLK 1 A
- clock selector 624 can provide signal CLK 1 as clock CLK 2 A.
- clock signals CLK 1 /CLK 2 at inputs of clock selectors ( 622 and 624 ) can be delayed versions of clock signals CLK 1 /CLK 2 used to drive output buffer circuits (BC 0 - 0 -BCn- 0 ). Further, in very particular examples, CLK 1 and CLK 2 can be considered active on different phases of a same clock cycle.
- clock selection can be used to ensure remapped output signals follow internal timing sequences
- clock selection can also be used to ensure that remapped internal clock signals follow external timing sequences.
- An example of such an arrangement is shown in FIG. 6B .
- the input section of FIG. 6B can include a core 602 ′, a configuration circuit 608 ′ and a number of physical connection points 610 .
- a core 602 ′ can include a core logic section 604 , a number of signal input paths D 0 -Dn controlled by clocked gating circuitry, which in this particular example can be core clocked registers LC 0 - 0 -LCn- 0 .
- a core 602 can have structure of cores noted above, and equivalents. Clocked registers LC 0 - 0 -LCn- 0 can be divided into different groups that are enabled in response to different timing signals.
- a first clock signal CLK 1 can control the operation of registers LC 0 - 0 -LC 35 - 0
- a second clock signal CLK 2 can control the operation of registers LC 36 - 0 -LCn- 0
- a first clock signal CLK 1 can be used to clock a first portion of a signal data path (D 0 -D 35 )
- a second clock signal CLK 2 can be used to clock a second portion of a signal data path (D 36 -Dn).
- Configuration circuit 608 ′ can selectively alter a physical order of signals received at physical connection points 610 to provide inputs to core 602 ′.
- a configuration circuit 608 can include a switching module 608 A′, second clocked registers LC 0 - 1 -LCn- 1 , and clock selectors 623 and 625 .
- Switching module 608 A′ can provide the remapping of signal paths in response to configuration information CFG. In the particular example of FIG. 6B , it is assumed that switching module 6083 can reverse signal orders in response to configuration information CFG.
- Second clocked registers LC 0 - 1 -LCn- 1 can latch signals received on physical connection points 610 and output such signals to switching module 608 A.
- Second clocked registers (LC 0 - 1 -LCn- 1 ) can be grouped in the same fashion as core clocked registers LC 0 - 0 -LCn- 0 . That is, second clocked registers LC 0 - 0 -LCn- 0 can be divided into different groups that can output data in response to different timing signals. In the arrangement of FIG.
- a first clock signal CLK 1 A can control the operation of registers LC 0 - 1 -LC 35 - 1
- second clock signal CLK 2 A can control the operation of registers LC 36 - 1 -LCn- 1
- Clock signals CLK 1 A and CLK 1 B can be selected from clock signals CLK 1 or CLK 2 (i.e., clock signals used to input data to core logic core logic 604 ), with clock selectors ( 623 and 625 ).
- clock selectors ( 623 and 625 ) can select one clock for output based on configuration information CFG.
- configuration information may be stored in a volatile or nonvolatile storage circuits present on the same integrated circuit.
- configuration information can be dynamically applied via inputs to an integrated circuit.
- configuration data can be established by a laser fuse structure (fusible link opened by a laser).
- configuration information can be established by a bond option.
- FIGS. 7A and 7B One example of such an approach is shown in FIGS. 7A and 7B .
- an IC device is shown in top view and a side cross-sectional view taken along the line 7 B- 7 B of FIG. 7A .
- the IC device is designated by the general reference character 700 and can include a die 100 and a package 730 .
- a die 100 can include embodiments like those shown in FIGS. 1-6B , or equivalents.
- a die 100 can include a number of physical connection points 110 .
- One or more such connection points can serve as a bond option connection point 752 .
- a package 730 can include a number of bond targets 740 that can be connected to physical connection points 110 by conductive structures 750 , such as bond wires.
- Bond targets can include power supply leads, shown as VSS and VDD. Such leads are understood to connect to an external connection of the package that will provide power supply voltages.
- a bond option connection point 752 can be connected to either a VSS source lead or to a VDD source lead after mounting a die 100 within package 730 . Connecting a bond option connection point 752 to either a VSS source lead or a VDD source lead can provide global configuration information of one particular value (VSS or VDD) as an input value to the IC device.
- embodiments disclosed herein can be suitable for enabling one integrated circuit design to be compatible with multiple package options.
- a die formed according to the embodiments could be compatible with a package like that shown in FIG. 8A .
- the same die could be reconfigured and thus also be compatible with a package like that shown in FIG. 9B .
- Such reconfigurability can obviate the need to redesign a die in order to meet different signal physical order requirements.
- an integrated circuit device can have inputs and/or outputs having a physical order the can be reconfigured at an assembly stage of a manufacturing flow.
Landscapes
- Physics & Mathematics (AREA)
- Engineering & Computer Science (AREA)
- Mathematical Physics (AREA)
- Computer Hardware Design (AREA)
- Computing Systems (AREA)
- General Engineering & Computer Science (AREA)
- Computer Networks & Wireless Communication (AREA)
- Semiconductor Integrated Circuits (AREA)
Abstract
Description
Claims (18)
Priority Applications (2)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| US12/012,672 US7782084B1 (en) | 2008-02-04 | 2008-02-04 | Integrated circuit with reconfigurable inputs/outputs |
| US12/826,124 US8324929B1 (en) | 2008-02-04 | 2010-06-29 | Integrated circuit with reconfigurable inputs/outputs |
Applications Claiming Priority (1)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| US12/012,672 US7782084B1 (en) | 2008-02-04 | 2008-02-04 | Integrated circuit with reconfigurable inputs/outputs |
Related Child Applications (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| US12/826,124 Continuation US8324929B1 (en) | 2008-02-04 | 2010-06-29 | Integrated circuit with reconfigurable inputs/outputs |
Publications (1)
| Publication Number | Publication Date |
|---|---|
| US7782084B1 true US7782084B1 (en) | 2010-08-24 |
Family
ID=42583321
Family Applications (2)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| US12/012,672 Expired - Fee Related US7782084B1 (en) | 2008-02-04 | 2008-02-04 | Integrated circuit with reconfigurable inputs/outputs |
| US12/826,124 Expired - Fee Related US8324929B1 (en) | 2008-02-04 | 2010-06-29 | Integrated circuit with reconfigurable inputs/outputs |
Family Applications After (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| US12/826,124 Expired - Fee Related US8324929B1 (en) | 2008-02-04 | 2010-06-29 | Integrated circuit with reconfigurable inputs/outputs |
Country Status (1)
| Country | Link |
|---|---|
| US (2) | US7782084B1 (en) |
Cited By (1)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US8324929B1 (en) | 2008-02-04 | 2012-12-04 | Netlogic Microsystems, Inc. | Integrated circuit with reconfigurable inputs/outputs |
Families Citing this family (1)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US20120198179A1 (en) | 2011-02-02 | 2012-08-02 | Ware Frederick A | Area-efficient, width-adjustable signaling interface |
Citations (5)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US6521994B1 (en) | 2001-03-22 | 2003-02-18 | Netlogic Microsystems, Inc. | Multi-chip module having content addressable memory |
| US6750552B1 (en) | 2002-12-18 | 2004-06-15 | Netlogic Microsystems, Inc. | Integrated circuit package with solder bumps |
| US6894531B1 (en) * | 2003-05-22 | 2005-05-17 | Altera Corporation | Interface for a programmable logic device |
| US20050268208A1 (en) * | 2004-05-31 | 2005-12-01 | Sony Corporation | Semiconductor memory device and signal processing system |
| US7176714B1 (en) * | 2004-05-27 | 2007-02-13 | Altera Corporation | Multiple data rate memory interface architecture |
Family Cites Families (5)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US6034536A (en) * | 1997-02-05 | 2000-03-07 | Altera Corporation | Redundancy circuitry for logic circuits |
| US5960191A (en) * | 1997-05-30 | 1999-09-28 | Quickturn Design Systems, Inc. | Emulation system with time-multiplexed interconnect |
| US7170179B1 (en) * | 2002-04-29 | 2007-01-30 | Cypress Semiconductor Corp. | Chip select method through double bonding |
| US7345508B1 (en) * | 2006-01-24 | 2008-03-18 | Xilinx, Inc. | Programmable logic device having a programmable selector circuit |
| US7782084B1 (en) | 2008-02-04 | 2010-08-24 | Netlogic Microsystems, Inc. | Integrated circuit with reconfigurable inputs/outputs |
-
2008
- 2008-02-04 US US12/012,672 patent/US7782084B1/en not_active Expired - Fee Related
-
2010
- 2010-06-29 US US12/826,124 patent/US8324929B1/en not_active Expired - Fee Related
Patent Citations (7)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US6521994B1 (en) | 2001-03-22 | 2003-02-18 | Netlogic Microsystems, Inc. | Multi-chip module having content addressable memory |
| US6864122B1 (en) | 2001-03-22 | 2005-03-08 | Netlogic Microsystems, Inc. | Multi-chip module having content addressable memory |
| US6750552B1 (en) | 2002-12-18 | 2004-06-15 | Netlogic Microsystems, Inc. | Integrated circuit package with solder bumps |
| US6943060B1 (en) | 2002-12-18 | 2005-09-13 | Netlogic Microsystems, Inc. | Method for fabricating integrated circuit package with solder bumps |
| US6894531B1 (en) * | 2003-05-22 | 2005-05-17 | Altera Corporation | Interface for a programmable logic device |
| US7176714B1 (en) * | 2004-05-27 | 2007-02-13 | Altera Corporation | Multiple data rate memory interface architecture |
| US20050268208A1 (en) * | 2004-05-31 | 2005-12-01 | Sony Corporation | Semiconductor memory device and signal processing system |
Cited By (1)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US8324929B1 (en) | 2008-02-04 | 2012-12-04 | Netlogic Microsystems, Inc. | Integrated circuit with reconfigurable inputs/outputs |
Also Published As
| Publication number | Publication date |
|---|---|
| US8324929B1 (en) | 2012-12-04 |
Similar Documents
| Publication | Publication Date | Title |
|---|---|---|
| US8677306B1 (en) | Microcontroller controlled or direct mode controlled network-fabric on a structured ASIC | |
| US9887203B2 (en) | 3D semiconductor device and structure | |
| US8492886B2 (en) | 3D integrated circuit with logic | |
| US7478301B2 (en) | Partial good integrated circuit and method of testing same | |
| US6734549B2 (en) | Semiconductor device having a device for testing the semiconductor | |
| US8179159B1 (en) | Configuration interface to stacked FPGA | |
| US8994404B1 (en) | Semiconductor device and structure | |
| JPH01501033A (en) | Integrated circuit package format for quick custom design and unique testing capabilities | |
| US9577642B2 (en) | Method to form a 3D semiconductor device | |
| US8378715B2 (en) | Method to construct systems | |
| US8373439B2 (en) | 3D semiconductor device | |
| US8362800B2 (en) | 3D semiconductor device including field repairable logics | |
| US9651615B2 (en) | Design-for-test techniques for a digital electronic circuit | |
| US8427200B2 (en) | 3D semiconductor device | |
| Tseng et al. | ReBISR: A reconfigurable built-in self-repair scheme for random access memories in SOCs | |
| US20180122686A1 (en) | 3d semiconductor device and structure | |
| US6791355B2 (en) | Spare cell architecture for fixing design errors in manufactured integrated circuits | |
| US9098486B1 (en) | Methods and apparatus for testing multiple clock domain memories | |
| US7782084B1 (en) | Integrated circuit with reconfigurable inputs/outputs | |
| US7131033B1 (en) | Substrate configurable JTAG ID scheme | |
| EP0786667B1 (en) | Method and apparatus for testing integrated circuits | |
| WO2011107612A1 (en) | Customizable interconnections between electronic circuits | |
| US8091001B2 (en) | FPGA programming structure for ATPG test coverage | |
| CN112148643A (en) | Distributed I/O Interfaces in Modular Integrated Circuit Devices | |
| Pasca et al. | Csl: Configurable fault tolerant serial links for inter-die communication in 3d systems |
Legal Events
| Date | Code | Title | Description |
|---|---|---|---|
| AS | Assignment |
Owner name: NETLOGIC MICROSYSTEMS, INC., CALIFORNIA Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:IYENGAR, VINAY RAJA;GADDAM, VENKAT RAJENDHER REDDY;NATARAJ, BINDIGANAVALE S.;REEL/FRAME:020528/0712 Effective date: 20080201 |
|
| AS | Assignment |
Owner name: SILICON VALLEY BANK, CALIFORNIA Free format text: SECURITY AGREEMENT;ASSIGNORS:NETLOGIC MICROSYSTEMS, INC.;NETLOGIC MICROSYSTEMS INTERNATIONAL LIMITED;NETLOGIC MICROSYSTEMS CAYMANS LIMITED;REEL/FRAME:022973/0710 Effective date: 20090717 |
|
| FEPP | Fee payment procedure |
Free format text: PAYER NUMBER DE-ASSIGNED (ORIGINAL EVENT CODE: RMPN); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY Free format text: PAYOR NUMBER ASSIGNED (ORIGINAL EVENT CODE: ASPN); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY |
|
| AS | Assignment |
Owner name: NETLOGIC MICROSYSTEMS, INC., CALIFORNIA Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:SILICON VALLEY BANK;REEL/FRAME:026830/0141 Effective date: 20110826 Owner name: NETLOGIC MICROSYSTEMS CAYMANS LIMITED, CALIFORNIA Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:SILICON VALLEY BANK;REEL/FRAME:026830/0141 Effective date: 20110826 Owner name: NETLOGIC MICROSYSTEMS INTERNATIONAL LIMITED, CALIF Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:SILICON VALLEY BANK;REEL/FRAME:026830/0141 Effective date: 20110826 |
|
| FPAY | Fee payment |
Year of fee payment: 4 |
|
| SULP | Surcharge for late payment | ||
| AS | Assignment |
Owner name: NETLOGIC I LLC, DELAWARE Free format text: CHANGE OF NAME;ASSIGNOR:NETLOGIC MICROSYSTEMS, INC.;REEL/FRAME:035443/0824 Effective date: 20130123 Owner name: BROADCOM CORPORATION, CALIFORNIA Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:NETLOGIC I LLC;REEL/FRAME:035443/0763 Effective date: 20150327 |
|
| AS | Assignment |
Owner name: AVAGO TECHNOLOGIES GENERAL IP (SINGAPORE) PTE. LTD., SINGAPORE Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:BROADCOM CORPORATION;REEL/FRAME:041706/0001 Effective date: 20170120 Owner name: AVAGO TECHNOLOGIES GENERAL IP (SINGAPORE) PTE. LTD Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:BROADCOM CORPORATION;REEL/FRAME:041706/0001 Effective date: 20170120 |
|
| AS | Assignment |
Owner name: BROADCOM CORPORATION, CALIFORNIA Free format text: TERMINATION AND RELEASE OF SECURITY INTEREST IN PATENTS;ASSIGNOR:BANK OF AMERICA, N.A., AS COLLATERAL AGENT;REEL/FRAME:041712/0001 Effective date: 20170119 |
|
| FEPP | Fee payment procedure |
Free format text: MAINTENANCE FEE REMINDER MAILED (ORIGINAL EVENT CODE: REM.) |
|
| LAPS | Lapse for failure to pay maintenance fees |
Free format text: PATENT EXPIRED FOR FAILURE TO PAY MAINTENANCE FEES (ORIGINAL EVENT CODE: EXP.); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY |
|
| STCH | Information on status: patent discontinuation |
Free format text: PATENT EXPIRED DUE TO NONPAYMENT OF MAINTENANCE FEES UNDER 37 CFR 1.362 |
|
| AS | Assignment |
Owner name: AVAGO TECHNOLOGIES INTERNATIONAL SALES PTE. LIMITED, SINGAPORE Free format text: MERGER;ASSIGNOR:AVAGO TECHNOLOGIES GENERAL IP (SINGAPORE) PTE. LTD.;REEL/FRAME:047642/0417 Effective date: 20180509 Owner name: AVAGO TECHNOLOGIES INTERNATIONAL SALES PTE. LIMITE Free format text: MERGER;ASSIGNOR:AVAGO TECHNOLOGIES GENERAL IP (SINGAPORE) PTE. LTD.;REEL/FRAME:047642/0417 Effective date: 20180509 |
|
| FP | Lapsed due to failure to pay maintenance fee |
Effective date: 20180824 |
|
| AS | Assignment |
Owner name: AVAGO TECHNOLOGIES INTERNATIONAL SALES PTE. LIMITE Free format text: CORRECTIVE ASSIGNMENT TO CORRECT THE EXECUTION DATE OF THE MERGER PREVIOUSLY RECORDED ON REEL 047642 FRAME 0417. ASSIGNOR(S) HEREBY CONFIRMS THE ASSIGNMENT,;ASSIGNOR:AVAGO TECHNOLOGIES GENERAL IP (SINGAPORE) PTE. LTD.;REEL/FRAME:048521/0395 Effective date: 20180905 Owner name: AVAGO TECHNOLOGIES INTERNATIONAL SALES PTE. LIMITED, SINGAPORE Free format text: CORRECTIVE ASSIGNMENT TO CORRECT THE EXECUTION DATE OF THE MERGER PREVIOUSLY RECORDED ON REEL 047642 FRAME 0417. ASSIGNOR(S) HEREBY CONFIRMS THE ASSIGNMENT,;ASSIGNOR:AVAGO TECHNOLOGIES GENERAL IP (SINGAPORE) PTE. LTD.;REEL/FRAME:048521/0395 Effective date: 20180905 |