US7687370B2 - Method of forming a semiconductor isolation trench - Google Patents
Method of forming a semiconductor isolation trench Download PDFInfo
- Publication number
- US7687370B2 US7687370B2 US11/342,102 US34210206A US7687370B2 US 7687370 B2 US7687370 B2 US 7687370B2 US 34210206 A US34210206 A US 34210206A US 7687370 B2 US7687370 B2 US 7687370B2
- Authority
- US
- United States
- Prior art keywords
- oxide layer
- substrate
- etching
- pad oxide
- top surface
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Active, expires
Links
Images
Classifications
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/70—Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
- H01L21/71—Manufacture of specific parts of devices defined in group H01L21/70
- H01L21/76—Making of isolation regions between components
- H01L21/762—Dielectric regions, e.g. EPIC dielectric isolation, LOCOS; Trench refilling techniques, SOI technology, use of channel stoppers
- H01L21/76224—Dielectric regions, e.g. EPIC dielectric isolation, LOCOS; Trench refilling techniques, SOI technology, use of channel stoppers using trench refilling with dielectric materials
-
- Y—GENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
- Y10—TECHNICAL SUBJECTS COVERED BY FORMER USPC
- Y10S—TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
- Y10S438/00—Semiconductor device manufacturing: process
- Y10S438/911—Differential oxidation and etching
Definitions
- This invention relates generally to semiconductor devices, and more specifically, to methods of manufacture.
- the trench isolation is generally an electrical separation in a substrate that physically and electrically isolates one region of a semiconductor die from another.
- Conventional methods used to form electrical isolation of devices have been by techniques referred to as local oxidation of silicon (LOCOS) or shallow trench isolation (STI).
- LOCOS local oxidation of silicon
- STI shallow trench isolation
- the LOCOS process includes the formation of a masked area of an insulating oxide layer. The LOCOS process is therefore area dependent and not preferred as miniaturization of semiconductors continues.
- the STI process includes the formation of a trench that physically and electrically separates two semiconductor regions. The STI process is commonly used.
- a known disadvantage with the STI process is that the top corners of the trench can form an undesired electrical field concentration that negatively changes electrical parameters of the semiconductor.
- a known technique to reduce the electrical field variation at the corner of the trench is to round the top corners rather than to have sharp angled corners.
- Known methods to form trenches with angled corners have various disadvantages. Such disadvantages include the requirement of additional processing steps, such as the formation of trench liners. Additionally, known trench methods have variability in the magnitude of the corner rounding due to liner thickness variations. At small processing dimensions such variations are critical.
- FIGS. 1-5 illustrate in cross-sectional form a method of forming a trench isolation structure in accordance with one embodiment
- FIG. 6 illustrates in cross-sectional form a trench isolation structure formed as a silicon-on-insulator device
- FIG. 7 illustrates in cross-sectional form another form of the present invention.
- a semiconductor device 10 having a substrate 12 .
- the substrate 12 is a bulk layer of silicon.
- the substrate 12 is a layer of silicon that is supported by an insulator (not shown) to form a device commonly referred to as a silicon on insulator (SOI) device.
- SOI silicon on insulator
- the substrate 12 is formed of other materials than silicon.
- substrate 12 may be silicon germanium, germanium or other semiconductor materials.
- pad oxide layer 14 is silicon dioxide. However it should be understood that pad oxide layer 14 may be implemented with any of various insulating materials.
- a barrier layer 16 Overlying the pad oxide layer 14 is a barrier layer 16 .
- the barrier layer 16 in one form is silicon nitride but may be other types of protective materials. Overlying the barrier layer 16 is a patterned masking layer 18 .
- the patterned masking layer 18 in one form is photoresist.
- An isolation opening 20 is provided in the patterned masking layer 18 at a position within the semiconductor device 10 desired to form an isolation trench.
- Illustrated in FIG. 2 is further processing of a trench within semiconductor device 10 .
- the processing will utilize three distinct material removal steps.
- a conventional dry etch is employed as a first removal step to form a trench by extending the isolation opening 20 through the barrier layer 16 and through a portion of the material of the underlying layer 14 .
- a remaining pad oxide layer 14 ′ is exposed within the isolation opening 20 .
- the amount of remaining pad oxide layer 14 ′ is determined by emission detection when etching of the pad oxide layer 14 begins.
- a timed etch may then be performed to etch only a predetermined portion of the pad oxide layer 14 .
- a second removal step is used to remove the remaining pad oxide layer 14 ′.
- a conventional isotropic etch is used to remove the remaining pad oxide layer 14 ′ as a second removal step.
- the isotropic etch to remove the remaining oxide layer 14 ′ also etches laterally into exposed surfaces of the pad oxide layer 14 .
- the lateral etching of pad oxide layer 14 creates an offset of dimension D at the surface of substrate 12 .
- the isotropic etch moves the pad oxide edge by distance D from the edge of the barrier layer 16 .
- a pad oxide layer recess 22 is formed on the opposite side of the trench is formed a pad oxide layer recess 24 .
- the size of the pad oxide layer recesses 22 and 24 are directly related to the etch and are used, in part, to determine the properties of rounded corners to be subsequently formed within the trench. It should be noted that no etching into the substrate 12 occurs in connection with the first removal step and the second removal step.
- a diffusion step is implemented by subjecting the semiconductor device 10 to a high temperature anneal. In one form an anneal within the range of seven hundred degrees Celsius to eleven hundred degrees Celsius is implemented. It should be apparent that other temperatures may be used to perform the diffusion.
- a diffusion oxide 30 is formed on the exposed surfaces of the substrate 12 and within the trench of semiconductor device 10 .
- the diffusion functions to modify the exposed silicon of substrate 12 into silicon dioxide.
- the upper surface of diffusion oxide 30 is not planar. In particular, the edges bulge or are taller than the central region of diffusion oxide 30 .
- the reason for the non-planarity is the size and curvature of the pad oxide layer recesses 22 and 24 .
- the lower surface of diffusion oxide 30 underlying the edge of the barrier layer 16 is rounded to form a rounded corner 26 and a rounded corner 28 .
- the corner rounding is provided in part as a result of the oxidation of the silicon within substrate 12 during the diffusion.
- the curvature of rounded corner 26 and rounded corner 28 is largely determined by the length of time of the diffusion.
- the isolation opening 20 is further created by a third removal step in the method.
- a conventional dry etch is performed to remove the diffusion oxide 30 within the trench. Once the diffusion oxide 30 is removed, all exposed surfaces of the substrate 12 are removed.
- a trench is formed within the isolation opening that completely physically separates the substrate 12 into two portions when the substrate 12 is on an insulator (not shown).
- the depth of the trench etch determines the amount of electrical separation between adjacent left and right halves of semiconductor device 10 .
- FIG. 6 Illustrated in FIG. 6 is further processing of the trench within semiconductor device 10 wherein the substrate 12 is positioned directly on an insulator 36 . Therefore, semiconductor device 10 , in this form, is implemented as an SOI device. Reference numbers that are common between FIG. 6 and the previous figures are numbered the same for convenience of explanation. It should be understood that insulator 36 is typically attached to substrate 12 at the beginning of the process as described in FIG. 1 .
- FIG. 7 Illustrated in FIG. 7 is another form of the present invention.
- a semiconductor device 100 is formed having a trench using a two step removal process.
- the processing illustrated in FIG. 7 is performed.
- the processing of FIGS. 3-5 is performed.
- the creation of isolation opening 32 is performed without removing substantially any of the substrate 12 .
- the etch accurately stops at the top 34 of substrate surface 12 .
- An accurate etch may be implemented in one of several methods. In one form a dry etch is performed with masking layer 18 wherein endpoint detection is used to determine accurately when the etching of pad oxide layer 14 begins.
- FIG. 7 a clean processing step is implemented wherein an isotropic etch is used to laterally notch the exposed surfaces of pad oxide 14 adjacent the isolation opening 32 .
- FIG. 3 a structure as illustrated in FIG. 3 is achieved. From that point the processing is analogous to accomplish the trench structure of either FIG. 5 or FIG. 6 may be implemented.
- isolation opening 32 is implemented without removing substantially any of the substrate 12 . Because the etch accurately stops at the top 34 of substrate 12 there is no significant extension of the trench into substrate 12 . If there is significant extension into the trench, the subsequent oxidation along the sidewalls of the substrate portion of the trench would change the critical dimension of the trench isolation. For example, the width of the trench would be expanded to a size greater than the originally intended width. Additional processing of the trench through the substrate 12 would have a non-desired multi-faceted or nonlinear sidewall.
- the various materials may be used.
- Other types of etching may be used to accurately etch only to a top surface of the substrate 12 .
- various etch chemistries can be used to implement accurate endpoint detection so that an etch of the pad oxide layer 14 may be accomplished in the trench without removing substantially any of the substrate material. It should be understood throughout that a very small amount of removal of the substrate 12 may occur on the order of several atomic layers.
- a method for forming a semiconductor isolation trench by forming a pad oxide layer over a substrate.
- a barrier layer is formed over the pad oxide layer.
- a masking layer is formed over the barrier layer.
- the masking layer is patterned to form at least one opening in the masking layer.
- At least a part of the barrier layer and at least a part of the pad oxide layer are etched through the at least one opening resulting in a trench pad oxide layer.
- Etching of the trench pad oxide layer is stopped substantially at a top surface of the substrate corresponding to at least one isolation trench.
- An oxide layer is grown on at least the top surface of the substrate corresponding to the at least one isolation trench.
- the oxide layer and at least a portion of the substrate are etched to form at least one isolation trench opening.
- At least the top surface of the substrate corresponding to the at least one isolation trench has a first corner and a second corner.
- growing the oxide layer on at least the top surface of the substrate that corresponds to the at least one isolation trench results in a rounding of the first corner and the second corner of the at least one top surface of the substrate.
- etching the at least part of the barrier layer and the at least the part of the pad oxide layer is performed using a dry etch process.
- etching the trench pad oxide layer is performed using an isotropic etch process.
- etching the trench pad oxide layer further comprises etching a first portion and a second portion of the at least the part of the pad oxide layer underlying the barrier layer.
- etching the first portion and the second portion comprises etching the first portion to a predetermined width and etching the second portion to the predetermined width.
- the predetermined width is selected to control a radius of the curvature of the first corner and the second corner.
- the oxide layer has a thickness further comprising selecting the thickness of the oxide layer to control a radius of the curvature of the first corner and the second corner.
- growing the oxide layer is implemented by diffusing oxygen into the at least the top surface of the substrate corresponding to the at least one isolation trench.
- the substrate is one of a silicon-on-insulator substrate or a bulk substrate. In one form the substrate is at least one of silicon, germanium, or a combination thereof.
- a method for forming a semiconductor isolation trench A pad oxide layer is formed over a substrate.
- a barrier layer is formed over the pad oxide layer.
- a masking layer is formed over the barrier layer. The masking layer is patterned to form at least one opening in the masking layer. At least a part of the barrier layer and at least a part of the pad oxide layer are etched through the at least one opening. The etching is stopped at a top surface of the substrate corresponding to at least one isolation trench.
- An oxide layer is grown on at least the top surface of the substrate corresponding to the at least one isolation trench. The oxide layer and at least a portion of the substrate are etched to form at least one isolation trench opening.
- At least the top surface of the substrate corresponding to the at least one isolation trench has a first corner and a second corner.
- the growing of the oxide layer on at least the top surface of the substrate that corresponds to the at least one isolation trench results in a rounding of the first corner and the second corner.
- etching the at least part of the barrier layer and the at least the part of the pad oxide layer is performed using a dry etch process.
- growing the oxide layer is implemented by diffusing oxygen into the at least the top surface of the substrate corresponding to the at least one isolation trench.
- the substrate is one of a silicon-on-insulator substrate or a bulk substrate.
- the substrate is at least one of silicon, germanium, or a combination thereof.
- a method for forming a semiconductor isolation trench A substrate with a pad oxide layer is provided over the substrate and a barrier layer is provided over the pad oxide layer. A masking layer is formed over the barrier layer. The masking layer is patterned to form at least one opening in the masking layer. At least a part of the barrier layer and at least a part of the pad oxide layer are etched through the at least one opening resulting in a trench pad oxide layer. Etching of the trench pad oxide layer is stopped substantially at a top surface of the substrate corresponding to at least one isolation trench. An oxide layer is grown on at least the top surface of the substrate corresponding to the at least one isolation trench. The oxide layer and at least a portion of the substrate are etched to form at least one isolation trench opening.
- the terms “comprises,” “comprising,” or any other variation thereof, are intended to cover a non-exclusive inclusion, such that a process, method, article, or apparatus that comprises a list of elements does not include only those elements but may include other elements not expressly listed or inherent to such process, method, article, or apparatus.
- the terms a or an, as used herein, are defined as one or more than one.
- the term plurality, as used herein, is defined as two or more than two.
- the term another, as used herein, is defined as at least a second or more.
- the terms including and/or having, as used herein, are defined as comprising (i.e., open language).
- the term coupled, as used herein, is defined as connected, although not necessarily directly, and not necessarily mechanically.
Landscapes
- Engineering & Computer Science (AREA)
- Physics & Mathematics (AREA)
- Condensed Matter Physics & Semiconductors (AREA)
- General Physics & Mathematics (AREA)
- Manufacturing & Machinery (AREA)
- Computer Hardware Design (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Power Engineering (AREA)
- Element Separation (AREA)
Abstract
Description
Claims (10)
Priority Applications (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US11/342,102 US7687370B2 (en) | 2006-01-27 | 2006-01-27 | Method of forming a semiconductor isolation trench |
Applications Claiming Priority (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US11/342,102 US7687370B2 (en) | 2006-01-27 | 2006-01-27 | Method of forming a semiconductor isolation trench |
Publications (2)
Publication Number | Publication Date |
---|---|
US20070178661A1 US20070178661A1 (en) | 2007-08-02 |
US7687370B2 true US7687370B2 (en) | 2010-03-30 |
Family
ID=38322616
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US11/342,102 Active 2027-05-03 US7687370B2 (en) | 2006-01-27 | 2006-01-27 | Method of forming a semiconductor isolation trench |
Country Status (1)
Country | Link |
---|---|
US (1) | US7687370B2 (en) |
Families Citing this family (1)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
KR100698085B1 (en) * | 2005-12-29 | 2007-03-23 | 동부일렉트로닉스 주식회사 | Method for fabricating trench |
Citations (19)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US4679304A (en) * | 1984-03-30 | 1987-07-14 | Daniel Bois | Process for producing zones for the electrical isolation of the components of an integrated circuit |
US5578518A (en) * | 1993-12-20 | 1996-11-26 | Kabushiki Kaisha Toshiba | Method of manufacturing a trench isolation having round corners |
US5646052A (en) * | 1994-06-16 | 1997-07-08 | Goldstar Electron Co., Ltd. | Isolation region structure of semiconductor device and method for making |
US5863827A (en) * | 1997-06-03 | 1999-01-26 | Texas Instruments Incorporated | Oxide deglaze before sidewall oxidation of mesa or trench |
US5880004A (en) * | 1997-06-10 | 1999-03-09 | Winbond Electronics Corp. | Trench isolation process |
US6033969A (en) * | 1996-09-30 | 2000-03-07 | Taiwan Semiconductor Manufacturing Co., Ltd. | Method of forming a shallow trench isolation that has rounded and protected corners |
US6245684B1 (en) * | 1998-03-13 | 2001-06-12 | Applied Materials, Inc. | Method of obtaining a rounded top trench corner for semiconductor trench etch applications |
US6635945B1 (en) * | 1999-06-01 | 2003-10-21 | Hitachi, Ltd. | Semiconductor device having element isolation structure |
US20050054204A1 (en) * | 2003-09-04 | 2005-03-10 | Chien-An Yu | Method of rounding top corner of trench |
US20050054122A1 (en) | 2002-01-31 | 2005-03-10 | Celii Francis G. | FeRAM capacitor stack etch |
US20050056895A1 (en) | 1999-08-31 | 2005-03-17 | Kabushiki Kaisha Toshiba | Non-volatile semiconductor memory device and manufacturing method thereof |
US6869849B2 (en) * | 2000-10-25 | 2005-03-22 | Nec Electronics Corporation | Semiconductor device and its manufacturing method |
US20050062127A1 (en) | 2003-09-19 | 2005-03-24 | Zhihao Chen | Method to form shallow trench isolation with rounded upper corner for advanced semiconductor circuits |
US20050073002A1 (en) | 2003-10-06 | 2005-04-07 | Renesas Technology Corp. | Semiconductor memory device and driving method thereof |
US20050079722A1 (en) | 2003-10-10 | 2005-04-14 | Hsu-Sheng Yu | Methods of simultaneously fabricating isolation structures having varying dimensions |
US20050079682A1 (en) | 2003-10-10 | 2005-04-14 | Mi-Jin Lee | Method of manufacturing void-free shallow trench isolation layer |
US20050104098A1 (en) | 2003-11-14 | 2005-05-19 | Hideki Yasuoka | Method of manufacturing a semiconductor device |
US20050106871A1 (en) | 2003-11-14 | 2005-05-19 | Hsu-Sheng Yu | Method of simultaneously fabricating isolation structures having rounded and unrounded corners |
US6943088B2 (en) | 2002-12-19 | 2005-09-13 | Advanced Micro Devices, Inc. | Method of manufacturing a trench isolation structure for a semiconductor device with a different degree of corner rounding |
-
2006
- 2006-01-27 US US11/342,102 patent/US7687370B2/en active Active
Patent Citations (19)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US4679304A (en) * | 1984-03-30 | 1987-07-14 | Daniel Bois | Process for producing zones for the electrical isolation of the components of an integrated circuit |
US5578518A (en) * | 1993-12-20 | 1996-11-26 | Kabushiki Kaisha Toshiba | Method of manufacturing a trench isolation having round corners |
US5646052A (en) * | 1994-06-16 | 1997-07-08 | Goldstar Electron Co., Ltd. | Isolation region structure of semiconductor device and method for making |
US6033969A (en) * | 1996-09-30 | 2000-03-07 | Taiwan Semiconductor Manufacturing Co., Ltd. | Method of forming a shallow trench isolation that has rounded and protected corners |
US5863827A (en) * | 1997-06-03 | 1999-01-26 | Texas Instruments Incorporated | Oxide deglaze before sidewall oxidation of mesa or trench |
US5880004A (en) * | 1997-06-10 | 1999-03-09 | Winbond Electronics Corp. | Trench isolation process |
US6245684B1 (en) * | 1998-03-13 | 2001-06-12 | Applied Materials, Inc. | Method of obtaining a rounded top trench corner for semiconductor trench etch applications |
US6635945B1 (en) * | 1999-06-01 | 2003-10-21 | Hitachi, Ltd. | Semiconductor device having element isolation structure |
US20050056895A1 (en) | 1999-08-31 | 2005-03-17 | Kabushiki Kaisha Toshiba | Non-volatile semiconductor memory device and manufacturing method thereof |
US6869849B2 (en) * | 2000-10-25 | 2005-03-22 | Nec Electronics Corporation | Semiconductor device and its manufacturing method |
US20050054122A1 (en) | 2002-01-31 | 2005-03-10 | Celii Francis G. | FeRAM capacitor stack etch |
US6943088B2 (en) | 2002-12-19 | 2005-09-13 | Advanced Micro Devices, Inc. | Method of manufacturing a trench isolation structure for a semiconductor device with a different degree of corner rounding |
US20050054204A1 (en) * | 2003-09-04 | 2005-03-10 | Chien-An Yu | Method of rounding top corner of trench |
US20050062127A1 (en) | 2003-09-19 | 2005-03-24 | Zhihao Chen | Method to form shallow trench isolation with rounded upper corner for advanced semiconductor circuits |
US20050073002A1 (en) | 2003-10-06 | 2005-04-07 | Renesas Technology Corp. | Semiconductor memory device and driving method thereof |
US20050079722A1 (en) | 2003-10-10 | 2005-04-14 | Hsu-Sheng Yu | Methods of simultaneously fabricating isolation structures having varying dimensions |
US20050079682A1 (en) | 2003-10-10 | 2005-04-14 | Mi-Jin Lee | Method of manufacturing void-free shallow trench isolation layer |
US20050104098A1 (en) | 2003-11-14 | 2005-05-19 | Hideki Yasuoka | Method of manufacturing a semiconductor device |
US20050106871A1 (en) | 2003-11-14 | 2005-05-19 | Hsu-Sheng Yu | Method of simultaneously fabricating isolation structures having rounded and unrounded corners |
Also Published As
Publication number | Publication date |
---|---|
US20070178661A1 (en) | 2007-08-02 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US9935055B2 (en) | Methods of manufacturing a semiconductor device by forming a separation trench | |
EP3036769B1 (en) | Improved silicide formation by improved sige faceting | |
US6080637A (en) | Shallow trench isolation technology to eliminate a kink effect | |
EP1344035B1 (en) | Integrated cmos capacitive pressure sensor | |
US6673635B1 (en) | Method for alignment mark formation for a shallow trench isolation process | |
JPH04268747A (en) | Structure body and method for improvemet of integrity of gate oxide of semiconductor formed by recessed hermetically sealed sidewall field oxidation method | |
US10290503B2 (en) | Spacer enabled poly gate | |
CN108091611B (en) | Semiconductor device and method for manufacturing the same | |
US7687370B2 (en) | Method of forming a semiconductor isolation trench | |
US5866435A (en) | Methods of fabricating profiled device isolation trenches in integrated circuits | |
US7638394B2 (en) | Method for fabricating trench MOSFET | |
US20040241949A1 (en) | Method for manufacturing semiconductor device | |
KR101864894B1 (en) | Patterning a gate stack of a non-volatile memory(nvm) | |
US9590064B2 (en) | Process for producing a contact on an active zone of an integrated circuit, for example produced on an SOI substrate, in particular an FDSOI substrate, and corresponding integrated circuit | |
KR101217193B1 (en) | Pre-silicide spacer removal | |
US9287376B1 (en) | Method of manufacturing a gate trench with thick bottom oxide | |
US20120126309A1 (en) | Integrated non-volatile memory (nvm) and method therefor | |
US8691659B2 (en) | Method for forming void-free dielectric layer | |
US7375027B2 (en) | Method of providing contact via to a surface | |
US7510918B2 (en) | Transistor and method of manufacturing the same | |
JPH0268929A (en) | Manufacture of semiconductor device | |
US20060211215A1 (en) | Semiconductor device and method of manufacturing the same | |
TW201644057A (en) | Semiconductor device and manufacturing method therefor | |
KR20010110007A (en) | Trench isolation method of semiconductor device | |
JP2003051554A (en) | Method for manufacturing semiconductor device |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
AS | Assignment |
Owner name: FREESCALE SEMICONDUCTOR, INC., TEXAS Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:VAN GOMPEL, TONI D.;HACKENBERG, JOHN J.;MORA, RODE R.;AND OTHERS;REEL/FRAME:017525/0620 Effective date: 20060126 Owner name: FREESCALE SEMICONDUCTOR, INC.,TEXAS Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:VAN GOMPEL, TONI D.;HACKENBERG, JOHN J.;MORA, RODE R.;AND OTHERS;REEL/FRAME:017525/0620 Effective date: 20060126 |
|
AS | Assignment |
Owner name: CITIBANK, N.A. AS COLLATERAL AGENT, NEW YORK Free format text: SECURITY AGREEMENT;ASSIGNORS:FREESCALE SEMICONDUCTOR, INC.;FREESCALE ACQUISITION CORPORATION;FREESCALE ACQUISITION HOLDINGS CORP.;AND OTHERS;REEL/FRAME:018855/0129 Effective date: 20061201 Owner name: CITIBANK, N.A. AS COLLATERAL AGENT,NEW YORK Free format text: SECURITY AGREEMENT;ASSIGNORS:FREESCALE SEMICONDUCTOR, INC.;FREESCALE ACQUISITION CORPORATION;FREESCALE ACQUISITION HOLDINGS CORP.;AND OTHERS;REEL/FRAME:018855/0129 Effective date: 20061201 |
|
STCF | Information on status: patent grant |
Free format text: PATENTED CASE |
|
AS | Assignment |
Owner name: CITIBANK, N.A.,NEW YORK Free format text: SECURITY AGREEMENT;ASSIGNOR:FREESCALE SEMICONDUCTOR, INC.;REEL/FRAME:024085/0001 Effective date: 20100219 Owner name: CITIBANK, N.A., NEW YORK Free format text: SECURITY AGREEMENT;ASSIGNOR:FREESCALE SEMICONDUCTOR, INC.;REEL/FRAME:024085/0001 Effective date: 20100219 |
|
AS | Assignment |
Owner name: CITIBANK, N.A., AS COLLATERAL AGENT,NEW YORK Free format text: SECURITY AGREEMENT;ASSIGNOR:FREESCALE SEMICONDUCTOR, INC.;REEL/FRAME:024397/0001 Effective date: 20100413 Owner name: CITIBANK, N.A., AS COLLATERAL AGENT, NEW YORK Free format text: SECURITY AGREEMENT;ASSIGNOR:FREESCALE SEMICONDUCTOR, INC.;REEL/FRAME:024397/0001 Effective date: 20100413 |
|
AS | Assignment |
Owner name: CITIBANK, N.A., AS NOTES COLLATERAL AGENT, NEW YOR Free format text: SECURITY AGREEMENT;ASSIGNOR:FREESCALE SEMICONDUCTOR, INC.;REEL/FRAME:024915/0777 Effective date: 20100506 Owner name: CITIBANK, N.A., AS COLLATERAL AGENT, NEW YORK Free format text: SECURITY AGREEMENT;ASSIGNOR:FREESCALE SEMICONDUCTOR, INC.;REEL/FRAME:024915/0759 Effective date: 20100506 |
|
AS | Assignment |
Owner name: CITIBANK, N.A., AS COLLATERAL AGENT, NEW YORK Free format text: SECURITY AGREEMENT;ASSIGNOR:FREESCALE SEMICONDUCTOR, INC.;REEL/FRAME:024933/0340 Effective date: 20100506 Owner name: CITIBANK, N.A., AS NOTES COLLATERAL AGENT, NEW YOR Free format text: SECURITY AGREEMENT;ASSIGNOR:FREESCALE SEMICONDUCTOR, INC.;REEL/FRAME:024933/0316 Effective date: 20100506 |
|
AS | Assignment |
Owner name: CITIBANK, N.A., AS NOTES COLLATERAL AGENT, NEW YOR Free format text: SECURITY AGREEMENT;ASSIGNOR:FREESCALE SEMICONDUCTOR, INC.;REEL/FRAME:030633/0424 Effective date: 20130521 |
|
FPAY | Fee payment |
Year of fee payment: 4 |
|
AS | Assignment |
Owner name: CITIBANK, N.A., AS NOTES COLLATERAL AGENT, NEW YOR Free format text: SECURITY AGREEMENT;ASSIGNOR:FREESCALE SEMICONDUCTOR, INC.;REEL/FRAME:031591/0266 Effective date: 20131101 |
|
AS | Assignment |
Owner name: FREESCALE SEMICONDUCTOR, INC., TEXAS Free format text: PATENT RELEASE;ASSIGNOR:CITIBANK, N.A., AS COLLATERAL AGENT;REEL/FRAME:037356/0143 Effective date: 20151207 Owner name: FREESCALE SEMICONDUCTOR, INC., TEXAS Free format text: PATENT RELEASE;ASSIGNOR:CITIBANK, N.A., AS COLLATERAL AGENT;REEL/FRAME:037356/0027 Effective date: 20151207 Owner name: FREESCALE SEMICONDUCTOR, INC., TEXAS Free format text: PATENT RELEASE;ASSIGNOR:CITIBANK, N.A., AS COLLATERAL AGENT;REEL/FRAME:037354/0225 Effective date: 20151207 Owner name: FREESCALE SEMICONDUCTOR, INC., TEXAS Free format text: PATENT RELEASE;ASSIGNOR:CITIBANK, N.A., AS COLLATERAL AGENT;REEL/FRAME:037357/0120 Effective date: 20151207 Owner name: FREESCALE SEMICONDUCTOR, INC., TEXAS Free format text: PATENT RELEASE;ASSIGNOR:CITIBANK, N.A., AS COLLATERAL AGENT;REEL/FRAME:037356/0866 Effective date: 20151207 Owner name: FREESCALE SEMICONDUCTOR, INC., TEXAS Free format text: PATENT RELEASE;ASSIGNOR:CITIBANK, N.A., AS COLLATERAL AGENT;REEL/FRAME:037356/0553 Effective date: 20151207 Owner name: FREESCALE SEMICONDUCTOR, INC., TEXAS Free format text: PATENT RELEASE;ASSIGNOR:CITIBANK, N.A., AS COLLATERAL AGENT;REEL/FRAME:037357/0194 Effective date: 20151207 |
|
AS | Assignment |
Owner name: MORGAN STANLEY SENIOR FUNDING, INC., MARYLAND Free format text: ASSIGNMENT AND ASSUMPTION OF SECURITY INTEREST IN PATENTS;ASSIGNOR:CITIBANK, N.A.;REEL/FRAME:037486/0517 Effective date: 20151207 |
|
AS | Assignment |
Owner name: MORGAN STANLEY SENIOR FUNDING, INC., MARYLAND Free format text: ASSIGNMENT AND ASSUMPTION OF SECURITY INTEREST IN PATENTS;ASSIGNOR:CITIBANK, N.A.;REEL/FRAME:037518/0292 Effective date: 20151207 |
|
AS | Assignment |
Owner name: MORGAN STANLEY SENIOR FUNDING, INC., MARYLAND Free format text: SUPPLEMENT TO THE SECURITY AGREEMENT;ASSIGNOR:FREESCALE SEMICONDUCTOR, INC.;REEL/FRAME:039138/0001 Effective date: 20160525 |
|
AS | Assignment |
Owner name: NXP, B.V., F/K/A FREESCALE SEMICONDUCTOR, INC., NETHERLANDS Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:MORGAN STANLEY SENIOR FUNDING, INC.;REEL/FRAME:040925/0001 Effective date: 20160912 Owner name: NXP, B.V., F/K/A FREESCALE SEMICONDUCTOR, INC., NE Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:MORGAN STANLEY SENIOR FUNDING, INC.;REEL/FRAME:040925/0001 Effective date: 20160912 |
|
AS | Assignment |
Owner name: NXP B.V., NETHERLANDS Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:MORGAN STANLEY SENIOR FUNDING, INC.;REEL/FRAME:040928/0001 Effective date: 20160622 |
|
AS | Assignment |
Owner name: NXP USA, INC., TEXAS Free format text: CHANGE OF NAME;ASSIGNOR:FREESCALE SEMICONDUCTOR INC.;REEL/FRAME:040652/0180 Effective date: 20161107 |
|
AS | Assignment |
Owner name: NXP USA, INC., TEXAS Free format text: CORRECTIVE ASSIGNMENT TO CORRECT THE NATURE OF CONVEYANCE LISTED CHANGE OF NAME SHOULD BE MERGER AND CHANGE PREVIOUSLY RECORDED AT REEL: 040652 FRAME: 0180. ASSIGNOR(S) HEREBY CONFIRMS THE MERGER AND CHANGE OF NAME;ASSIGNOR:FREESCALE SEMICONDUCTOR INC.;REEL/FRAME:041354/0148 Effective date: 20161107 |
|
AS | Assignment |
Owner name: MORGAN STANLEY SENIOR FUNDING, INC., MARYLAND Free format text: CORRECTIVE ASSIGNMENT TO CORRECT THE REMOVE PATENTS 8108266 AND 8062324 AND REPLACE THEM WITH 6108266 AND 8060324 PREVIOUSLY RECORDED ON REEL 037518 FRAME 0292. ASSIGNOR(S) HEREBY CONFIRMS THE ASSIGNMENT AND ASSUMPTION OF SECURITY INTEREST IN PATENTS;ASSIGNOR:CITIBANK, N.A.;REEL/FRAME:041703/0536 Effective date: 20151207 |
|
FPAY | Fee payment |
Year of fee payment: 8 |
|
AS | Assignment |
Owner name: SHENZHEN XINGUODU TECHNOLOGY CO., LTD., CHINA Free format text: CORRECTIVE ASSIGNMENT TO CORRECT THE TO CORRECT THE APPLICATION NO. FROM 13,883,290 TO 13,833,290 PREVIOUSLY RECORDED ON REEL 041703 FRAME 0536. ASSIGNOR(S) HEREBY CONFIRMS THE THE ASSIGNMENT AND ASSUMPTION OF SECURITYINTEREST IN PATENTS.;ASSIGNOR:MORGAN STANLEY SENIOR FUNDING, INC.;REEL/FRAME:048734/0001 Effective date: 20190217 |
|
AS | Assignment |
Owner name: NXP B.V., NETHERLANDS Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:MORGAN STANLEY SENIOR FUNDING, INC.;REEL/FRAME:050744/0097 Effective date: 20190903 |
|
AS | Assignment |
Owner name: MORGAN STANLEY SENIOR FUNDING, INC., MARYLAND Free format text: CORRECTIVE ASSIGNMENT TO CORRECT THE REMOVE APPLICATION11759915 AND REPLACE IT WITH APPLICATION 11759935 PREVIOUSLY RECORDED ON REEL 037486 FRAME 0517. ASSIGNOR(S) HEREBY CONFIRMS THE ASSIGNMENT AND ASSUMPTION OF SECURITYINTEREST IN PATENTS;ASSIGNOR:CITIBANK, N.A.;REEL/FRAME:053547/0421 Effective date: 20151207 |
|
AS | Assignment |
Owner name: NXP B.V., NETHERLANDS Free format text: CORRECTIVE ASSIGNMENT TO CORRECT THE REMOVEAPPLICATION 11759915 AND REPLACE IT WITH APPLICATION11759935 PREVIOUSLY RECORDED ON REEL 040928 FRAME 0001. ASSIGNOR(S) HEREBY CONFIRMS THE RELEASE OF SECURITYINTEREST;ASSIGNOR:MORGAN STANLEY SENIOR FUNDING, INC.;REEL/FRAME:052915/0001 Effective date: 20160622 |
|
AS | Assignment |
Owner name: NXP, B.V. F/K/A FREESCALE SEMICONDUCTOR, INC., NETHERLANDS Free format text: CORRECTIVE ASSIGNMENT TO CORRECT THE REMOVEAPPLICATION 11759915 AND REPLACE IT WITH APPLICATION11759935 PREVIOUSLY RECORDED ON REEL 040925 FRAME 0001. ASSIGNOR(S) HEREBY CONFIRMS THE RELEASE OF SECURITYINTEREST;ASSIGNOR:MORGAN STANLEY SENIOR FUNDING, INC.;REEL/FRAME:052917/0001 Effective date: 20160912 |
|
MAFP | Maintenance fee payment |
Free format text: PAYMENT OF MAINTENANCE FEE, 12TH YEAR, LARGE ENTITY (ORIGINAL EVENT CODE: M1553); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY Year of fee payment: 12 |