US7615433B2 - Double anneal with improved reliability for dual contact etch stop liner scheme - Google Patents

Double anneal with improved reliability for dual contact etch stop liner scheme Download PDF

Info

Publication number
US7615433B2
US7615433B2 US11/304,455 US30445505A US7615433B2 US 7615433 B2 US7615433 B2 US 7615433B2 US 30445505 A US30445505 A US 30445505A US 7615433 B2 US7615433 B2 US 7615433B2
Authority
US
United States
Prior art keywords
anneal
transistor
etch
stop liner
forming
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Expired - Fee Related, expires
Application number
US11/304,455
Other versions
US20070138564A1 (en
Inventor
Khee Yong Lim
Victor Chan
Eng Hua Lim
Wenhe Lin
Jamin F. Fen
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
GlobalFoundries Singapore Pte Ltd
Taiwan Semiconductor Manufacturing Co TSMC Ltd
International Business Machines Corp
Original Assignee
Chartered Semiconductor Manufacturing Pte Ltd
International Business Machines Corp
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Chartered Semiconductor Manufacturing Pte Ltd, International Business Machines Corp filed Critical Chartered Semiconductor Manufacturing Pte Ltd
Assigned to CHARTERED SEMICONDUCTOR MANUFACTURING, LTD. reassignment CHARTERED SEMICONDUCTOR MANUFACTURING, LTD. ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: LIM, ENG HUA, LIM, KHEE YONG, LIN, WENHE
Priority to US11/304,455 priority Critical patent/US7615433B2/en
Assigned to INTERNATIONAL BUSINESS MACHINES CORPORATION reassignment INTERNATIONAL BUSINESS MACHINES CORPORATION ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: FEN, JAMIN F, CHAN, VICTOR
Priority to SG200607225-0A priority patent/SG133480A1/en
Priority to SG200903939-7A priority patent/SG153816A1/en
Publication of US20070138564A1 publication Critical patent/US20070138564A1/en
Priority to US12/581,207 priority patent/US8148221B2/en
Publication of US7615433B2 publication Critical patent/US7615433B2/en
Application granted granted Critical
Assigned to CHARTERED SEMICONDUCTOR MANUFACTURING PTE. LTD. reassignment CHARTERED SEMICONDUCTOR MANUFACTURING PTE. LTD. CHANGE OF NAME (SEE DOCUMENT FOR DETAILS). Assignors: CHARTERED SEMICONDUCTOR MANUFACTURING LTD.
Assigned to GLOBALFOUNDRIES SINGAPORE PTE. LTD. reassignment GLOBALFOUNDRIES SINGAPORE PTE. LTD. CHANGE OF NAME (SEE DOCUMENT FOR DETAILS). Assignors: CHARTERED SEMICONDUCTOR MANUFACTURING PTE. LTD.
Assigned to TAIWAN SEMICONDUCTOR MANUFACTURING CO., LTD. reassignment TAIWAN SEMICONDUCTOR MANUFACTURING CO., LTD. ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: GLOBALFOUNDRIES SINGAPORE PTE. LTD.
Expired - Fee Related legal-status Critical Current
Adjusted expiration legal-status Critical

Links

Images

Classifications

    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/70Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
    • H01L21/77Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate
    • H01L21/78Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices
    • H01L21/82Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices to produce devices, e.g. integrated circuits, each consisting of a plurality of components
    • H01L21/822Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices to produce devices, e.g. integrated circuits, each consisting of a plurality of components the substrate being a semiconductor, using silicon technology
    • H01L21/8232Field-effect technology
    • H01L21/8234MIS technology, i.e. integration processes of field effect transistors of the conductor-insulator-semiconductor type
    • H01L21/8238Complementary field-effect transistors, e.g. CMOS
    • H01L21/823807Complementary field-effect transistors, e.g. CMOS with a particular manufacturing method of the channel structures, e.g. channel implants, halo or pocket implants, or channel materials
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/04Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
    • H01L21/18Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic Table or AIIIBV compounds with or without impurities, e.g. doping materials
    • H01L21/30Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26
    • H01L21/3003Hydrogenation or deuterisation, e.g. using atomic hydrogen from a plasma
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/70Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
    • H01L21/71Manufacture of specific parts of devices defined in group H01L21/70
    • H01L21/768Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics
    • H01L21/76801Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the dielectrics, e.g. smoothing
    • H01L21/76802Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the dielectrics, e.g. smoothing by forming openings in dielectrics
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/70Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
    • H01L21/71Manufacture of specific parts of devices defined in group H01L21/70
    • H01L21/768Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics
    • H01L21/76801Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the dielectrics, e.g. smoothing
    • H01L21/76829Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the dielectrics, e.g. smoothing characterised by the formation of thin functional dielectric layers, e.g. dielectric etch-stop, barrier, capping or liner layers
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/70Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
    • H01L21/71Manufacture of specific parts of devices defined in group H01L21/70
    • H01L21/768Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics
    • H01L21/76801Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the dielectrics, e.g. smoothing
    • H01L21/76829Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the dielectrics, e.g. smoothing characterised by the formation of thin functional dielectric layers, e.g. dielectric etch-stop, barrier, capping or liner layers
    • H01L21/76834Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the dielectrics, e.g. smoothing characterised by the formation of thin functional dielectric layers, e.g. dielectric etch-stop, barrier, capping or liner layers formation of thin insulating films on the sidewalls or on top of conductors
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/70Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
    • H01L21/71Manufacture of specific parts of devices defined in group H01L21/70
    • H01L21/768Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics
    • H01L21/76838Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the conductors
    • H01L21/76841Barrier, adhesion or liner layers
    • H01L21/76843Barrier, adhesion or liner layers formed in openings in a dielectric
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/70Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
    • H01L21/71Manufacture of specific parts of devices defined in group H01L21/70
    • H01L21/768Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics
    • H01L21/76838Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the conductors
    • H01L21/76895Local interconnects; Local pads, as exemplified by patent document EP0896365
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/70Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
    • H01L21/77Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate
    • H01L21/78Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices
    • H01L21/82Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices to produce devices, e.g. integrated circuits, each consisting of a plurality of components
    • H01L21/822Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices to produce devices, e.g. integrated circuits, each consisting of a plurality of components the substrate being a semiconductor, using silicon technology
    • H01L21/8232Field-effect technology
    • H01L21/8234MIS technology, i.e. integration processes of field effect transistors of the conductor-insulator-semiconductor type
    • H01L21/8238Complementary field-effect transistors, e.g. CMOS
    • H01L21/823864Complementary field-effect transistors, e.g. CMOS with a particular manufacturing method of the gate sidewall spacers, e.g. double spacers, particular spacer material or shape
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L29/00Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
    • H01L29/66Types of semiconductor device ; Multistep manufacturing processes therefor
    • H01L29/68Types of semiconductor device ; Multistep manufacturing processes therefor controllable by only the electric current supplied, or only the electric potential applied, to an electrode which does not carry the current to be rectified, amplified or switched
    • H01L29/76Unipolar devices, e.g. field effect transistors
    • H01L29/772Field effect transistors
    • H01L29/78Field effect transistors with field effect produced by an insulated gate
    • H01L29/7842Field effect transistors with field effect produced by an insulated gate means for exerting mechanical stress on the crystal lattice of the channel region, e.g. using a flexible substrate
    • H01L29/7843Field effect transistors with field effect produced by an insulated gate means for exerting mechanical stress on the crystal lattice of the channel region, e.g. using a flexible substrate the means being an applied insulating layer

Definitions

  • This invention relates generally to fabrication of semiconductor devices and more particularly to a method for an deuterium containing anneal for a semiconductor device.
  • Dangling bonds at the silicon/silicon oxide interface in semiconductor devices are believed to be the cause of observed non-ideal capacitance-voltage characteristics and reduced channel conductance.
  • Low temperature post-metallization annealing in a hydrogen-containing atmosphere is typically used in the semiconductor device fabrication process, to passivate these dangling bonds.
  • transistor performance can degrade, and this degradation has been correlated to the removal of hydrogen from the silicon/silicon oxide interface, due to collisions between heated carriers and the interface.
  • This degradation in hot carrier lifetime also referred to as HCl lifetime
  • HCl lifetime is exacerbated by the ever ongoing miniaturization of semiconductor devices, and has become a significant limitation in the further shrinkage of semiconductor devices.
  • a widely used method for minimizing the degradation of HCl lifetime has been to reduce the peak of the electric field in the transistor by appropriate selection of spacer dimensions, and the implantation of ions to form lightly doped regions between the channel and the corresponding source/drain regions of the transistor. Continued miniaturization is severely limiting the usefulness of these techniques.
  • Another method is to replace hydrogen with deuterium during annealing, taking advantage of the increased strength of the deuterium-silicon bond as compared with the hydrogen-silicon bond.
  • CMOS transistor treatment involves annealing using deuterium whose partial pressure is higher than atmospheric pressure to form more concentration of deuterium at interface between semiconductor and insulating layer regions—Inventor: Lyding, Joseph W.;
  • US20030181005A1 Semiconductor device and a method of manufacturing the same—Manufacture of semiconductor device involves forming over n-type and p-type field effect transistors, insulating films for generating tensile stress and compressive in stress channel formation region of the transistors—Inventor: Hachimine, Kiyota; Mitaka, Japan
  • US20040235236A1 Integrated circuit with improved channel stress properties and a method for making it—Integrated circuit comprises silicate glass layer formed only on p-type metal oxide semiconductor transistor or n-type metal oxide semiconductor transistor and etch stop layer formed on silicate glass layer—INVENTOR: HOFFMANN, THOMAS.
  • An example embodiment of the present invention provides a structure and a method of manufacturing a semiconductor device using two deuterium containing anneals which is characterized as follows.
  • NFET transistor in a NFET region in a substrate; and provide a PFET transistor in a PFET region in the substrate.
  • NFET tensile contact etch-stop liner over the NFET region.
  • FIGS. 1 through 8 are cross sectional views for illustrating a method for manufacturing a semiconductor device using two anneals according to an example embodiment of the present invention.
  • FIG. 9 shows a plot of Normalized Hot-Carrier Shift vs D2 anneal temperature and sequence according to an example embodiment of the present invention.
  • FIG. 10 shows a plot of PFET Performance vs D2 Anneal Temperature according to an example embodiment of the present invention.
  • An example embodiment provides a method of forming a device with both PFET and NFET transistors using a PFET compressive etch stop liner and a NFET tensile etch stop liner.
  • the embodiment uses two anneals in a deuterium (D2) containing atmosphere to improve hot carrier reliability.
  • the first D2 anneal is preferably first temperature (higher than the T of the second anneal) and can be performed after the first tensile contact etch-stop-liner has been etched. This first D2 anneal will anneal and repair the damage caused by prior process steps.
  • a PFET compressive etch-stop liner is deposited over the PFET Tx.
  • An inter-layer dielectric (ILD) layer is formed over the substrate. Contact holes are etched through the ILD layer. A barrier metal layer is formed in the contact hole walls.
  • ILD inter-layer dielectric
  • a second (medium) temperature D2 anneal is performed at a second temperature.
  • the second anneal repairs the damage that is caused by the plasma etch processes, such as the two etchings in the dual liner process, HDP deposition and the contact hole etch.
  • the first D2 anneal is formed before the compressive ESL is deposited on pFET region, it does not relax the (subsequently formed) PFET compressive stress liner and will not affect pFET performance.
  • the second temperature is lower than the first temperature (of the 1 st D2 anneal) preferably by at least 75 degrees C.
  • the second D2 anneal temperature and time are carefully selected so that it will not degrade (core) PFET drive current by for example relaxing the PFET compressive stress liner.
  • Si dangling bond which causes (thick) gate hot-carrier reliability problem have been passivated by these two D2 anneals.
  • NFET transistor 39 in a NFET region 18 in a substrate 10 .
  • PFET transistor 41 in a PFET region 14 in the substrate 10 .
  • An example NFET transistor 39 can be comprised of a NFET source drain region 32 , NFET shallow extension region 28 , a NFET pocket region (not shown); NFET channel 21 , a NFET gate dielectric 37 ; a NFET gate 38 ; and a gate spacer.
  • the gate spacer can be comprised one or more spacers such as a NFET first (offset) spacer (not shown); a NFET second spacer (e.g., spacer liner) 42 ; and a NFET third spacer 44 .
  • An example NFET gate dielectric thickness for regular devices or thin gate dielectric device is preferably between 12 and 22 angstroms.
  • An example thick NFET gate dielectric transistor (for e.g., I/O devices), can have a gate dielectric thickness between 32 and 72 angstroms.
  • the PFET gate dielectric 29 thickness for a thin gate dielectric or regular device can be between 12 and 22 angstroms.
  • the gate dielectric thickness can be between 32 and 72 angstroms.
  • isolation regions 19 separating the NFET region 18 and the PFET region 14 .
  • NFET silicide regions 48 over the NFET source drain regions 32 and NFET gate 38 ; and provide PFET silicide regions 46 over the PFET source drain regions 26 and PFET gate 30 .
  • the NFET tensile contact etch-stop liner (ESL) 50 preferably puts a tensile stress on the NFET transistor (e.g., channel) to increase device performance.
  • the NFET tensile contact etch-stop liner 50 can be formed by forming an etch stop liner (ESL) over the substrate surface (e.g., over the S/D regions, gate structure) Then we can form a NFET ESL mask 52 over the NFET region 18 . Then we remove the etch stop liner not covered by the NFET ESL mask 52 . Then the mask is removed.
  • ESL etch stop liner
  • the ESL can be comprised of nitride made by a CVD (chemical vapor deposition) process.
  • the ESL can be consist essentially of nitride
  • the first D2 anneal is high temperature and is located after the first tensile contact etch-stop-liner has been etched. This will anneal and repair the damage to the gate dielectric layer caused by process steps prior to the first contact etch-stop-liner (ESL) etch. For example, damage is caused by the preceding etch step, such as the PC RIE (reactive-ion-etch), spacer etch, silicide block etch.
  • the preceding etch step such as the PC RIE (reactive-ion-etch), spacer etch, silicide block etch.
  • a deuterium-containing atmosphere is a gas that contains deuterium in a higher concentration than would naturally be present based on the amount of hydrogen in the gas.
  • This atmosphere preferably contains 10-20% deuterium, by volume.
  • the remaining portion of the atmosphere is not limited, but preferably contains an inert gas, such as nitrogen, helium, neon, argon, krypton, xenon and mixtures thereof.
  • gases include hydrogen (a small amount of which is commonly present in deuterium), and hydrocarbons or deuterated hydrocarbons such as methane and ethane.
  • the annealing temperature is preferably at least 375° C.
  • the maximum temperature for annealing is limited by the tolerance of the structure being annealed to heating without being damaged.
  • the annealing temperature is between about 500 and 650° C.
  • the annealing time is chosen to allow diffusion of the deuterium into the substrate/gate dielectric interface, and will decrease as the temperature increases, the concentration of deuterium in the atmosphere increases, and/or the pressure increases.
  • the annealing time is for at least 10 minutes to 1 hour.
  • the PFET compressive etch stop liner 58 puts a compressive stress on the PFET transistor (e.g., channel).
  • the dielectric layer is preferably a HDP CVD oxide layer preferably having a thickness between 5500 and 7500 angstroms.
  • a contact mask 68 having contact mask openings over the dielectric layer 62 .
  • the contact mask 68 is then removed.
  • the liner 72 is preferably comprised of a conductive metal such as Ti, TiN, TaN or combinations thereof.
  • a second deuterium anneal 73 at a temperature between 350 and 500 (tgt between 400 and 450 degree C.) for a time between 20 and 40 mins.
  • the second deuterium anneal temperature is less than the first d2 anneal temperature by at least 75 degrees and more preferably at least 100 degrees.
  • the purpose of the second deuterium anneal is to repair damage on the gate dielectric caused by plasma process during dual contact etch stop liner process without relaxing stress in the liner formed.
  • a deuterium-containing atmosphere is a gas that contains deuterium in a higher concentration than would naturally be present based on the amount of hydrogen in the gas.
  • This atmosphere preferably contains 10-20% deuterium, by volume.
  • the remaining portion of the atmosphere is not limited, but preferably contains an inert gas, such as nitrogen, helium, neon, argon, krypton, xenon and mixtures thereof.
  • gases include hydrogen (a small amount of which is commonly present in deuterium), and hydrocarbons or deuterated hydrocarbons such as methane and ethane.
  • the second annealing temperature is preferably at least 300° C.
  • the maximum temperature for annealing is limited by the tolerance of the structure being annealed to heating without being damaged.
  • the annealing temperature is between about 350 and 500° C.
  • the second D2 anneal can be performed anytime after the PFET compressive liner is formed.
  • contact plugs 74 filling the contact openings 70 .
  • the contact plugs can be formed by 1) depositing a contact plug layer over substrate; and 2) chemical-mechanical polishing (CMP) the contact plug layer to form contact plugs 74 filling the contact openings 70 .
  • CMP chemical-mechanical polishing
  • the contact plugs can be comprised of Tungsten (W).
  • the device continues on with conventional processing to complete the device.
  • the NFET and PFET devices formed are thick gate I/O (input/output devices) and thin gate core device.
  • the dual contact etch-stop nitride 50 58 was implemented so that tensile and compressive nitride film were deposited on the nFET 39 and PFET 41 respectively.
  • the mechanical stress from the nitride films 50 58 can modulate the channel mobility and hence the drive current.
  • Both the high temperature D2 (deuterium gas) anneal 51 ( FIG. 3 ) and medium temperature D2 anneal 73 ( FIG. 7 ) can improve thick gate nFET hot-carrier reliability because it is thought to passivate Si-dangling bonds under gate oxide and Si channel interface. Also, the temperature of D2 anneal 73 ( FIG. 7 ) has to be carefully selected so as not to relax the mechanical stress of contact etch-stop nitride liner sitting on top of thin gate pFET device, which in turn does not reduce pFET's mobility and its speed performance.
  • FIG. 9 shows a plot of Normalized Hot-Carrier Shift vs D2 anneal temperature and sequence.
  • the normalized hot-carrier shift is a gauge for determining hot-carrier reliability. For meeting the modeled HC spec, its value should be equal or smaller than unity. (The lower the better).
  • FIG. 10 shows a plot of PFET Performance vs D2 Anneal Temperature.
  • PFET Ion-Ioff plot is a gauge for PFET performance margin. PFET performance is better with higher Ion at the same Ioff (right line is better than left line). The plot shows that PFET performance is better with lower D2 anneal temperature.
  • the low temperature is 400 degrees C.
  • the high temperature is 550 degrees C.
  • Low temp data points are the squares. High temp data points are the circles on the graph.
  • An feature of this embodiment is to use two D2 anneals on dual contact etch-stop stressor liner process.
  • the first D2 anneal is at high temperature than the second D2 anneal.
  • the first D2 anneal can be preformed after the first tensile contact etch-stop-liner has been etched. This will anneal and repair the damage caused by prior process steps.
  • a second layer of compressive etch-stop liner was deposited.
  • a second medium temperature D2 anneal 73 can be performed after barrier metal liner 72 deposition.

Landscapes

  • Engineering & Computer Science (AREA)
  • Microelectronics & Electronic Packaging (AREA)
  • Power Engineering (AREA)
  • Physics & Mathematics (AREA)
  • General Physics & Mathematics (AREA)
  • Computer Hardware Design (AREA)
  • Condensed Matter Physics & Semiconductors (AREA)
  • Manufacturing & Machinery (AREA)
  • Chemical & Material Sciences (AREA)
  • Crystallography & Structural Chemistry (AREA)
  • Ceramic Engineering (AREA)
  • Plasma & Fusion (AREA)
  • Metal-Oxide And Bipolar Metal-Oxide Semiconductor Integrated Circuits (AREA)
  • Internal Circuitry In Semiconductor Integrated Circuit Devices (AREA)

Abstract

A method for forming a device with both PFET and NFET transistors using a PFET compressive etch stop liner and a NFET tensile etch stop liner and two anneals in a deuterium containing atmosphere. The method comprises: providing a NFET transistor in a NFET region and a PFET transistor in a PFET region. We form a NFET tensile contact etch-stop liner over the NFET region. Then we perform a first deuterium anneal. We form a PFET compressive etch stop liner over the PFET region. We form a (ILD) dielectric layer with contact openings over the substrate. We perform a second deuterium anneal. The temperature of the second deuterium anneal is less than the temperature of the first deuterium anneal.

Description

BACKGROUND OF INVENTION
1) Field of the Invention
This invention relates generally to fabrication of semiconductor devices and more particularly to a method for an deuterium containing anneal for a semiconductor device.
2) Description of the Prior Art
Dangling bonds at the silicon/silicon oxide interface in semiconductor devices are believed to be the cause of observed non-ideal capacitance-voltage characteristics and reduced channel conductance. Low temperature post-metallization annealing in a hydrogen-containing atmosphere is typically used in the semiconductor device fabrication process, to passivate these dangling bonds. During operation, however, transistor performance can degrade, and this degradation has been correlated to the removal of hydrogen from the silicon/silicon oxide interface, due to collisions between heated carriers and the interface. This degradation in hot carrier lifetime (also referred to as HCl lifetime) is exacerbated by the ever ongoing miniaturization of semiconductor devices, and has become a significant limitation in the further shrinkage of semiconductor devices.
A widely used method for minimizing the degradation of HCl lifetime has been to reduce the peak of the electric field in the transistor by appropriate selection of spacer dimensions, and the implantation of ions to form lightly doped regions between the channel and the corresponding source/drain regions of the transistor. Continued miniaturization is severely limiting the usefulness of these techniques.
Another method is to replace hydrogen with deuterium during annealing, taking advantage of the increased strength of the deuterium-silicon bond as compared with the hydrogen-silicon bond.
The importance of overcoming the various deficiencies noted above is evidenced by the extensive technological development directed to the subject, as documented by the relevant patent and technical literature. The closest and apparently more relevant technical developments in the patent literature can be gleaned by considering the following patents.
U.S. Pat. No. 6,436,799: Process for annealing semiconductors and/or integrated circuits—Semiconductor structure manufacturing method for semiconductor device, involves exposing portion of substrate through contact hole and annealing structure in deuterium containing atmosphere—Inventor: Ramkumar, Krishnaswamy; San
U.S. Pat. No. 6,888,204: Semiconductor devices, and methods for same—Passivating semiconductor devices especially silicon MOSFETs—comprises treatment with deuterium so that device resilience to hot carrier effects is increased—Inventor: Lyding, Joseph W.; et al.
US20020031920A1: Deuterium treatment of semiconductor devices—CMOS transistor treatment involves annealing using deuterium whose partial pressure is higher than atmospheric pressure to form more concentration of deuterium at interface between semiconductor and insulating layer regions—Inventor: Lyding, Joseph W.;
U.S. Pat. No. 5,872,387: DEUTERIUM-TREATED SEMICONDUCTOR DEVICES—Passivating semiconductor devices especially silicon MOSFETs—comprises treatment with deuterium so that device resilience to hot carrier effects is increased—INVENTOR: LYDING, JOSEPH W.; CHAMPAIGN
US20030181005A1: Semiconductor device and a method of manufacturing the same—Manufacture of semiconductor device involves forming over n-type and p-type field effect transistors, insulating films for generating tensile stress and compressive in stress channel formation region of the transistors—Inventor: Hachimine, Kiyota; Mitaka, Japan
U.S. Pat. No. 6,573,172: Methods for improving carrier mobility of PMOS and NMOS devices—Fabrication of semiconductor device by forming P-channel and N-channel metal oxide semiconductor transistors in wafer, forming tensile film on P-channel transistor and forming compressive film on N-channel transistor—Inventor: En, et al.
US20040235236A1: Integrated circuit with improved channel stress properties and a method for making it—Integrated circuit comprises silicate glass layer formed only on p-type metal oxide semiconductor transistor or n-type metal oxide semiconductor transistor and etch stop layer formed on silicate glass layer—INVENTOR: HOFFMANN, THOMAS.
SUMMARY OF THE INVENTION
The following presents a simplified summary in order to provide a basic understanding of some aspects of the invention. This summary is not an extensive overview of the invention. It is intended neither to identify key or critical elements of the invention nor to delineate the scope of the invention. Rather, the primary purpose of the summary is to present some concepts of the invention in a simplified form as a prelude to the more detailed description that is presented later.
An example embodiment of the present invention provides a structure and a method of manufacturing a semiconductor device using two deuterium containing anneals which is characterized as follows.
We provide a NFET transistor in a NFET region in a substrate; and provide a PFET transistor in a PFET region in the substrate. We form a NFET tensile contact etch-stop liner over the NFET region. We perform a first deuterium anneal of the substrate at a first temperature. We form a PFET compressive etch stop liner over the PFET region. We form a dielectric layer over the substrate. We form contact openings through the dielectric layer. We perform a second deuterium anneal of the substrate at a second temperature. The second temperature is lower than the first temperature.
The above and below advantages and features are of representative embodiments only, and are not exhaustive and/or exclusive. They are presented only to assist in understanding the invention. It should be understood that they are not representative of all the inventions defined by the claims, to be considered limitations on the invention as defined by the claims, or limitations on equivalents to the claims. For instance, some of these advantages may be mutually contradictory, in that they cannot be simultaneously present in a single embodiment. Similarly, some advantages are applicable to one aspect of the invention, and inapplicable to others. Furthermore, certain aspects of the claimed invention have not been discussed herein. However, no inference should be drawn regarding those discussed herein relative to those not discussed herein other than for purposes of space and reducing repetition. Thus, this summary of features and advantages should not be considered dispositive in determining equivalence. Additional features and advantages of the invention will become apparent in the following description, from the drawings, and from the claims.
BRIEF DESCRIPTION OF THE DRAWINGS
The features and advantages of a semiconductor device according to the present invention and further details of a process of fabricating such a semiconductor device in accordance with the present invention will be more clearly understood from the following description taken in conjunction with the accompanying drawings in which like reference numerals designate similar or corresponding elements, regions and portions and in which:
FIGS. 1 through 8 are cross sectional views for illustrating a method for manufacturing a semiconductor device using two anneals according to an example embodiment of the present invention.
FIG. 9 shows a plot of Normalized Hot-Carrier Shift vs D2 anneal temperature and sequence according to an example embodiment of the present invention.
FIG. 10 shows a plot of PFET Performance vs D2 Anneal Temperature according to an example embodiment of the present invention.
DETAILED DESCRIPTION OF THE EXAMPLE EMBODIMENTS
A. Introduction
The example embodiments of the present invention will be described in detail with reference to the accompanying drawings. An example embodiment provides a method of forming a device with both PFET and NFET transistors using a PFET compressive etch stop liner and a NFET tensile etch stop liner.
The embodiment uses two anneals in a deuterium (D2) containing atmosphere to improve hot carrier reliability. In an example embodiment, the first D2 anneal is preferably first temperature (higher than the T of the second anneal) and can be performed after the first tensile contact etch-stop-liner has been etched. This first D2 anneal will anneal and repair the damage caused by prior process steps. Then a PFET compressive etch-stop liner is deposited over the PFET Tx. An inter-layer dielectric (ILD) layer is formed over the substrate. Contact holes are etched through the ILD layer. A barrier metal layer is formed in the contact hole walls.
Then, a second (medium) temperature D2 anneal is performed at a second temperature. The second anneal repairs the damage that is caused by the plasma etch processes, such as the two etchings in the dual liner process, HDP deposition and the contact hole etch.
The first D2 anneal is formed before the compressive ESL is deposited on pFET region, it does not relax the (subsequently formed) PFET compressive stress liner and will not affect pFET performance. The second temperature is lower than the first temperature (of the 1st D2 anneal) preferably by at least 75 degrees C. The second D2 anneal temperature and time are carefully selected so that it will not degrade (core) PFET drive current by for example relaxing the PFET compressive stress liner. On the other hand, Si dangling bond which causes (thick) gate hot-carrier reliability problem have been passivated by these two D2 anneals.
A example embodiment of a method of fabrication of semiconductor device is described below.
B. Provide a NFET Transistor and a PFET Transistor
Referring to FIG. 1, we provide a NFET transistor 39 in a NFET region 18 in a substrate 10. We provide a PFET transistor 41 in a PFET region 14 in the substrate 10.
An example NFET transistor 39 can be comprised of a NFET source drain region 32, NFET shallow extension region 28, a NFET pocket region (not shown); NFET channel 21, a NFET gate dielectric 37; a NFET gate 38; and a gate spacer. The gate spacer can be comprised one or more spacers such as a NFET first (offset) spacer (not shown); a NFET second spacer (e.g., spacer liner) 42; and a NFET third spacer 44.
An example NFET gate dielectric thickness for regular devices or thin gate dielectric device (e.g., for core devices—not a thick I/O device) is preferably between 12 and 22 angstroms.
An example thick NFET gate dielectric transistor (for e.g., I/O devices), can have a gate dielectric thickness between 32 and 72 angstroms.
An example PFET transistor 41 can be comprised of a PFET source drain region 26, a PFET shallow extension region 22, a PFET pocket region (not shown); a PFET channel 31, a PFET gate dielectric 29; a PFET gate 30; and a gate spacer. The gate spacer can be comprised one or more spacers such as a PFET first offset spacer (not shown); a PFET second spacer (e.g., spacer liner) 34; and a PFET third spacer 36.
The PFET gate dielectric 29 thickness for a thin gate dielectric or regular device can be between 12 and 22 angstroms.
For a thick PFET gate dielectric device for a I/O devices, the gate dielectric thickness can be between 32 and 72 angstroms.
In an aspect, the thick I/O gate dielectric is at least 20A thicker than the core thin gate dielectric.
We preferably provide isolation regions 19 separating the NFET region 18 and the PFET region 14.
C. Provide NFET Silicide Regions and PFET Silicide Regions
Referring to FIG. 2, we provide NFET silicide regions 48 over the NFET source drain regions 32 and NFET gate 38; and provide PFET silicide regions 46 over the PFET source drain regions 26 and PFET gate 30.
D. Form a NFET Tensile Contact Etch-Stop Liner Over the NFET Region
Referring to FIGS. 2 and 3, we form a NFET tensile contact etch-stop liner (ESL) 50 over the NFET region 18. The NFET tensile contact etch-stop liner (ESL) 50 preferably puts a tensile stress on the NFET transistor (e.g., channel) to increase device performance.
The NFET tensile contact etch-stop liner 50 can be formed by forming an etch stop liner (ESL) over the substrate surface (e.g., over the S/D regions, gate structure) Then we can form a NFET ESL mask 52 over the NFET region 18. Then we remove the etch stop liner not covered by the NFET ESL mask 52. Then the mask is removed.
The ESL can be comprised of nitride made by a CVD (chemical vapor deposition) process. The ESL can be consist essentially of nitride
E. Perform a First Deuterium Containing Anneal
Referring to FIG. 3, we perform a first deuterium (D2) anneal 51 at a temperature between about 500 and 600 degrees C. (tgt=550 C) for a time between 20 and 40 minutes to form an annealed.
The first D2 anneal is high temperature and is located after the first tensile contact etch-stop-liner has been etched. This will anneal and repair the damage to the gate dielectric layer caused by process steps prior to the first contact etch-stop-liner (ESL) etch. For example, damage is caused by the preceding etch step, such as the PC RIE (reactive-ion-etch), spacer etch, silicide block etch.
The structure shown in FIG. 3 may be annealed in a deuterium-containing atmosphere. A deuterium-containing atmosphere is a gas that contains deuterium in a higher concentration than would naturally be present based on the amount of hydrogen in the gas. This atmosphere preferably contains 10-20% deuterium, by volume. The remaining portion of the atmosphere is not limited, but preferably contains an inert gas, such as nitrogen, helium, neon, argon, krypton, xenon and mixtures thereof. Other possible gases include hydrogen (a small amount of which is commonly present in deuterium), and hydrocarbons or deuterated hydrocarbons such as methane and ethane.
The annealing temperature is preferably at least 375° C. The maximum temperature for annealing is limited by the tolerance of the structure being annealed to heating without being damaged. Preferably, the annealing temperature is between about 500 and 650° C.
The annealing time is chosen to allow diffusion of the deuterium into the substrate/gate dielectric interface, and will decrease as the temperature increases, the concentration of deuterium in the atmosphere increases, and/or the pressure increases. Preferably, the annealing time is for at least 10 minutes to 1 hour.
F. Form a PFET Compressive Etch Stop Liner
Referring to FIG. 4, we form a PFET compressive etch stop liner 58 over the PFET region 14.
The PFET compressive etch stop liner 58 puts a compressive stress on the PFET transistor (e.g., channel).
The PFET compressive etch stop liner 58 can be formed by 1) forming a ESL layer over the substrate, 2) masking to cover the PFET region and 3) etching to remove the unmasked region; and 4) removing the mask.
G. Form a Dielectric Layer
As shown in FIG. 5, we form a (ILD) dielectric layer 62 over the substrate 10. The dielectric layer is preferably a HDP CVD oxide layer preferably having a thickness between 5500 and 7500 angstroms.
H. Form a Contact Mask
Referring to FIG. 6, we form a contact mask 68 having contact mask openings over the dielectric layer 62.
I. Form Contact Openings in the Dielectric Layer
We form contact openings 70 in the dielectric layer 62 using an etch process.
The contact mask 68 is then removed.
J. Form a Liner on the Sidewalls of the Dielectric Layer
As shown in FIG. 7, we form a liner 72 on the sidewalls of the dielectric layer 62 and over the PFET and NFET silicide regions 46 48. The liner 72 is preferably comprised of a conductive metal such as Ti, TiN, TaN or combinations thereof.
K. Performing a Second Deuterium Anneal
As shown in FIG. 7, we perform a second deuterium anneal 73 at a temperature between 350 and 500 (tgt between 400 and 450 degree C.) for a time between 20 and 40 mins. The second deuterium anneal temperature is less than the first d2 anneal temperature by at least 75 degrees and more preferably at least 100 degrees.
The purpose of the second deuterium anneal is to repair damage on the gate dielectric caused by plasma process during dual contact etch stop liner process without relaxing stress in the liner formed.
The example structure shown in FIG. 7 may be annealed in a deuterium-containing atmosphere. A deuterium-containing atmosphere is a gas that contains deuterium in a higher concentration than would naturally be present based on the amount of hydrogen in the gas. This atmosphere preferably contains 10-20% deuterium, by volume. The remaining portion of the atmosphere is not limited, but preferably contains an inert gas, such as nitrogen, helium, neon, argon, krypton, xenon and mixtures thereof. Other possible gases include hydrogen (a small amount of which is commonly present in deuterium), and hydrocarbons or deuterated hydrocarbons such as methane and ethane.
The second annealing temperature is preferably at least 300° C. The maximum temperature for annealing is limited by the tolerance of the structure being annealed to heating without being damaged. Preferably, the annealing temperature is between about 350 and 500° C.
The annealing time is chosen to allow diffusion of the deuterium into the substrate/gate dielectric interface, and will decrease as the temperature increases, the concentration of deuterium in the atmosphere increases, and/or the pressure increases. Preferably, the annealing time is for at least 10 minutes to 1 hour.
The second D2 anneal can be performed anytime after the PFET compressive liner is formed.
L. Form Contact Plugs
Referring to FIG. 8, we form contact plugs 74 filling the contact openings 70.
The contact plugs can be formed by 1) depositing a contact plug layer over substrate; and 2) chemical-mechanical polishing (CMP) the contact plug layer to form contact plugs 74 filling the contact openings 70.
The contact plugs can be comprised of Tungsten (W).
The device continues on with conventional processing to complete the device.
M. Example Devices—I/O
In an aspect of a embodiment, the NFET and PFET devices formed are thick gate I/O (input/output devices) and thin gate core device. The dual contact etch-stop nitride 50 58 was implemented so that tensile and compressive nitride film were deposited on the nFET 39 and PFET 41 respectively. The mechanical stress from the nitride films 50 58 can modulate the channel mobility and hence the drive current.
Both the high temperature D2 (deuterium gas) anneal 51 (FIG. 3) and medium temperature D2 anneal 73 (FIG. 7) can improve thick gate nFET hot-carrier reliability because it is thought to passivate Si-dangling bonds under gate oxide and Si channel interface. Also, the temperature of D2 anneal 73 (FIG. 7) has to be carefully selected so as not to relax the mechanical stress of contact etch-stop nitride liner sitting on top of thin gate pFET device, which in turn does not reduce pFET's mobility and its speed performance.
In an example embodiment, we have shown a technique to improve thick gate nFET hot-carrier reliability without degrading thin gate pFET mobility and drive current.
N. Supporting Data
FIG. 9 shows a plot of Normalized Hot-Carrier Shift vs D2 anneal temperature and sequence.
The normalized hot-carrier shift is a gauge for determining hot-carrier reliability. For meeting the modeled HC spec, its value should be equal or smaller than unity. (The lower the better).
FIG. 10 shows a plot of PFET Performance vs D2 Anneal Temperature. PFET Ion-Ioff plot is a gauge for PFET performance margin. PFET performance is better with higher Ion at the same Ioff (right line is better than left line). The plot shows that PFET performance is better with lower D2 anneal temperature. The low temperature is 400 degrees C. The high temperature is 550 degrees C. Low temp data points are the squares. High temp data points are the circles on the graph.
O. Non-limiting Example Embodiments
An feature of this embodiment is to use two D2 anneals on dual contact etch-stop stressor liner process. The first D2 anneal is at high temperature than the second D2 anneal. The first D2 anneal can be preformed after the first tensile contact etch-stop-liner has been etched. This will anneal and repair the damage caused by prior process steps. Then a second layer of compressive etch-stop liner was deposited. Afterwards, a second medium temperature D2 anneal 73 can be performed after barrier metal liner 72 deposition. An advantage of doing the second anneal is that it repairs the damage that is caused by the plasma process.
In the above description numerous specific details are set forth such as flow rates, pressure settings, thicknesses, etc., in order to provide a more thorough understanding of the present invention. Those skilled in the art will realize that power settings, residence times, gas flow rates are equipment specific and will vary from one brand of equipment to another. It will be obvious, however, to one skilled in the art that the present invention may be practiced without these details. In other instances, well known process have not been described in detail in order to not unnecessarily obscure the present invention.
Although this invention has been described relative to specific insulating materials, conductive materials and apparatuses for depositing and etching these materials, it is not limited to the specific materials or apparatuses but only to their specific characteristics, such as conformal and nonconformal, and capabilities, such as depositing and etching, and other materials and apparatus can be substituted as is well understood by those skilled in the microelectronics arts after appreciating the present invention
Given the variety of embodiments of the present invention just described, the above description and illustrations show not be taken as limiting the scope of the present invention defined by the claims.
While the invention has been particularly shown and described with reference to the preferred embodiments thereof, it will be understood by those skilled in the art that various changes in form and details may be made without departing from the spirit and scope of the invention. It is intended to cover various modifications and similar arrangements and procedures, and the scope of the appended claims therefore should be accorded the broadest interpretation so as to encompass all such modifications and similar arrangements and procedures.

Claims (25)

1. A method of fabricating a semiconductor device comprising:
providing a substrate having a NFET transistor in a NFET region in the substrate, and a PFET transistor in a PFET region in the substrate;
forming a first contact etch-stop liner over the NFET region, the first etch-stop liner having a tensile stress;
performing a first deuterium anneal at a first temperature after forming the first contact etch-stop liner;
forming a second contact etch-stop liner over the PFET region after performing the first deuterium anneal, the second etch-stop liner having a compressive stress;
forming a dielectric layer over the substrate;
forming a contact opening in the dielectric layer; and
performing a second deuterium anneal at a second temperature after forming the second etch-stop liner, the second temperature is lower than the first temperature, wherein the second deuterium anneal does not relax the compressive stress of the second etch-stop liner.
2. The method of claim 1 wherein the second temperature is lower than the first temperature by at least about 75 degrees C.
3. A method of fabricating a device comprising:
providing a substrate prepared with a first transistor in a first region and a second transistor in a second region;
forming a first contact etch-stop liner over the first transistor in the first region, the first etch-stop liner having a first stress;
annealing the substrate with a first anneal at a first temperature T1 after forming the first contact etch-stop layer;
forming a second contact etch-stop liner over the second transistor in the second region after the first anneal, the second etch-stop liner having a second stress; and
annealing the substrate with a second anneal at a second temperature T2 after forming the second etch-stop liner, wherein the T2 is below a threshold temperature which causes relaxation of the second stress in the second etch stop liner.
4. The method of claim 3 further comprises:
forming a dielectric layer over the substrate covering the etch-stop liners; and
patterning the dielectric layer to form contact openings, wherein the second anneal is performed after forming the contact openings in the dielectric layer.
5. The method of claim 3 wherein the first and second anneals comprise deuterium anneals.
6. The method of claim 3 wherein the first and second anneals repair damage caused by previous processes.
7. The method of claim 3 wherein the first anneal passivates dangling bonds to improve transistor performance and the second anneal repairs damage to gate oxide of the transistors caused by previous processes.
8. The method of claim 3 wherein:
the first transistor comprises a n-type transistor;
the first stress comprises tensile stress;
the second transistor comprises a p-type transistor; and
the second stress comprises compressive stress.
9. The method of claim 3 wherein T1>T2, with T1 equal to about 500-650° C. and T2 equal to about 350-500° C.
10. The method of claim 4 wherein the first and second anneals comprise deuterium anneals.
11. The method of claim 4 wherein the first anneal passivates dangling bonds to improve transistor performance and the second anneal repairs damage to gate oxide of the transistors caused by forming the contact openings.
12. The method of claim 4 wherein:
the first transistor comprises a n-type transistor;
the first stress comprises tensile stress;
the second transistor comprises a p-type transistor; and
the second stress comprises compressive stress.
13. The method of claim 5 wherein the first and second anneals repair damage caused by previous processes.
14. The method of claim 9 wherein T1 is greater than T2 by at least about 75° C.
15. A method of fabricating a device comprising:
providing a substrate prepared with a transistor in a transistor region;
annealing the substrate with a first anneal at a first temperature T1;
forming a contact etch-stop liner over the transistor in the transistor region after the first anneal, the etch-stop liner having a first stress; and
annealing the substrate with a second anneal at a second temperature T2 after forming the etch-stop liner, wherein the T2 is below a threshold temperature which causes relaxation of the first stress in the etch-stop liner.
16. The method of claim 15 further comprises:
forming a dielectric layer over the substrate covering the etch stop liner; and
patterning the dielectric layer to form a contact opening,
wherein the second anneal is performed after forming the contact opening in the dielectric layer.
17. The method of claim 15 wherein the first and second anneals comprise deuterium anneals.
18. The method of claim 15 wherein the first and second anneals repair damage caused by previous processes.
19. The method of claim 15 wherein:
the transistor comprises a p-type transistor; and
the first stress of the etch-stop liner comprises compressive stress.
20. The method of claim 15 wherein T1>T2, with T1 equal to about 500-650° C. and T2 equal to about 350-500° C.
21. The method of claim 16 wherein the first and second anneals comprise deuterium anneals.
22. The method of claim 16 wherein the first anneal passivates dangling bonds to improve transistor performance and the second anneal repairs damage to gate oxide of the transistor caused by forming the contact opening.
23. The method of claim 16 wherein:
the transistor comprises a p-type transistor; and
the first stress of the etch-stop liner comprises compressive stress.
24. The method of claim 17 wherein the first and second anneals repair damage caused by previous processes.
25. The method of claim 20 wherein T1 is greater than T2 by at least about 750° C.
US11/304,455 2005-12-15 2005-12-15 Double anneal with improved reliability for dual contact etch stop liner scheme Expired - Fee Related US7615433B2 (en)

Priority Applications (4)

Application Number Priority Date Filing Date Title
US11/304,455 US7615433B2 (en) 2005-12-15 2005-12-15 Double anneal with improved reliability for dual contact etch stop liner scheme
SG200607225-0A SG133480A1 (en) 2005-12-15 2006-10-17 Double anneal with improved reliability for dual contact etch stop liner scheme
SG200903939-7A SG153816A1 (en) 2005-12-15 2006-10-17 Double anneal with improved reliability for dual contact etch stop liner scheme
US12/581,207 US8148221B2 (en) 2005-12-15 2009-10-19 Double anneal with improved reliability for dual contact etch stop liner scheme

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
US11/304,455 US7615433B2 (en) 2005-12-15 2005-12-15 Double anneal with improved reliability for dual contact etch stop liner scheme

Related Child Applications (1)

Application Number Title Priority Date Filing Date
US12/581,207 Continuation US8148221B2 (en) 2005-12-15 2009-10-19 Double anneal with improved reliability for dual contact etch stop liner scheme

Publications (2)

Publication Number Publication Date
US20070138564A1 US20070138564A1 (en) 2007-06-21
US7615433B2 true US7615433B2 (en) 2009-11-10

Family

ID=38172472

Family Applications (2)

Application Number Title Priority Date Filing Date
US11/304,455 Expired - Fee Related US7615433B2 (en) 2005-12-15 2005-12-15 Double anneal with improved reliability for dual contact etch stop liner scheme
US12/581,207 Active 2025-12-16 US8148221B2 (en) 2005-12-15 2009-10-19 Double anneal with improved reliability for dual contact etch stop liner scheme

Family Applications After (1)

Application Number Title Priority Date Filing Date
US12/581,207 Active 2025-12-16 US8148221B2 (en) 2005-12-15 2009-10-19 Double anneal with improved reliability for dual contact etch stop liner scheme

Country Status (2)

Country Link
US (2) US7615433B2 (en)
SG (2) SG133480A1 (en)

Cited By (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US8445965B2 (en) 2010-11-05 2013-05-21 International Business Machines Corporation Strained semiconductor devices and methods of fabricating strained semiconductor devices

Families Citing this family (13)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JP4899085B2 (en) 2006-03-03 2012-03-21 富士通セミコンダクター株式会社 Semiconductor device and manufacturing method thereof
US7514317B2 (en) * 2006-08-31 2009-04-07 Infineon Technologies Ag Strained semiconductor device and method of making same
US20080057636A1 (en) * 2006-08-31 2008-03-06 Richard Lindsay Strained semiconductor device and method of making same
US7704823B2 (en) * 2006-08-31 2010-04-27 Infineon Technologies Ag Strained semiconductor device and method of making same
US7968949B2 (en) * 2007-01-30 2011-06-28 International Business Machines Corporation Contact forming method and related semiconductor device
US7670952B2 (en) * 2007-03-23 2010-03-02 Texas Instruments Incorporated Method of manufacturing metal silicide contacts
US20090108359A1 (en) * 2007-10-31 2009-04-30 Agere Systems Inc. A semiconductor device and method of manufacture therefor
US8110877B2 (en) 2008-12-19 2012-02-07 Intel Corporation Metal-insulator-semiconductor tunneling contacts having an insulative layer disposed between source/drain contacts and source/drain regions
US8809175B2 (en) 2011-07-15 2014-08-19 Taiwan Semiconductor Manufacturing Company, Ltd. Methods of anneal after deposition of gate layers
US9401423B2 (en) * 2013-07-16 2016-07-26 Globalfoundries Inc. Enhancing transistor performance and reliability by incorporating deuterium into a strained capping layer
US9805973B2 (en) 2015-10-30 2017-10-31 International Business Machines Corporation Dual silicide liner flow for enabling low contact resistance
US10347581B2 (en) 2017-03-22 2019-07-09 International Business Machines Corporation Contact formation in semiconductor devices
US10319722B2 (en) * 2017-03-22 2019-06-11 International Business Machines Corporation Contact formation in semiconductor devices

Citations (8)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5777370A (en) * 1996-06-12 1998-07-07 Advanced Micro Devices, Inc. Trench isolation of field effect transistors
US5872387A (en) 1996-01-16 1999-02-16 The Board Of Trustees Of The University Of Illinois Deuterium-treated semiconductor devices
US20020031920A1 (en) 1996-01-16 2002-03-14 Lyding Joseph W. Deuterium treatment of semiconductor devices
US6436799B1 (en) 2000-09-26 2002-08-20 Cypress Semiconductor, Corporation Process for annealing semiconductors and/or integrated circuits
US6573172B1 (en) 2002-09-16 2003-06-03 Advanced Micro Devices, Inc. Methods for improving carrier mobility of PMOS and NMOS devices
US20030181005A1 (en) 2002-03-19 2003-09-25 Kiyota Hachimine Semiconductor device and a method of manufacturing the same
US20040235236A1 (en) 2003-05-21 2004-11-25 Thomas Hoffmann Integrated circuit with improved channel stress properties and a method for making it
US6953728B2 (en) * 2000-10-17 2005-10-11 Hitachi, Ltd. Semiconductor device and method of manufacturing thereof

Family Cites Families (4)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US6017806A (en) * 1997-07-28 2000-01-25 Texas Instruments Incorporated Method to enhance deuterium anneal/implant to reduce channel-hot carrier degradation
JP3251256B2 (en) * 1999-03-01 2002-01-28 沖電気工業株式会社 Method for manufacturing semiconductor device
US6740912B1 (en) * 1999-06-24 2004-05-25 Agere Systems Inc. Semiconductor device free of LLD regions
US20060094259A1 (en) * 2004-11-03 2006-05-04 Freescale Semiconductor, Inc. Forming gas anneal process for high dielectric constant gate dielectrics in a semiconductor fabrication process

Patent Citations (9)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5872387A (en) 1996-01-16 1999-02-16 The Board Of Trustees Of The University Of Illinois Deuterium-treated semiconductor devices
US20020031920A1 (en) 1996-01-16 2002-03-14 Lyding Joseph W. Deuterium treatment of semiconductor devices
US6888204B1 (en) 1996-01-16 2005-05-03 The Board Of Trustees Of The University Of Illinois Semiconductor devices, and methods for same
US5777370A (en) * 1996-06-12 1998-07-07 Advanced Micro Devices, Inc. Trench isolation of field effect transistors
US6436799B1 (en) 2000-09-26 2002-08-20 Cypress Semiconductor, Corporation Process for annealing semiconductors and/or integrated circuits
US6953728B2 (en) * 2000-10-17 2005-10-11 Hitachi, Ltd. Semiconductor device and method of manufacturing thereof
US20030181005A1 (en) 2002-03-19 2003-09-25 Kiyota Hachimine Semiconductor device and a method of manufacturing the same
US6573172B1 (en) 2002-09-16 2003-06-03 Advanced Micro Devices, Inc. Methods for improving carrier mobility of PMOS and NMOS devices
US20040235236A1 (en) 2003-05-21 2004-11-25 Thomas Hoffmann Integrated circuit with improved channel stress properties and a method for making it

Cited By (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US8445965B2 (en) 2010-11-05 2013-05-21 International Business Machines Corporation Strained semiconductor devices and methods of fabricating strained semiconductor devices

Also Published As

Publication number Publication date
US8148221B2 (en) 2012-04-03
US20100041242A1 (en) 2010-02-18
SG133480A1 (en) 2007-07-30
SG153816A1 (en) 2009-07-29
US20070138564A1 (en) 2007-06-21

Similar Documents

Publication Publication Date Title
US7615433B2 (en) Double anneal with improved reliability for dual contact etch stop liner scheme
US7220630B2 (en) Method for selectively forming strained etch stop layers to improve FET charge carrier mobility
TWI391516B (en) Method of producing highly strained pecvd silicon nitride thin films at low temperature
US9799768B2 (en) Semiconductor device and method for manufacturing same
KR101396422B1 (en) Semiconductor device and method for manufacturing the same
US8809141B2 (en) High performance CMOS transistors using PMD liner stress
US20090289284A1 (en) High shrinkage stress silicon nitride (SiN) layer for NFET improvement
KR101354661B1 (en) Method of fabricating semiconductor device
US10395079B2 (en) Simplified gate stack process to improve dual channel CMOS performance
JP2004048001A (en) Forming method of silicon nitride oxide/gate insulation film
KR20080037666A (en) High performance mosfet comprising a stressed gate metal silicide layer and method of fabricating the same
KR100825778B1 (en) Method of fabricating semiconductor device having dual stress liner
JP2008283182A (en) Method of manufacturing pmos transistor, and method of manufacturing cmos transistor
US8697509B2 (en) Semiconductor device having insulating film with different stress levels in adjacent regions and manufacturing method thereof
KR100702006B1 (en) Method of fabricating semiconductor device having improved carrier mobolity
JP2007005627A (en) Method for manufacturing semiconductor device
TW202207290A (en) Semiconductor device and method
JP2008218727A (en) Semiconductor device and manufacturing method thereof
US20080261397A1 (en) Method for Manufacturing Semiconductor Device
US7087508B2 (en) Method of improving short channel effect and gate oxide reliability by nitrogen plasma treatment before spacer deposition
KR100678636B1 (en) Fabricating method for semiconductor integrated circuit device and semiconductor integrated circuit device fabricated by the same
KR100935773B1 (en) Method for manufacturing of semiconductor device
JP3833956B2 (en) Semiconductor device manufacturing method and semiconductor device
CN107240573B (en) Semiconductor device, manufacturing method thereof and electronic device
CN104900505A (en) Manufacturing method for high K metal gate structure

Legal Events

Date Code Title Description
AS Assignment

Owner name: INTERNATIONAL BUSINESS MACHINES CORPORATION, NEW Y

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:CHAN, VICTOR;FEN, JAMIN F;REEL/FRAME:017380/0227;SIGNING DATES FROM 20051117 TO 20051206

Owner name: CHARTERED SEMICONDUCTOR MANUFACTURING, LTD., SINGA

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:LIM, KHEE YONG;LIM, ENG HUA;LIN, WENHE;REEL/FRAME:017380/0253

Effective date: 20051117

STCF Information on status: patent grant

Free format text: PATENTED CASE

FPAY Fee payment

Year of fee payment: 4

FPAY Fee payment

Year of fee payment: 8

AS Assignment

Owner name: CHARTERED SEMICONDUCTOR MANUFACTURING PTE. LTD., SINGAPORE

Free format text: CHANGE OF NAME;ASSIGNOR:CHARTERED SEMICONDUCTOR MANUFACTURING LTD.;REEL/FRAME:054452/0402

Effective date: 20100122

AS Assignment

Owner name: GLOBALFOUNDRIES SINGAPORE PTE. LTD., SINGAPORE

Free format text: CHANGE OF NAME;ASSIGNOR:CHARTERED SEMICONDUCTOR MANUFACTURING PTE. LTD.;REEL/FRAME:054476/0123

Effective date: 20100122

AS Assignment

Owner name: TAIWAN SEMICONDUCTOR MANUFACTURING CO., LTD., TAIWAN

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:GLOBALFOUNDRIES SINGAPORE PTE. LTD.;REEL/FRAME:054482/0525

Effective date: 20200515

FEPP Fee payment procedure

Free format text: MAINTENANCE FEE REMINDER MAILED (ORIGINAL EVENT CODE: REM.); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY

LAPS Lapse for failure to pay maintenance fees

Free format text: PATENT EXPIRED FOR FAILURE TO PAY MAINTENANCE FEES (ORIGINAL EVENT CODE: EXP.); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY

STCH Information on status: patent discontinuation

Free format text: PATENT EXPIRED DUE TO NONPAYMENT OF MAINTENANCE FEES UNDER 37 CFR 1.362

FP Lapsed due to failure to pay maintenance fee

Effective date: 20211110