US7525170B2 - Pillar P-i-n semiconductor diodes - Google Patents

Pillar P-i-n semiconductor diodes Download PDF

Info

Publication number
US7525170B2
US7525170B2 US11/538,557 US53855706A US7525170B2 US 7525170 B2 US7525170 B2 US 7525170B2 US 53855706 A US53855706 A US 53855706A US 7525170 B2 US7525170 B2 US 7525170B2
Authority
US
United States
Prior art keywords
pillar
diodes
recited
region
semiconductor device
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Expired - Fee Related
Application number
US11/538,557
Other versions
US20080083963A1 (en
Inventor
Louis Lu-Chen Hsu
Jack A. Mandelman
Kangguo Cheng
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
International Business Machines Corp
Original Assignee
International Business Machines Corp
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by International Business Machines Corp filed Critical International Business Machines Corp
Priority to US11/538,557 priority Critical patent/US7525170B2/en
Assigned to INTERNATIONAL BUSINESS MACHINES CORPORATION reassignment INTERNATIONAL BUSINESS MACHINES CORPORATION ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: HSU, LOUIS LU-CHEN, CHENG, KANGGUO, MANDELMAN, JACK A.
Priority to CNB2007101493006A priority patent/CN100568516C/en
Publication of US20080083963A1 publication Critical patent/US20080083963A1/en
Application granted granted Critical
Publication of US7525170B2 publication Critical patent/US7525170B2/en
Expired - Fee Related legal-status Critical Current
Anticipated expiration legal-status Critical

Links

Images

Classifications

    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L31/00Semiconductor devices sensitive to infrared radiation, light, electromagnetic radiation of shorter wavelength or corpuscular radiation and specially adapted either for the conversion of the energy of such radiation into electrical energy or for the control of electrical energy by such radiation; Processes or apparatus specially adapted for the manufacture or treatment thereof or of parts thereof; Details thereof
    • H01L31/0248Semiconductor devices sensitive to infrared radiation, light, electromagnetic radiation of shorter wavelength or corpuscular radiation and specially adapted either for the conversion of the energy of such radiation into electrical energy or for the control of electrical energy by such radiation; Processes or apparatus specially adapted for the manufacture or treatment thereof or of parts thereof; Details thereof characterised by their semiconductor bodies
    • H01L31/0352Semiconductor devices sensitive to infrared radiation, light, electromagnetic radiation of shorter wavelength or corpuscular radiation and specially adapted either for the conversion of the energy of such radiation into electrical energy or for the control of electrical energy by such radiation; Processes or apparatus specially adapted for the manufacture or treatment thereof or of parts thereof; Details thereof characterised by their semiconductor bodies characterised by their shape or by the shapes, relative sizes or disposition of the semiconductor regions
    • H01L31/035272Semiconductor devices sensitive to infrared radiation, light, electromagnetic radiation of shorter wavelength or corpuscular radiation and specially adapted either for the conversion of the energy of such radiation into electrical energy or for the control of electrical energy by such radiation; Processes or apparatus specially adapted for the manufacture or treatment thereof or of parts thereof; Details thereof characterised by their semiconductor bodies characterised by their shape or by the shapes, relative sizes or disposition of the semiconductor regions characterised by at least one potential jump barrier or surface barrier
    • H01L31/035281Shape of the body
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L27/00Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate
    • H01L27/14Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components sensitive to infrared radiation, light, electromagnetic radiation of shorter wavelength or corpuscular radiation and specially adapted either for the conversion of the energy of such radiation into electrical energy or for the control of electrical energy by such radiation
    • H01L27/144Devices controlled by radiation
    • H01L27/1446Devices controlled by radiation in a repetitive configuration
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L31/00Semiconductor devices sensitive to infrared radiation, light, electromagnetic radiation of shorter wavelength or corpuscular radiation and specially adapted either for the conversion of the energy of such radiation into electrical energy or for the control of electrical energy by such radiation; Processes or apparatus specially adapted for the manufacture or treatment thereof or of parts thereof; Details thereof
    • H01L31/18Processes or apparatus specially adapted for the manufacture or treatment of these devices or of parts thereof
    • H01L31/1804Processes or apparatus specially adapted for the manufacture or treatment of these devices or of parts thereof comprising only elements of Group IV of the Periodic Table
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L31/00Semiconductor devices sensitive to infrared radiation, light, electromagnetic radiation of shorter wavelength or corpuscular radiation and specially adapted either for the conversion of the energy of such radiation into electrical energy or for the control of electrical energy by such radiation; Processes or apparatus specially adapted for the manufacture or treatment thereof or of parts thereof; Details thereof
    • H01L31/02Details
    • H01L31/0224Electrodes
    • H01L31/022408Electrodes for devices characterised by at least one potential jump barrier or surface barrier
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L31/00Semiconductor devices sensitive to infrared radiation, light, electromagnetic radiation of shorter wavelength or corpuscular radiation and specially adapted either for the conversion of the energy of such radiation into electrical energy or for the control of electrical energy by such radiation; Processes or apparatus specially adapted for the manufacture or treatment thereof or of parts thereof; Details thereof
    • H01L31/02Details
    • H01L31/0224Electrodes
    • H01L31/022466Electrodes made of transparent conductive layers, e.g. TCO, ITO layers
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L31/00Semiconductor devices sensitive to infrared radiation, light, electromagnetic radiation of shorter wavelength or corpuscular radiation and specially adapted either for the conversion of the energy of such radiation into electrical energy or for the control of electrical energy by such radiation; Processes or apparatus specially adapted for the manufacture or treatment thereof or of parts thereof; Details thereof
    • H01L31/0248Semiconductor devices sensitive to infrared radiation, light, electromagnetic radiation of shorter wavelength or corpuscular radiation and specially adapted either for the conversion of the energy of such radiation into electrical energy or for the control of electrical energy by such radiation; Processes or apparatus specially adapted for the manufacture or treatment thereof or of parts thereof; Details thereof characterised by their semiconductor bodies
    • H01L31/0256Semiconductor devices sensitive to infrared radiation, light, electromagnetic radiation of shorter wavelength or corpuscular radiation and specially adapted either for the conversion of the energy of such radiation into electrical energy or for the control of electrical energy by such radiation; Processes or apparatus specially adapted for the manufacture or treatment thereof or of parts thereof; Details thereof characterised by their semiconductor bodies characterised by the material
    • H01L31/0264Inorganic materials
    • H01L31/028Inorganic materials including, apart from doping material or other impurities, only elements of Group IV of the Periodic Table
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L31/00Semiconductor devices sensitive to infrared radiation, light, electromagnetic radiation of shorter wavelength or corpuscular radiation and specially adapted either for the conversion of the energy of such radiation into electrical energy or for the control of electrical energy by such radiation; Processes or apparatus specially adapted for the manufacture or treatment thereof or of parts thereof; Details thereof
    • H01L31/18Processes or apparatus specially adapted for the manufacture or treatment of these devices or of parts thereof
    • H01L31/1884Manufacture of transparent electrodes, e.g. TCO, ITO
    • YGENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
    • Y02TECHNOLOGIES OR APPLICATIONS FOR MITIGATION OR ADAPTATION AGAINST CLIMATE CHANGE
    • Y02EREDUCTION OF GREENHOUSE GAS [GHG] EMISSIONS, RELATED TO ENERGY GENERATION, TRANSMISSION OR DISTRIBUTION
    • Y02E10/00Energy generation through renewable energy sources
    • Y02E10/50Photovoltaic [PV] energy
    • Y02E10/547Monocrystalline silicon PV cells
    • YGENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
    • Y02TECHNOLOGIES OR APPLICATIONS FOR MITIGATION OR ADAPTATION AGAINST CLIMATE CHANGE
    • Y02PCLIMATE CHANGE MITIGATION TECHNOLOGIES IN THE PRODUCTION OR PROCESSING OF GOODS
    • Y02P70/00Climate change mitigation technologies in the production process for final industrial or consumer products
    • Y02P70/50Manufacturing or production processes characterised by the final manufactured product

Definitions

  • the present invention relates generally to semiconductor devices, and more particularly, to integrated semiconductor pillar p-i-n diodes.
  • Photodetectors are widely used as optical sensors, optical receivers, and photo couplers in a variety of applications, such as optical interconnections, fiber optic communications, integrated photoelectronics, and the like.
  • a p-i-n diode consists of an intrinsic (i) or lightly doped semiconductor region positioned between a p-type region and an n-type region. Electron-hole pairs are generated within the diode when a high intensity light signal shines on the depleted intrinsic region.
  • the photodiode is reverse biased, i.e., the n-region is at a higher voltage potential than the p-region, then, electrons are swept toward the n-region while holes move toward the p-region, allowing a current to flow through the device. When the light signal disappears, the current generated by the photodiode ceases.
  • P-i-n diodes are advantageously used either individually for detecting imaging pixels or in an array configuration that combines signals in response to an optical beam of data.
  • photo-detectors have made significant inroads in the field of photo imaging and optical data transmission systems.
  • Another application for p-i-n diodes is using it as a variable resistor at radio frequencies (RF) and microwave frequencies.
  • RF radio frequencies
  • the resistance of the p-i-n diode is determined only by the forward biased DC current.
  • Such devices control the RF signal level without introducing distortion for switching and attenuating applications.
  • Another significant advantage of p-i-n diodes resides in their ability of controlling large RF signals while using smaller levels of DC excitation.
  • U.S. Pat. No. 6,111,305 to Yoshida describes a p-i-n photodiode having an i-type semiconductor region with a thickness no greater than the width of the depletion region depending on the concentration of impurities in the i-type semiconductor region, wherein the depletion electrode is attached to ground or to a fixed voltage. Further, the depletion electrode is arranged in a pattern of stripes, concentric annuli, or antennae.
  • U.S. Pat. No. 6,707,126 to Iriguchi describes a p-i-n photodiode for converting light into photocurrent in response to light, and a transistor integrated with the photodiode through which the photocurrent is outputted.
  • the p-i-n photodiode is arranged horizontally in the semiconductor layer.
  • U.S. Pat. No. 6,177,289 of Crow et al. describes an optical semiconductor detector on semiconductor substrate having a plurality of trenches etched therein.
  • the trenches are formed as a plurality of alternating n-type and p-type trench regions separated from each other on the substrate.
  • Contacts connect respectively the n-type regions and the p-type regions.
  • U.S. Pat. No. 6,538,299 to Kwark et al. describes a trench silicon-on-insulator (SOI) formed on a substrate in which an isolation trench surrounds alternating p-type and n-type trenches, and electrically isolates the device from the substrate.
  • SOI trench silicon-on-insulator
  • p-i-n photodiodes include M. Yang et al. “A High-Speed, High-Sensitivity Silicon Lateral Trench Photodetector,” IEEE Electron Device Letters, Vol. 23, pp. 395-397 (2002); and M. Yang et al. “High Speed Silicon Lateral Trench Detector on SOI Substrate,” IEDM, pp. 547-550 (2001).
  • the shape and construction of the devices are characterized by a low absorption coefficient of the silicon which limits the sensitivity and/or the response of the silicon p-i-n diodes.
  • the majority of the photons that impinge the planar surface of the device are reflected and lost.
  • the remaining photons cannot penetrate deeper into the device since the material of a single crystal semiconductor is mostly opaque to photons.
  • the response can be improved by increasing the sensing area of the light signal, however, this approach adversely impacts the area density of the device.
  • each p-i-n diode shaped as a high aspect ratio pillar, spike or column.
  • Each p-i-n diode is formed in the shape of a silicon pillar, spike or column, which includes an intrinsic or lightly doped region (i-region) positioned between a P+ region and an N+ region at respective ends of the pillar.
  • n and m are parameters that define the physical features of the pin diode array with respect to basic geometric attributes.
  • m defines the height (h) of the pillar relative to the radius (r) at the bottom of the pillar; and n relates to the pillar center-to-center spacing (d) to the radius (r) at the bottom of the pillar.
  • the sensitivity of p-i-n diodes formed on silicon pillars having an aspect ratio (the ratio between the height of pillar to the diameter of the pillar, or m/2) of about 5 (m 10), which greatly improves its performance.
  • a semiconductor device on a substrate that includes: a columnar shaped p-i-n diode, the diode having, preferably, an upper p-doped region, a middle i-region and a lower n-doped region.
  • the p-i-n diodes are advantageously configured in a highly dense matrix formation immersed in an optically transparent medium to improve the reliability of the structure in order to maximize the number of photons impinging the array being absorbed by the p-i-n devices.
  • a method of fabricating pillar shaped p-i-n diodes on a substrate including the steps of: a) growing an N+ doped layer on the substrate; b) growing an intrinsic layer on the N+ layer; c) growing a P+ doped layer on the intrinsic layer; and d) selectively etching the layers into p-i-n pillars.
  • FIG. 1A is a schematic diagram showing a three-dimensional (3D) perspective view of an array of upright p-i-n diodes, according to an embodiment of the invention.
  • FIG. 1B is a schematic diagram showing a 3D perspective view of the array of p-i-n diodes, wherein a photon bouncing from one device is absorbed by an adjacent device after bouncing once or several times.
  • FIG. 2 shows a diagram for estimating the area efficiency applicable to the p-i-n diodes of the present invention
  • FIGS. 3A-3G show a first set of schematic diagrams illustrating a first embodiment of the invention
  • FIGS. 4A-4G show a second set of schematic diagrams illustrating a second embodiment of the invention.
  • FIGS. 5A-5H show a third set of schematic diagrams illustrating a third embodiment of the invention.
  • a sea-of-pin diodes preferably configured in an array formation
  • the aspect ratio of each diode forming the array is greater than eight to minimize the probability of photons escaping the surface of the sea-of-pin diodes.
  • the surface covered with silicon p-i-n spikes is dark, since no light is reflected back.
  • the underlying concept of the preferred embodiment of the invention is to trade surface area of the pin diode with cross-sectional area. It is conceivable that by maximizing the surface area of the p-i-n devices, the better chance for photons to be absorbed by the p-i-n device. Consequently, after several bounces, the photons end by being absorbed by one or some other diode.
  • a distinct advantage of an upright p-i-n diode resides in the surface area of the intrinsic (i) region not only being enlarged but also having it exposed to photons. Electron-hole pairs generated within the intrinsic region are separated by drift forces induced by an electric field. The carriers separated by drift force move much faster than those created within the N or P regions and separated by diffusion. On the other hand, the cross-sectional area is reduced when compared to that of a planar p-i-n device. A smaller cross-sectional area contributes to a higher carrier resistance; however, since millions of such pins diodes are connected in parallel, the overall cross-sectional area and, thus, the carrier resistance become acceptable.
  • Each diode includes an upper P+ doped region, a middle intrinsic region (i) and a lower N+ doped region, the lower N+ region being attached to an N+ doped substrate.
  • An upper transparent electrode and a lower metallic electrode are provided to form a conductive contact to the diodes. Light is preferably projected from the top surface of the p-i-n diodes transmitting through the upper electrode and casting on the sidewall surfaces of each diode.
  • a photon is shown impinging on a first p-i-n device being reflected on its surface and bouncing to a second device in the vicinity of the first. It is understood that photons may be reflected once or several times on some other device but, eventually they will find a home on some p-i-n diode after bouncing between adjoining devices.
  • a rough estimation illustrates how upright p-i-n diodes, characterized by having significant improved area efficiency, compare to conventional planar diodes.
  • FIGS. 3A-3G A first embodiment of the fabrication steps to manufacture p-i-n diodes is described in FIGS. 3A-3G in which like numerals represent the same or similar elements.
  • a semiconductor substrate 100 preferably made of silicon is provided.
  • An N+ layer 110 is formed on a surface of the substrate.
  • the N+ layer 110 contains N-type dopants such as phosphorus, arsenic, antimony, sulfur, selenium, and the like.
  • the process of forming the N+ layer includes but is not limited to ion implantation, plasma doping, plasma immersion ion implantation, infusion doping, gas phase doping, in-situ doped epitaxial growth, solid phase doping (by depositing a dopant source layer such as arsenic-doped oxide, driving dopants into the substrate by high-temperature anneal, and removing the dopant source layer), and any combination thereof.
  • the entire substrate is doped.
  • an intrinsic or lightly doped layer (i-layer) 120 is epitaxially grown on the N+ layer 110 .
  • a P+ layer 130 is then formed on the i-layer 120 .
  • the P+ layer 130 is formed using similar techniques for forming the N+ layer, as described above, except that p-type dopants such as boron, gallium, and/or indium are used.
  • the P+ layer may be grown in the same chamber after growing the i-layer.
  • a hardmask layer 140 is formed atop the P+ layer 130 .
  • the hardmask layer 140 is preferably made of silicon nitride, although other suitable materials may be used.
  • an underlying oxide layer (not shown) is formed before the nitride.
  • the hardmask layer 140 is patterned by conventional lithography followed by an etch process such as RIE. The pattern is then transferred to the substrate by RIE to form silicon pillars 150 through the P+ layer 130 and i-layer 120 , as shown in FIG. 3D .
  • the pillars 150 have a tapered profile, i.e., the dimension of the pillars is smaller at the top than at the bottom.
  • the top dimension of the pillars is about 50-200 nm whereas the bottom dimension is 1.2 to twice the top dimension.
  • the aspect ratio (the ratio between the heights of the pillars to the bottom diameter of the pillars), ranges from 2 to 100. An aspect ratio ranging from 5 to 50 and more preferably, from 10 to 20 are used.
  • gaps between pillars are filled with an insulator 160 , e.g., silicon oxide.
  • an insulator 160 e.g., silicon oxide.
  • Processes for gap filling include, but are not limited to, chemical vapor deposition (CVD), high density plasma CVD (HDPCVD), low pressure CVD (LPCVD), plasma enhanced CVD (PECVD), atomic layer deposition (ALD), spin-on-glass, and any suitable combination of the above.
  • CVD chemical vapor deposition
  • HDPCVD high density plasma CVD
  • LPCVD low pressure CVD
  • PECVD plasma enhanced CVD
  • ALD atomic layer deposition
  • spin-on-glass spin-on-glass
  • the hardmask 140 in FIG. 3E is stripped and contacts 170 and 180 are provided to the P+ and N+ layers.
  • the material for forming the P-contact 170 should be conductive and transparent to the light to be sensed. TiO is one of the materials that can be advantageously used to form the P-contact.
  • N-contact 180 is formed by depositing a conducting material such as metals or metal silicides on the backside of the substrate.
  • the substrate can be thinned by polishing, grinding, and/or etching prior to forming the N-contact 180 .
  • the N-contact 180 ′ is formed by etching a contact hole through oxide to the N+ layer, forming an insulator spacer 190 (e.g., nitride spacer) on the sidewall of the contact hole, and then filling the contact hole with conducting material.
  • FIG. 3G is a diagram showing how to make contact from the front side to the lower electrode. This construction applies to all the embodiments of the present invention.
  • the second embodiment of fabricating p-i-n diodes is described in FIG. 4A to FIG. 4G .
  • the P+ region in the top portion of the pillars are formed following the construction of the pillars.
  • a semiconductor substrate 200 with an N+ layer 210 is provided.
  • the structure is essentially similar to the structure shown in FIG. 3A .
  • an intrinsic or lightly doped layer (i-layer) 220 is epitaxially grown on the N+ layer 210 .
  • the structure in FIG. 4B can be formed by implanting N-type dopants into an intrinsic or lightly doped substrate to form the N+ layer 210 .
  • a hardmask layer 240 is deposited and patterned. The pattern is then transferred through the i-layer to form silicon pillars 230 .
  • gaps between pillars are filled with an insulating material, such as oxide 250 .
  • the oxide is then recessed to expose the upper portion of pillars 230 B.
  • the lower portion of pillar 230 A is surrounded by oxide 250 .
  • the exposed top pillars 230 B in FIG. 4D are doped with a p-type dopant to form P+ regions 260 .
  • Processes for forming the P+ regions include, but are not limited to ion implantation, plasma doping, plasma immersion ion implantation, infusion doping, gas phase doping, in-situ doped epitaxial growth, solid phase doping (by depositing a dopant source layer such as arsenic-doped oxide, driving dopants into the substrate by high-temperature anneal, and removing the dopant source layer), and any combination thereof.
  • the gaps between pillars 260 are then filled with a second another insulator 255 such as oxide.
  • the oxide is then recessed.
  • the hardmask 240 is removed and contacts 270 and 280 to the P+ regions 260 and N+ regions 210 are formed to complete p-i-n diode formation, using the same process described in the first embodiment.
  • the third embodiment of fabricating p-i-n diodes is described in FIG. 5A to FIG. 5H .
  • the N+ region is formed after forming silicon pillars so that the N+ region is self-aligned to the pillars.
  • silicon pillars 310 are formed by patterning a mask layer 320 and then transferring the patterns in the mask layer 320 into the substrate 300 .
  • spacers 330 are formed on the pillar sidewalls.
  • the spacer is made of silicon nitride.
  • silicon oxide may be advantageously used.
  • an N+ region 340 self-aligned to pillars 310 is formed in the substrate.
  • Processes for forming the N+ layer include, but are not limited to ion implantation, plasma doping, plasma immersion ion implantation, infusion doping, gas phase doping, in-situ doped epitaxial growth, solid phase doping (by depositing a dopant source layer such as arsenic-doped oxide, driving dopants into the substrate by high-temperature anneal, and removing the dopant source layer), and any combination thereof.
  • the spacer protects the pillars when the N+ region is formed.
  • the gaps between pillars 310 are filled with insulator 350 , such as oxide.
  • the oxide is then recessed to expose the top portion of pillars.
  • the spacer 330 can be removed before filling the gaps.
  • the exposed top pillars are doped with p-type dopant, using the same process described in the second embodiment to form a P+ region 360 .
  • the gaps between pillars are then filled with another insulator 365 , such oxide and the oxide is then recessed.
  • contacts 370 and 380 to the P+ regions 360 and N+ regions 340 are formed to complete the p-i-n diode formation, using the same processes described in previous embodiments.

Landscapes

  • Engineering & Computer Science (AREA)
  • Physics & Mathematics (AREA)
  • Power Engineering (AREA)
  • Electromagnetism (AREA)
  • Condensed Matter Physics & Semiconductors (AREA)
  • General Physics & Mathematics (AREA)
  • Computer Hardware Design (AREA)
  • Microelectronics & Electronic Packaging (AREA)
  • Manufacturing & Machinery (AREA)
  • Light Receiving Elements (AREA)
  • Solid State Image Pick-Up Elements (AREA)

Abstract

An arrangement of pillar shaped p-i-n diodes having a high aspect ration are formed on a semiconductor substrate. Each device is formed by an intrinsic or lightly doped region (i-region) positioned between a P+ region and an N+ region at each end of the pillar. The arrangement of pillar p-i-n diodes is embedded in an optical transparent medium. For a given surface area, more light energy is absorbed by the pillar arrangement of p-i-n diodes than by conventional planar p-i-n diodes. The pillar p-i-n diodes are preferably configured in an array formation to enable photons reflected from one pillar p-i-n diode to be captured and absorbed by another p-i-n diode adjacent to the first one, thereby optimizing the efficiency of energy conversion.

Description

FIELD OF THE INVENTION
The present invention relates generally to semiconductor devices, and more particularly, to integrated semiconductor pillar p-i-n diodes.
RELATED ART
Photodetectors are widely used as optical sensors, optical receivers, and photo couplers in a variety of applications, such as optical interconnections, fiber optic communications, integrated photoelectronics, and the like.
Silicon-based photo detectors, such as p-i-n diodes are attractive for fabricating low cost photo detectors in high volumes, in simple packages with other circuits integrated on the same substrate. Typically, a p-i-n diode consists of an intrinsic (i) or lightly doped semiconductor region positioned between a p-type region and an n-type region. Electron-hole pairs are generated within the diode when a high intensity light signal shines on the depleted intrinsic region. When the photodiode is reverse biased, i.e., the n-region is at a higher voltage potential than the p-region, then, electrons are swept toward the n-region while holes move toward the p-region, allowing a current to flow through the device. When the light signal disappears, the current generated by the photodiode ceases.
P-i-n diodes are advantageously used either individually for detecting imaging pixels or in an array configuration that combines signals in response to an optical beam of data. As such, photo-detectors have made significant inroads in the field of photo imaging and optical data transmission systems. Another application for p-i-n diodes is using it as a variable resistor at radio frequencies (RF) and microwave frequencies. The resistance of the p-i-n diode is determined only by the forward biased DC current. Such devices control the RF signal level without introducing distortion for switching and attenuating applications. Another significant advantage of p-i-n diodes resides in their ability of controlling large RF signals while using smaller levels of DC excitation.
Various aspects of p-i-n diodes have been described in the prior art. Related patents and publications are:
U.S. Pat. No. 6,111,305 to Yoshida describes a p-i-n photodiode having an i-type semiconductor region with a thickness no greater than the width of the depletion region depending on the concentration of impurities in the i-type semiconductor region, wherein the depletion electrode is attached to ground or to a fixed voltage. Further, the depletion electrode is arranged in a pattern of stripes, concentric annuli, or antennae.
U.S. Pat. No. 6,707,126 to Iriguchi describes a p-i-n photodiode for converting light into photocurrent in response to light, and a transistor integrated with the photodiode through which the photocurrent is outputted. The p-i-n photodiode is arranged horizontally in the semiconductor layer.
U.S. Pat. No. 6,177,289 of Crow et al. describes an optical semiconductor detector on semiconductor substrate having a plurality of trenches etched therein. The trenches are formed as a plurality of alternating n-type and p-type trench regions separated from each other on the substrate. Contacts connect respectively the n-type regions and the p-type regions.
U.S. Pat. No. 6,451,702 to Yang et al. describes a method of constructing lateral trench p-i-n photodiodes, where trenches patterned and etched in the substrate are formed alongside other electrode types simultaneously.
U.S. Pat. No. 6,538,299 to Kwark et al. describes a trench silicon-on-insulator (SOI) formed on a substrate in which an isolation trench surrounds alternating p-type and n-type trenches, and electrically isolates the device from the substrate.
Publications regarding p-i-n photodiodes include M. Yang et al. “A High-Speed, High-Sensitivity Silicon Lateral Trench Photodetector,” IEEE Electron Device Letters, Vol. 23, pp. 395-397 (2002); and M. Yang et al. “High Speed Silicon Lateral Trench Detector on SOI Substrate,” IEDM, pp. 547-550 (2001).
In the prior, the shape and construction of the devices are characterized by a low absorption coefficient of the silicon which limits the sensitivity and/or the response of the silicon p-i-n diodes. The majority of the photons that impinge the planar surface of the device are reflected and lost. The remaining photons cannot penetrate deeper into the device since the material of a single crystal semiconductor is mostly opaque to photons. The response can be improved by increasing the sensing area of the light signal, however, this approach adversely impacts the area density of the device.
Therefore, there is a need in industry for a highly responsive and high density p-i-n diode array and for finding corresponding methods of fabrication that can easily be integrated in a CMOS manufacturing line.
OBJECTS AND SUMMARY OF THE INVENTION
Accordingly, it is an object of the invention to provide a p-i-n diode and/or a plurality thereof formed in a single crystal, each p-i-n diode shaped as a high aspect ratio pillar, spike or column.
It is another object to construct an array of high aspect ratio p-i-n diodes, such that light energy impacting the surface of one device, when reflected, bounces to a second device in close proximity to the first, and after one or several reflections is finally absorbed by one of the p-i-n diodes of the array.
It is still a further object to increase the efficiency of light absorption by placing the p-i-n devices forming the array in close proximity of one another by increasing the density and optimizing the absorption of light energy (i.e., photons) by the p-i-n devices forming the array.
It is yet another object to cap the array of p-i-n diodes with an optically transparent dielectric to improve reliability.
These and other objects of the invention are achieved by providing a novel p-i-n diode and a plurality thereof configured in an array formation, each device displaying a high response per unit area (of the substrate). Each p-i-n diode is formed in the shape of a silicon pillar, spike or column, which includes an intrinsic or lightly doped region (i-region) positioned between a P+ region and an N+ region at respective ends of the pillar.
In a first aspect of the of a preferred embodiment of the invention, for a given surface area, more light energy is absorbed by pillar p-i-n diodes than by conventional planar p-i-n diodes when n>2 and m>1.27, where n and m are parameters that define the physical features of the pin diode array with respect to basic geometric attributes. In the present instance, m defines the height (h) of the pillar relative to the radius (r) at the bottom of the pillar; and n relates to the pillar center-to-center spacing (d) to the radius (r) at the bottom of the pillar. By way of example, the sensitivity of p-i-n diodes formed on silicon pillars having an aspect ratio (the ratio between the height of pillar to the diameter of the pillar, or m/2) of about 5 (m=10), which greatly improves its performance.
In a second aspect of a preferred embodiment of the invention, there is provided a semiconductor device on a substrate that includes: a columnar shaped p-i-n diode, the diode having, preferably, an upper p-doped region, a middle i-region and a lower n-doped region. The p-i-n diodes are advantageously configured in a highly dense matrix formation immersed in an optically transparent medium to improve the reliability of the structure in order to maximize the number of photons impinging the array being absorbed by the p-i-n devices.
In a third aspect of a preferred embodiment of the invention, there is provided a method of fabricating pillar shaped p-i-n diodes on a substrate, including the steps of: a) growing an N+ doped layer on the substrate; b) growing an intrinsic layer on the N+ layer; c) growing a P+ doped layer on the intrinsic layer; and d) selectively etching the layers into p-i-n pillars.
BRIEF DESCRIPTION OF THE DRAWINGS
The accompanying drawings, which are incorporated in and which constitute part of the specification, illustrate preferred embodiments of the invention which, together with the general description given above and the detailed description of the embodiments described below serve to explain the principles of the invention.
FIG. 1A is a schematic diagram showing a three-dimensional (3D) perspective view of an array of upright p-i-n diodes, according to an embodiment of the invention.
FIG. 1B is a schematic diagram showing a 3D perspective view of the array of p-i-n diodes, wherein a photon bouncing from one device is absorbed by an adjacent device after bouncing once or several times.
FIG. 2 shows a diagram for estimating the area efficiency applicable to the p-i-n diodes of the present invention;
FIGS. 3A-3G show a first set of schematic diagrams illustrating a first embodiment of the invention;
FIGS. 4A-4G show a second set of schematic diagrams illustrating a second embodiment of the invention; and
FIGS. 5A-5H show a third set of schematic diagrams illustrating a third embodiment of the invention.
DETAILED DESCRIPTION OF PREFERRED EMBODIMENTS
In a preferred embodiment of the present invention, a sea-of-pin diodes, preferably configured in an array formation, is described. Preferably, the aspect ratio of each diode forming the array is greater than eight to minimize the probability of photons escaping the surface of the sea-of-pin diodes. To further optimize this effect, the surface covered with silicon p-i-n spikes is dark, since no light is reflected back. The underlying concept of the preferred embodiment of the invention is to trade surface area of the pin diode with cross-sectional area. It is conceivable that by maximizing the surface area of the p-i-n devices, the better chance for photons to be absorbed by the p-i-n device. Consequently, after several bounces, the photons end by being absorbed by one or some other diode.
A distinct advantage of an upright p-i-n diode resides in the surface area of the intrinsic (i) region not only being enlarged but also having it exposed to photons. Electron-hole pairs generated within the intrinsic region are separated by drift forces induced by an electric field. The carriers separated by drift force move much faster than those created within the N or P regions and separated by diffusion. On the other hand, the cross-sectional area is reduced when compared to that of a planar p-i-n device. A smaller cross-sectional area contributes to a higher carrier resistance; however, since millions of such pins diodes are connected in parallel, the overall cross-sectional area and, thus, the carrier resistance become acceptable.
Referring to FIG. 1A, there is shown a plurality of upright p-i-n diodes in accordance with an embodiment of the present invention. Each diode includes an upper P+ doped region, a middle intrinsic region (i) and a lower N+ doped region, the lower N+ region being attached to an N+ doped substrate. An upper transparent electrode and a lower metallic electrode are provided to form a conductive contact to the diodes. Light is preferably projected from the top surface of the p-i-n diodes transmitting through the upper electrode and casting on the sidewall surfaces of each diode.
Referring to FIG. 1B, a photon is shown impinging on a first p-i-n device being reflected on its surface and bouncing to a second device in the vicinity of the first. It is understood that photons may be reflected once or several times on some other device but, eventually they will find a home on some p-i-n diode after bouncing between adjoining devices.
Referring to FIG. 2, a rough estimation illustrates how upright p-i-n diodes, characterized by having significant improved area efficiency, compare to conventional planar diodes. Assuming that the distance between two adjacent diodes is “d”, the radius of each diode is “r”, and the height of the spike is “h”. Two coefficients n and m represent the ratio of d/r and the ratio h/r, respectively. The area efficiency (AE), defined as the surface area ratio of the p-i-n diode to the planar diode, in this case is mπ/n2. Therefore, if n=2, and m=10, then the AE=7.58.
A first embodiment of the fabrication steps to manufacture p-i-n diodes is described in FIGS. 3A-3G in which like numerals represent the same or similar elements.
Referring to FIG. 3A, a semiconductor substrate 100 preferably made of silicon is provided. An N+ layer 110 is formed on a surface of the substrate. The N+ layer 110 contains N-type dopants such as phosphorus, arsenic, antimony, sulfur, selenium, and the like. The process of forming the N+ layer includes but is not limited to ion implantation, plasma doping, plasma immersion ion implantation, infusion doping, gas phase doping, in-situ doped epitaxial growth, solid phase doping (by depositing a dopant source layer such as arsenic-doped oxide, driving dopants into the substrate by high-temperature anneal, and removing the dopant source layer), and any combination thereof. Alternatively, the entire substrate is doped.
Referring to FIG. 3B, an intrinsic or lightly doped layer (i-layer) 120 is epitaxially grown on the N+ layer 110. A P+ layer 130 is then formed on the i-layer 120. The P+ layer 130 is formed using similar techniques for forming the N+ layer, as described above, except that p-type dopants such as boron, gallium, and/or indium are used. When in-situ doped epitaxial growth is used, the P+ layer may be grown in the same chamber after growing the i-layer.
Referring to FIG. 3C, a hardmask layer 140 is formed atop the P+ layer 130. The hardmask layer 140 is preferably made of silicon nitride, although other suitable materials may be used. Optionally, an underlying oxide layer (not shown) is formed before the nitride. The hardmask layer 140 is patterned by conventional lithography followed by an etch process such as RIE. The pattern is then transferred to the substrate by RIE to form silicon pillars 150 through the P+ layer 130 and i-layer 120, as shown in FIG. 3D. Preferably, the pillars 150 have a tapered profile, i.e., the dimension of the pillars is smaller at the top than at the bottom. Preferably, the top dimension of the pillars is about 50-200 nm whereas the bottom dimension is 1.2 to twice the top dimension. The aspect ratio, (the ratio between the heights of the pillars to the bottom diameter of the pillars), ranges from 2 to 100. An aspect ratio ranging from 5 to 50 and more preferably, from 10 to 20 are used.
Referring to FIG. 3E, gaps between pillars are filled with an insulator 160, e.g., silicon oxide. Processes for gap filling include, but are not limited to, chemical vapor deposition (CVD), high density plasma CVD (HDPCVD), low pressure CVD (LPCVD), plasma enhanced CVD (PECVD), atomic layer deposition (ALD), spin-on-glass, and any suitable combination of the above. The oxide is then recessed to expose part of the P+ layers.
Next, referring to FIG. 3F, the hardmask 140 in FIG. 3E is stripped and contacts 170 and 180 are provided to the P+ and N+ layers. The material for forming the P-contact 170 should be conductive and transparent to the light to be sensed. TiO is one of the materials that can be advantageously used to form the P-contact. N-contact 180 is formed by depositing a conducting material such as metals or metal silicides on the backside of the substrate. Optionally, the substrate can be thinned by polishing, grinding, and/or etching prior to forming the N-contact 180.
Referring now to FIG. 3G, an alternative embodiment is presented for forming N-contact 180′ on the same side of the P-contact 170. In the present embodiment, the N-contact 180′ is formed by etching a contact hole through oxide to the N+ layer, forming an insulator spacer 190 (e.g., nitride spacer) on the sidewall of the contact hole, and then filling the contact hole with conducting material. FIG. 3G is a diagram showing how to make contact from the front side to the lower electrode. This construction applies to all the embodiments of the present invention.
The second embodiment of fabricating p-i-n diodes is described in FIG. 4A to FIG. 4G. In contrast to the first embodiment where the P+ pillar regions are formed before the pillars, in the second embodiment, the P+ region in the top portion of the pillars are formed following the construction of the pillars.
Referring to FIG. 4A, a semiconductor substrate 200 with an N+ layer 210 is provided. The structure is essentially similar to the structure shown in FIG. 3A.
Referring to FIG. 4B, an intrinsic or lightly doped layer (i-layer) 220 is epitaxially grown on the N+ layer 210. Alternatively, the structure in FIG. 4B can be formed by implanting N-type dopants into an intrinsic or lightly doped substrate to form the N+ layer 210.
Referring to FIG. 4C, a hardmask layer 240 is deposited and patterned. The pattern is then transferred through the i-layer to form silicon pillars 230.
Referring to FIG. 4D, gaps between pillars are filled with an insulating material, such as oxide 250. The oxide is then recessed to expose the upper portion of pillars 230B. The lower portion of pillar 230A is surrounded by oxide 250.
Referring to FIG. 4E, the exposed top pillars 230B in FIG. 4D are doped with a p-type dopant to form P+ regions 260. Processes for forming the P+ regions include, but are not limited to ion implantation, plasma doping, plasma immersion ion implantation, infusion doping, gas phase doping, in-situ doped epitaxial growth, solid phase doping (by depositing a dopant source layer such as arsenic-doped oxide, driving dopants into the substrate by high-temperature anneal, and removing the dopant source layer), and any combination thereof.
Referring to FIG. 4F, the gaps between pillars 260 are then filled with a second another insulator 255 such as oxide. The oxide is then recessed.
Referring to FIG. 4G, the hardmask 240 is removed and contacts 270 and 280 to the P+ regions 260 and N+ regions 210 are formed to complete p-i-n diode formation, using the same process described in the first embodiment.
The third embodiment of fabricating p-i-n diodes is described in FIG. 5A to FIG. 5H. In this embodiment, the N+ region is formed after forming silicon pillars so that the N+ region is self-aligned to the pillars.
Referring to FIG. 5A, an intrinsic or lightly doped semiconductor substrate such as silicon is provided. Referring to FIG. 5B, silicon pillars 310 are formed by patterning a mask layer 320 and then transferring the patterns in the mask layer 320 into the substrate 300.
Referring to FIG. 5C, spacers 330 are formed on the pillar sidewalls. Preferably, the spacer is made of silicon nitride. Alternatively, silicon oxide may be advantageously used.
Referring to FIG. 5D, an N+ region 340 self-aligned to pillars 310 is formed in the substrate. Processes for forming the N+ layer include, but are not limited to ion implantation, plasma doping, plasma immersion ion implantation, infusion doping, gas phase doping, in-situ doped epitaxial growth, solid phase doping (by depositing a dopant source layer such as arsenic-doped oxide, driving dopants into the substrate by high-temperature anneal, and removing the dopant source layer), and any combination thereof. The spacer protects the pillars when the N+ region is formed.
Referring to FIG. 5E, the gaps between pillars 310 are filled with insulator 350, such as oxide. The oxide is then recessed to expose the top portion of pillars. Optionally, the spacer 330 can be removed before filling the gaps.
Referring to FIG. 5F, the exposed top pillars are doped with p-type dopant, using the same process described in the second embodiment to form a P+ region 360.
Referring to FIG. 5G, the gaps between pillars are then filled with another insulator 365, such oxide and the oxide is then recessed.
Referring to FIG. 5H, contacts 370 and 380 to the P+ regions 360 and N+ regions 340 are formed to complete the p-i-n diode formation, using the same processes described in previous embodiments.
While the present invention has been particularly described in conjunction with exemplary embodiments, it is evident that many alternatives, modifications and variations will be apparent to those skilled in the art in light of the present description. For instance, one may achieve the same goal by using different kinds of semiconductor materials, different aspect ratios of the pillar shape, the different densities of the pillars, different electrode materials, and the like. It is therefore contemplated that the appended claims will embrace any such alternatives, modifications and variations as falling within the true scope and spirit of the present invention.

Claims (14)

1. A semiconductor device comprising at least a first and a second pillar p-i-n diodes, said first and second pillar p-i-n diodes having a middle intrinsic region positioned between an n-doped region and a p-doped region, wherein light energy reflected by said first p-i-n diode is absorbed by said second p-i-n diode, said at least first and second pillar p-i-n diodes being replicated and arranged in an array configuration having an area efficiency given by equation:

(h/r/n 2>1,
wherein h is the pillar height, r is a radius at the bottom of the pillar, and n is a ratio of the pillar center-to-center spacing to the radius r at the bottom of the pillar.
2. The semiconductor device recited in claim 1, wherein said at least first and second pillar p-i-n diodes are immersed in an optically transparent medium.
3. The semiconductor device as recited in claim 1 wherein each of said at least first and second pillar p-i-n diodes comprises a first electrode connected to said p-doped region, and a second electrode connected to said n-doped region.
4. The semiconductor device as recited in claim 1, wherein each of said at least first and second pillar p-i-n diodes have an aspect ratio ranging from 5 to 50.
5. The semiconductor device as recited in claim 4, wherein each of said pillar p-i-n diodes is made of silicon comprising an intrinsic or lightly doped region sandwiched between said p-doped region and n-doped region at respective ends of said pillar p-i-n diodes.
6. The semiconductor device as recited in claim 3 wherein said first electrode is an optically transparent conductor.
7. The semiconductor device as recited in claim 4, wherein said pillars have a tapered profile.
8. The semiconductor device as recited in claim 5, wherein surface areas of said p-i-n diodes are exposed to light.
9. The semiconductor device as recited in claim 1 wherein said p-i-n diode array form a photo-electronic conversion device.
10. The semiconductor device as recited in claim 9, wherein said array is embedded in an optically transparent dielectric layer.
11. The semiconductor device as recited in claim 3, wherein said first electrode is made of titanium oxide (TiO).
12. An arrangement of semiconductor devices formed on a semiconductor substrate, comprising a plurality of p-i-n diodes exposed to light, each comprising a pillar formed by an intrinsic (i) region positioned between a p-doped region and an n-doped region, each of said p-i-n diodes having respectively a surface of the i-region that is greater than an area of contact between said p-doped region and said i-region.
13. The arrangement of p-i-n devices as recited in claim 12 wherein light energy reflected from a first p-i-n diode is absorbed by a second one of said p-i-n diodes.
14. The arrangement of p-i-n devices as recited in claim 12, wherein said respective p-doped regions are transparent.
US11/538,557 2006-10-04 2006-10-04 Pillar P-i-n semiconductor diodes Expired - Fee Related US7525170B2 (en)

Priority Applications (2)

Application Number Priority Date Filing Date Title
US11/538,557 US7525170B2 (en) 2006-10-04 2006-10-04 Pillar P-i-n semiconductor diodes
CNB2007101493006A CN100568516C (en) 2006-10-04 2007-09-11 P-I-N semiconductor diode and forming method thereof

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
US11/538,557 US7525170B2 (en) 2006-10-04 2006-10-04 Pillar P-i-n semiconductor diodes

Related Child Applications (2)

Application Number Title Priority Date Filing Date
US11/247,949 Continuation-In-Part US7776218B2 (en) 2002-12-19 2005-10-11 System for liquid extraction, and methods
US12/979,181 Continuation US8323500B2 (en) 2002-12-19 2010-12-27 System for liquid extraction, and methods

Publications (2)

Publication Number Publication Date
US20080083963A1 US20080083963A1 (en) 2008-04-10
US7525170B2 true US7525170B2 (en) 2009-04-28

Family

ID=39301195

Family Applications (1)

Application Number Title Priority Date Filing Date
US11/538,557 Expired - Fee Related US7525170B2 (en) 2006-10-04 2006-10-04 Pillar P-i-n semiconductor diodes

Country Status (2)

Country Link
US (1) US7525170B2 (en)
CN (1) CN100568516C (en)

Cited By (5)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20110253968A1 (en) * 2006-12-19 2011-10-20 Seungmoo Choi Resistive memory array using p-i-n diode select device and methods of fabrication thereof
US20130344643A1 (en) * 2012-06-20 2013-12-26 Commissariat A L'energie Atomique Et Aux Energies Alternatives PIN structure semiconductor optical receiver
US9841510B2 (en) 2014-04-17 2017-12-12 Koninklijke Philips N.V. Radiation detector with photosensitive elements that can have high aspect ratios
US11309444B1 (en) * 2015-11-20 2022-04-19 W&W Sens Devices, Inc. Microstructure enhanced absorption photosensitive devices
US12087871B2 (en) * 2013-05-22 2024-09-10 W&W Sens Devices, Inc. Microstructure enhanced absorption photosensitive devices

Families Citing this family (35)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US8507840B2 (en) 2010-12-21 2013-08-13 Zena Technologies, Inc. Vertically structured passive pixel arrays and methods for fabricating the same
US9299866B2 (en) * 2010-12-30 2016-03-29 Zena Technologies, Inc. Nanowire array based solar energy harvesting device
US8889455B2 (en) * 2009-12-08 2014-11-18 Zena Technologies, Inc. Manufacturing nanowire photo-detector grown on a back-side illuminated image sensor
US8748799B2 (en) 2010-12-14 2014-06-10 Zena Technologies, Inc. Full color single pixel including doublet or quadruplet si nanowires for image sensors
US8229255B2 (en) * 2008-09-04 2012-07-24 Zena Technologies, Inc. Optical waveguides in image sensors
US8835831B2 (en) 2010-06-22 2014-09-16 Zena Technologies, Inc. Polarized light detecting device and fabrication methods of the same
US8735797B2 (en) 2009-12-08 2014-05-27 Zena Technologies, Inc. Nanowire photo-detector grown on a back-side illuminated image sensor
US9406709B2 (en) 2010-06-22 2016-08-02 President And Fellows Of Harvard College Methods for fabricating and using nanowires
US20100148221A1 (en) * 2008-11-13 2010-06-17 Zena Technologies, Inc. Vertical photogate (vpg) pixel structure with nanowires
US8299472B2 (en) * 2009-12-08 2012-10-30 Young-June Yu Active pixel sensor with nanowire structured photodetectors
US9478685B2 (en) 2014-06-23 2016-10-25 Zena Technologies, Inc. Vertical pillar structured infrared detector and fabrication method for the same
US8274039B2 (en) 2008-11-13 2012-09-25 Zena Technologies, Inc. Vertical waveguides with various functionality on integrated circuits
US8866065B2 (en) 2010-12-13 2014-10-21 Zena Technologies, Inc. Nanowire arrays comprising fluorescent nanowires
US8791470B2 (en) 2009-10-05 2014-07-29 Zena Technologies, Inc. Nano structured LEDs
US8890271B2 (en) * 2010-06-30 2014-11-18 Zena Technologies, Inc. Silicon nitride light pipes for image sensors
US8384007B2 (en) * 2009-10-07 2013-02-26 Zena Technologies, Inc. Nano wire based passive pixel image sensor
US9000353B2 (en) 2010-06-22 2015-04-07 President And Fellows Of Harvard College Light absorption and filtering properties of vertically oriented semiconductor nano wires
US8519379B2 (en) 2009-12-08 2013-08-27 Zena Technologies, Inc. Nanowire structured photodiode with a surrounding epitaxially grown P or N layer
US9343490B2 (en) 2013-08-09 2016-05-17 Zena Technologies, Inc. Nanowire structured color filter arrays and fabrication method of the same
US8269985B2 (en) * 2009-05-26 2012-09-18 Zena Technologies, Inc. Determination of optimal diameters for nanowires
US8546742B2 (en) 2009-06-04 2013-10-01 Zena Technologies, Inc. Array of nanowires in a single cavity with anti-reflective coating on substrate
US9515218B2 (en) * 2008-09-04 2016-12-06 Zena Technologies, Inc. Vertical pillar structured photovoltaic devices with mirrors and optical claddings
US9082673B2 (en) 2009-10-05 2015-07-14 Zena Technologies, Inc. Passivated upstanding nanostructures and methods of making the same
US7972885B1 (en) * 2008-09-25 2011-07-05 Banpil Photonics, Inc. Broadband imaging device and manufacturing thereof
CN103415929B (en) * 2010-10-18 2016-06-01 三维太阳能股份有限公司 Three-dimensional solar system and manufacture method thereof
WO2012160662A1 (en) * 2011-05-25 2012-11-29 株式会社日立製作所 Solar cell
KR20120133173A (en) * 2011-05-30 2012-12-10 엘지이노텍 주식회사 Solar cell apparatus and method of fabricating the same
US9224768B2 (en) * 2013-08-05 2015-12-29 Raytheon Company Pin diode structure having surface charge suppression
CN109918973B (en) * 2017-12-13 2021-07-02 上海耕岩智能科技有限公司 Physiological characteristic detection and identification method and optical detection device
US10854646B2 (en) 2018-10-19 2020-12-01 Attollo Engineering, LLC PIN photodetector
US11217718B2 (en) * 2019-02-11 2022-01-04 Allegro Microsystems, Llc Photodetector with a buried layer
US11296247B2 (en) 2019-02-11 2022-04-05 Allegro Microsystems, Llc Photodetector with a buried layer
KR20210048953A (en) * 2019-10-24 2021-05-04 삼성전자주식회사 Meta optical device and method of manufacturing the same
WO2022138050A1 (en) * 2020-12-24 2022-06-30 国立研究開発法人産業技術総合研究所 Radiation detection sensor and radiation image detector
CN116133377A (en) * 2021-08-24 2023-05-16 长鑫存储技术有限公司 Semiconductor structure and manufacturing method thereof

Citations (8)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4827114A (en) * 1985-10-17 1989-05-02 Georges Blachon Process and device designed to scramble the data of a bar code by means of a transparent wrapping
US5055894A (en) * 1988-09-29 1991-10-08 The Boeing Company Monolithic interleaved LED/PIN photodetector array
US6111305A (en) 1997-10-09 2000-08-29 Nippon Telegraph And Telephone Corporation P-I-N semiconductor photodetector
US6177289B1 (en) 1998-12-04 2001-01-23 International Business Machines Corporation Lateral trench optical detectors
US6300648B1 (en) * 1999-12-28 2001-10-09 Xerox Corporation Continuous amorphous silicon layer sensors using sealed metal back contact
US6451702B1 (en) 2001-02-16 2002-09-17 International Business Machines Corporation Methods for forming lateral trench optical detectors
US6538299B1 (en) 2000-10-03 2003-03-25 International Business Machines Corporation Silicon-on-insulator (SOI) trench photodiode
US6707126B2 (en) 2000-11-15 2004-03-16 Seiko Epson Corporation Semiconductor device including a PIN photodiode integrated with a MOS transistor

Family Cites Families (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4758734A (en) * 1984-03-13 1988-07-19 Nec Corporation High resolution image sensor array using amorphous photo-diodes

Patent Citations (8)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4827114A (en) * 1985-10-17 1989-05-02 Georges Blachon Process and device designed to scramble the data of a bar code by means of a transparent wrapping
US5055894A (en) * 1988-09-29 1991-10-08 The Boeing Company Monolithic interleaved LED/PIN photodetector array
US6111305A (en) 1997-10-09 2000-08-29 Nippon Telegraph And Telephone Corporation P-I-N semiconductor photodetector
US6177289B1 (en) 1998-12-04 2001-01-23 International Business Machines Corporation Lateral trench optical detectors
US6300648B1 (en) * 1999-12-28 2001-10-09 Xerox Corporation Continuous amorphous silicon layer sensors using sealed metal back contact
US6538299B1 (en) 2000-10-03 2003-03-25 International Business Machines Corporation Silicon-on-insulator (SOI) trench photodiode
US6707126B2 (en) 2000-11-15 2004-03-16 Seiko Epson Corporation Semiconductor device including a PIN photodiode integrated with a MOS transistor
US6451702B1 (en) 2001-02-16 2002-09-17 International Business Machines Corporation Methods for forming lateral trench optical detectors

Non-Patent Citations (2)

* Cited by examiner, † Cited by third party
Title
Min Yang et al., "A High-Speed, High-Sensitivity Silicon Lateral Trench Photodetector", IEEE Electron Device Letters, vol. 23, No. 7, Jul. 2002, pp. 395-397.
Min Yang et al., "High Speed Silicon Lateral Trench Detector on SOI Substrate", IEEE, 200l, pp. 24.1.1-24.1.4.

Cited By (8)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20110253968A1 (en) * 2006-12-19 2011-10-20 Seungmoo Choi Resistive memory array using p-i-n diode select device and methods of fabrication thereof
US9490126B2 (en) * 2006-12-19 2016-11-08 Cypress Semiconductor Corporation Resistive memory array using P-I-N diode select device and methods of fabrication thereof
US9837469B1 (en) 2006-12-19 2017-12-05 Cypress Semiconductor Corporation Resistive memory array using P-I-N diode select device and methods of fabrication thereof
US20130344643A1 (en) * 2012-06-20 2013-12-26 Commissariat A L'energie Atomique Et Aux Energies Alternatives PIN structure semiconductor optical receiver
US9166091B2 (en) * 2012-06-20 2015-10-20 Commissariat A L'Énergie Atomique Et Aux Energies Alternatives PIN structure semiconductor optical receiver
US12087871B2 (en) * 2013-05-22 2024-09-10 W&W Sens Devices, Inc. Microstructure enhanced absorption photosensitive devices
US9841510B2 (en) 2014-04-17 2017-12-12 Koninklijke Philips N.V. Radiation detector with photosensitive elements that can have high aspect ratios
US11309444B1 (en) * 2015-11-20 2022-04-19 W&W Sens Devices, Inc. Microstructure enhanced absorption photosensitive devices

Also Published As

Publication number Publication date
CN101159277A (en) 2008-04-09
US20080083963A1 (en) 2008-04-10
CN100568516C (en) 2009-12-09

Similar Documents

Publication Publication Date Title
US7525170B2 (en) Pillar P-i-n semiconductor diodes
US6720595B2 (en) Three-dimensional island pixel photo-sensor
TWI774545B (en) High-speed light sensing apparatus ii
US8368159B2 (en) Photon counting UV-APD
EP2747154B1 (en) Lateral single-photon avalanche diode and method of producing a lateral single-photon avalanche diode
JP2005183948A (en) Surface normal optical path structure for detecting infrared light
CN110349982B (en) Semiconductor device and sensor including single photon avalanche diode SPAD structure
CN113540266A (en) Avalanche photodiode
US11114488B1 (en) Image sensing devices with reflector arrays
US11837613B2 (en) Germanium-containing photodetector and methods of forming the same
KR20080100473A (en) Photodiode having increased proportion of light-sensitive area to ligth-insensitive area
CN115176346B (en) Single photon avalanche diode device
US12051763B2 (en) Germanium-containing photodetector and methods of forming the same
KR100937587B1 (en) Photo-detecting devices and methods of forming the same
US11967664B2 (en) Photodiodes with serpentine shaped electrical junction
CN117038777B (en) Avalanche photodiode
US20240355953A1 (en) Germanium-containing photodetector and methods of forming the same
US20230066466A1 (en) Photodetector with reduced dark current sensitivity and methods of forming the same
CN115295660A (en) Trench-free single photon avalanche diode
CN118231509A (en) Avalanche photodiode
CN116845121A (en) Photoelectric conversion device, and method for manufacturing the same
CN117855317A (en) Photodetector and method of forming the same
CN113678267A (en) Avalanche photodetector (variants) and method for its manufacture (variants)

Legal Events

Date Code Title Description
AS Assignment

Owner name: INTERNATIONAL BUSINESS MACHINES CORPORATION, NEW Y

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:HSU, LOUIS LU-CHEN;MANDELMAN, JACK A.;CHENG, KANGGUO;REEL/FRAME:018416/0487;SIGNING DATES FROM 20060913 TO 20060918

FEPP Fee payment procedure

Free format text: PAYOR NUMBER ASSIGNED (ORIGINAL EVENT CODE: ASPN); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY

REMI Maintenance fee reminder mailed
LAPS Lapse for failure to pay maintenance fees
STCH Information on status: patent discontinuation

Free format text: PATENT EXPIRED DUE TO NONPAYMENT OF MAINTENANCE FEES UNDER 37 CFR 1.362

FP Lapsed due to failure to pay maintenance fee

Effective date: 20130428