US7462536B2 - Method of forming bit line of semiconductor memory device - Google Patents
Method of forming bit line of semiconductor memory device Download PDFInfo
- Publication number
- US7462536B2 US7462536B2 US11/680,500 US68050007A US7462536B2 US 7462536 B2 US7462536 B2 US 7462536B2 US 68050007 A US68050007 A US 68050007A US 7462536 B2 US7462536 B2 US 7462536B2
- Authority
- US
- United States
- Prior art keywords
- low
- layer
- forming
- tungsten layer
- resistance
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Active
Links
Images
Classifications
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10B—ELECTRONIC MEMORY DEVICES
- H10B12/00—Dynamic random access memory [DRAM] devices
- H10B12/01—Manufacture or treatment
- H10B12/02—Manufacture or treatment for one transistor one-capacitor [1T-1C] memory cells
-
- H10W20/062—
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10B—ELECTRONIC MEMORY DEVICES
- H10B12/00—Dynamic random access memory [DRAM] devices
- H10B12/30—DRAM devices comprising one-transistor - one-capacitor [1T-1C] memory cells
- H10B12/48—Data lines or contacts therefor
- H10B12/482—Bit lines
-
- H10P14/40—
Definitions
- the present invention relates to semiconductor memory devices, and more particularly to a method of forming a bit line of a semiconductor memory device, which can reduce the resistance of the bit line.
- the ArF resist Due to the importance of the photo resist, a significant amount of research has been conducted on the use of ArF. This is because the ArF light source has high resolutions due to its small wavelength, but must use a thin resist to keep the Depth Of Focus (DOF) margin small.
- DOF Depth Of Focus
- the ArF resist has a low etch selectivity for the resist when the RIE etch process is performed. Thus, it is expected that there will be difficulties in performing the etch process. That is, if a thin resist with low selectivity is used, etch process margins can be reduced significantly.
- the etch process for future nanoscale devices may have limitations.
- Embodiments of the present invention are directed to a method of forming a bit line of a semiconductor memory device, in which a contact and a bit line are formed using a low-resistance tungsten by means of a RIE method, thus reducing the sheet resistance value of the bit line, simplifying process steps, and improving TAT.
- a method of forming a bit line of a semiconductor memory device includes the steps of; forming a first insulating layer over a semiconductor substrate in which an underlying structure is formed; etching a region of the first insulating layer, thus forming contact holes through which a contact region of the semiconductor substrate is exposed; forming a barrier metal layer on the sidewalls and bottom surface of the contact holes; depositing a low-resistance tungsten layer on the entire surface including the contact holes, thus forming contacts; performing a CMP process to reduce surface roughness of the low-resistance tungsten layer; and patterning the low-resistance tungsten layer on the first insulating layer in a bit line metal line pattern, forming a bit line.
- the method further includes the step of forming a barrier metal layer on sidewalls and a bottom surface of the contact holes anterior to the step of forming the contact holes and depositing the low-resistance tungsten layer.
- the low-resistance tungsten layer may be formed to a thickness of 1500 to 2000 angstrom using tungsten having a resistance value of 9 to 12 ⁇ m.
- B 2 H 6 or SiH 4 may be doped in order to create a nucleus.
- FIGS. 1 to 6 are cross-sectional views illustrating a method of forming a bit line of a semiconductor memory device according to an embodiment of the present invention.
- a first insulating layer 101 is formed over a semiconductor substrate 100 in which an underlying structure is formed.
- the first insulating layer 101 is etched using a photo resist pattern so that a region is exposed where the underlying structure and a contact will be connected to each other, thus forming contact holes.
- the photo resist pattern is removed.
- a pre-treatment cleaning process is performed to remove any remaining residue on the underlying structure.
- a barrier metal layer 102 is formed on the entire surface including the contact holes. The barrier metal layer 102 functions to prevent the contact material from diffusing into the surrounding material in a subsequent contact process.
- a low-resistance tungsten layer 103 is formed on the barrier metal layer 102 .
- the contact holes are gap-filled with the low-resistance tungsten layer 103 , thus forming contacts.
- the low-resistance tungsten layer 103 is formed to a thickness of 1500 to 2000 angstrom, which includes some material to be removed during a subsequent chemical mechanical polishing (CMP) process.
- CMP chemical mechanical polishing
- the low-resistance tungsten layer 103 may have a resistance value of 9 to 12 ⁇ m.
- the low-resistance tungsten layer 103 is formed by doped with B 2 H 6 or/and SiH 4 in a nucleation step of tungsten deposition steps. This controls the nucleus creation of tungsten to increase the grain size of bulk tungsten. If the low-resistance tungsten layer 103 is used in the bit line, the sheet resistance Rs is decreased.
- a CMP process is performed to polish the surface of the low-resistance tungsten layer 103 to reduce the roughness.
- the CMP process is controlled so that only the surface of the low-resistance tungsten layer 103 is removed without exposing the barrier metal layer 102 .
- a hard mask pattern 104 including a SiON layer, an ⁇ -carbon layer and an anti-reflection layer is formed on the low-resistance tungsten layer 103 .
- the low-resistance tungsten layer 103 is etched employing the hard mask pattern. In regions other then the bit line region the barrier metal layer 102 is also etched along with the low-resistance tungsten layer 103 .
- a second insulating layer 105 is formed on the entire surface. The second insulating layer 105 is formed by means of a HDP process or a SOG process.
- the contact and the bit line are formed using low-resistance tungsten by means of a RIE method. Accordingly, sheet resistance of a bit line can be reduced, process steps can be simplified, and TAT can be improved.
Landscapes
- Engineering & Computer Science (AREA)
- Manufacturing & Machinery (AREA)
- Internal Circuitry In Semiconductor Integrated Circuit Devices (AREA)
- Semiconductor Memories (AREA)
- Electrodes Of Semiconductors (AREA)
Abstract
Description
Claims (13)
Applications Claiming Priority (2)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| KR1020060085747A KR100885786B1 (en) | 2006-09-06 | 2006-09-06 | Bit line formation method of semiconductor memory device |
| KR2006-85747 | 2006-09-06 |
Publications (2)
| Publication Number | Publication Date |
|---|---|
| US20080057688A1 US20080057688A1 (en) | 2008-03-06 |
| US7462536B2 true US7462536B2 (en) | 2008-12-09 |
Family
ID=39152214
Family Applications (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| US11/680,500 Active US7462536B2 (en) | 2006-09-06 | 2007-02-28 | Method of forming bit line of semiconductor memory device |
Country Status (4)
| Country | Link |
|---|---|
| US (1) | US7462536B2 (en) |
| JP (1) | JP2008066698A (en) |
| KR (1) | KR100885786B1 (en) |
| CN (1) | CN100589238C (en) |
Families Citing this family (7)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| KR20080055159A (en) * | 2006-12-14 | 2008-06-19 | 주식회사 하이닉스반도체 | Manufacturing method of semiconductor device |
| JP5380629B2 (en) | 2011-02-21 | 2014-01-08 | 富士フイルム株式会社 | Color image sensor |
| EP2683166B1 (en) | 2011-02-28 | 2017-12-13 | Fujifilm Corporation | Color imaging device |
| WO2012127700A1 (en) | 2011-03-24 | 2012-09-27 | 富士フイルム株式会社 | Color image capturing element, image capturing device, and image capturing program |
| US11329052B2 (en) | 2019-08-02 | 2022-05-10 | Applied Materials, Inc. | Method of processing DRAM |
| CN113764419B (en) * | 2021-09-09 | 2023-09-05 | 福建省晋华集成电路有限公司 | Semiconductor device and method for forming the same |
| KR20250107930A (en) | 2022-11-22 | 2025-07-14 | 화이자 인코포레이티드 | Immunogenic composition comprising conjugated membrane saccharide antigen and use thereof |
Citations (2)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US5502008A (en) * | 1991-05-29 | 1996-03-26 | Sony Corporation | Method for forming metal plug and/or wiring metal layer |
| US6875684B2 (en) * | 2001-06-27 | 2005-04-05 | Hynix Semiconductor Inc. | Method for forming a bit line of a semiconductor device |
Family Cites Families (3)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| KR20030000125A (en) | 2001-06-22 | 2003-01-06 | 주식회사 하이닉스반도체 | Forming method for bitline of semiconductor device |
| KR20040001872A (en) * | 2002-06-29 | 2004-01-07 | 주식회사 하이닉스반도체 | Method for forming contact in semiconductor device using tungsten layer |
| KR20040051189A (en) | 2002-12-12 | 2004-06-18 | 주식회사 하이닉스반도체 | Semiconductor device having ruthenium bitline and method for fabrication of the same |
-
2006
- 2006-09-06 KR KR1020060085747A patent/KR100885786B1/en not_active Expired - Fee Related
-
2007
- 2007-02-28 US US11/680,500 patent/US7462536B2/en active Active
- 2007-03-12 JP JP2007061257A patent/JP2008066698A/en active Pending
- 2007-03-15 CN CN200710088223A patent/CN100589238C/en not_active Expired - Fee Related
Patent Citations (2)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US5502008A (en) * | 1991-05-29 | 1996-03-26 | Sony Corporation | Method for forming metal plug and/or wiring metal layer |
| US6875684B2 (en) * | 2001-06-27 | 2005-04-05 | Hynix Semiconductor Inc. | Method for forming a bit line of a semiconductor device |
Also Published As
| Publication number | Publication date |
|---|---|
| KR100885786B1 (en) | 2009-02-26 |
| KR20080022387A (en) | 2008-03-11 |
| CN101140900A (en) | 2008-03-12 |
| CN100589238C (en) | 2010-02-10 |
| JP2008066698A (en) | 2008-03-21 |
| US20080057688A1 (en) | 2008-03-06 |
Similar Documents
| Publication | Publication Date | Title |
|---|---|---|
| TWI356446B (en) | Methods to reduce the critical dimension of semico | |
| US8110340B2 (en) | Method of forming a pattern of a semiconductor device | |
| CN108807152A (en) | Method for forming semiconductor device | |
| US7462536B2 (en) | Method of forming bit line of semiconductor memory device | |
| US7935625B2 (en) | Method of forming a metal line of a semiconductor memory device | |
| KR20070076793A (en) | Method of forming fine pattern of semiconductor device | |
| CN113270362A (en) | Method for forming semiconductor structure | |
| CN100552882C (en) | Method for forming fine patterns in semiconductor devices | |
| US8143163B2 (en) | Method for forming pattern of semiconductor device | |
| US7741212B2 (en) | Semiconductor device and method for manufacturing the same | |
| CN100530592C (en) | Method for fabricating storage node contact in semiconductor device | |
| CN109494149B (en) | Method for manufacturing semiconductor structure | |
| JP2010118529A (en) | Method of manufacturing semiconductor element | |
| CN113363142A (en) | Method for forming semiconductor device | |
| JP2009094379A (en) | Manufacturing method of semiconductor device | |
| JP4634180B2 (en) | Semiconductor device and manufacturing method thereof | |
| CN113675137B (en) | Method for forming semiconductor structure | |
| KR100676597B1 (en) | Manufacturing Method of Flash Memory Device | |
| CN100527381C (en) | Method of manufacturing flash memory device | |
| US20080280216A1 (en) | Method of forming a hard mask pattern in a semiconductor device | |
| JP2011009625A (en) | Method of manufacturing semiconductor device | |
| KR100876759B1 (en) | Contact hole formation method of semiconductor device | |
| TWI697032B (en) | Method of fabricating semiconductor device | |
| US7642191B2 (en) | Method of forming semiconductor structure | |
| CN113707719A (en) | Semiconductor structure and forming method thereof |
Legal Events
| Date | Code | Title | Description |
|---|---|---|---|
| AS | Assignment |
Owner name: HYNIX SEMICONDUCTOR INC., KOREA, REPUBLIC OF Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:JEONG, CHEOL MO;CHO, WHEE WON;KIM, JUNG GEUN;AND OTHERS;REEL/FRAME:019004/0184 Effective date: 20061121 |
|
| STCF | Information on status: patent grant |
Free format text: PATENTED CASE |
|
| FEPP | Fee payment procedure |
Free format text: PAYOR NUMBER ASSIGNED (ORIGINAL EVENT CODE: ASPN); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY |
|
| FEPP | Fee payment procedure |
Free format text: PAYOR NUMBER ASSIGNED (ORIGINAL EVENT CODE: ASPN); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY Free format text: PAYER NUMBER DE-ASSIGNED (ORIGINAL EVENT CODE: RMPN); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY |
|
| FPAY | Fee payment |
Year of fee payment: 4 |
|
| FPAY | Fee payment |
Year of fee payment: 8 |
|
| MAFP | Maintenance fee payment |
Free format text: PAYMENT OF MAINTENANCE FEE, 12TH YEAR, LARGE ENTITY (ORIGINAL EVENT CODE: M1553); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY Year of fee payment: 12 |