US7287203B1 - Testing embedded RAM blocks by employing RAM scan techniques - Google Patents

Testing embedded RAM blocks by employing RAM scan techniques Download PDF

Info

Publication number
US7287203B1
US7287203B1 US11/194,540 US19454005A US7287203B1 US 7287203 B1 US7287203 B1 US 7287203B1 US 19454005 A US19454005 A US 19454005A US 7287203 B1 US7287203 B1 US 7287203B1
Authority
US
United States
Prior art keywords
flip
ram
ram block
flops
output
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Active, expires
Application number
US11/194,540
Inventor
Paul E. Janson
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Advanced Micro Devices Inc
Original Assignee
Advanced Micro Devices Inc
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Advanced Micro Devices Inc filed Critical Advanced Micro Devices Inc
Priority to US11/194,540 priority Critical patent/US7287203B1/en
Assigned to ADVANCED MICRO DEVICES, INC. reassignment ADVANCED MICRO DEVICES, INC. ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: JANSON, PAUL E.
Application granted granted Critical
Publication of US7287203B1 publication Critical patent/US7287203B1/en
Active legal-status Critical Current
Adjusted expiration legal-status Critical

Links

Images

Classifications

    • GPHYSICS
    • G11INFORMATION STORAGE
    • G11CSTATIC STORES
    • G11C29/00Checking stores for correct operation ; Subsequent repair; Testing stores during standby or offline operation
    • G11C29/04Detection or location of defective memory elements, e.g. cell constructio details, timing of test signals
    • G11C29/08Functional testing, e.g. testing during refresh, power-on self testing [POST] or distributed testing
    • G11C29/12Built-in arrangements for testing, e.g. built-in self testing [BIST] or interconnection details
    • G11C29/18Address generation devices; Devices for accessing memories, e.g. details of addressing circuits
    • G11C29/30Accessing single arrays
    • G11C29/32Serial access; Scan testing
    • GPHYSICS
    • G11INFORMATION STORAGE
    • G11CSTATIC STORES
    • G11C29/00Checking stores for correct operation ; Subsequent repair; Testing stores during standby or offline operation
    • G11C29/04Detection or location of defective memory elements, e.g. cell constructio details, timing of test signals
    • G11C2029/0401Detection or location of defective memory elements, e.g. cell constructio details, timing of test signals in embedded memories
    • GPHYSICS
    • G11INFORMATION STORAGE
    • G11CSTATIC STORES
    • G11C29/00Checking stores for correct operation ; Subsequent repair; Testing stores during standby or offline operation
    • G11C29/04Detection or location of defective memory elements, e.g. cell constructio details, timing of test signals
    • G11C29/08Functional testing, e.g. testing during refresh, power-on self testing [POST] or distributed testing
    • G11C29/12Built-in arrangements for testing, e.g. built-in self testing [BIST] or interconnection details
    • G11C29/18Address generation devices; Devices for accessing memories, e.g. details of addressing circuits
    • G11C29/30Accessing single arrays
    • G11C2029/3202Scan chain

Definitions

  • the present invention relates to testing RAM blocks embedded in an integrated circuit and, more particularly, to internal RAM scan chain testing and RAM scan testing of RAM blocks.
  • Certain integrated circuits can have a number of embedded RAM blocks.
  • An example of a 32 ⁇ 32 RAM block is shown, generally indicated at 10 , in FIG. 1 .
  • All the flip-flops and multiplexers (mux) are inside of the RAM block.
  • All of the inputs 11 except for the clocks (e.g., RCK, WCK), have both a normal functional input as well as a Built In Self Test (BIST) input, which are multiplexed together to drive registers 13 .
  • a clock enable pin (CEB) when asserted low, enables a flip-flop 13 to be loaded from the D input pin. Otherwise, the flip-flop does not change state.
  • the internal registers 13 are updated only when REN/WEN or BIST_REN/BIST_WEN is asserted.
  • a 64 ⁇ 64 RAM block is similar in structure to the 32 ⁇ 32 RAM block.
  • the address widths are six and the data widths are sixty-four.
  • the 64 ⁇ 64 RAM block has a byte write enable (BWEN) function.
  • BWEN byte write enable
  • There are eight BWEN inputs and eight BIST_BWEN inputs that control the writing of the eight bytes within the sixty-four-bit word. These signals are active low, for example, BWEN 8′b1111 — 0011 will enable the 3 rd and 4 th bytes to be written into the memory; the other bytes remain unchanged.
  • the OEN and BIST_OEN inputs are always asserted low, so the DOUT outputs are always driving, and there are sixteen instances of the 32 ⁇ 32 RAM block and eight instances of the 64 ⁇ 64 Ram block for a total of twenty-four RAM blocks.
  • ATG Automatic Test Pattern Generation
  • These tools build a model of the chip and detect “stuck at” faults, e.g., “stuck at 1”, or “stuck at 0”, monitored at input and outputs of circuits.
  • These tools generate patterns to control an internal point (e.g., set an output of a gate high).
  • an internal point e.g., set an output of a gate high.
  • the APTG tool can observe that there is an internal fault.
  • this condition will be detected by observing an output pin.
  • the ATPG tools cannot handle setting an address or creating the correct timing sequences on clock pins to change the contents of the RAM and check the output.
  • the RAM block 10 is a “black hole” blocking the ability to observe faults propagated to the RAM inputs, and preventing control of RAM outputs, which drive downstream logic.
  • An object of the present invention is to fulfill the need referred to above.
  • this objective is achieved by providing a method of testing RAM blocks embedded in an integrated circuit.
  • the method provides a scan circuit including a RAM block, a plurality of first flip-flops each sending a read address to the RAM block, a plurality of second flip-flops each sending a write address to the RAM block, a plurality of third flip-flops each sending an enable signal to the RAM block, a plurality of fourth flip-flops, and a multiplexer receiving an output from the RAM block.
  • the first, second, third and fourth flip-flops are connected in series.
  • An internal scan test is performed by loading serial data into the first, second, third and fourth flip-flops.
  • Data captured by at least the fourth flip-flops is observed.
  • An output of each fourth flip-flop bypasses the RAM block and is received by the multiplexer, with signals output by the multiplexer being controlled.
  • a RAM scan test is performed by a combination of loading serial data into the first, second, third, and fourth flip-flops of the RAM block, triggering a RAM write cycle to latch data in the second, third and fourth flip-flops to the RAM block, triggering a RAM read cycle with data of the first flip-flops being latched by the RAM block and data of a specified read address being output from the RAM block and received by the multiplexer and by the fourth flip-flops, and outputting the data of the specified read address from the fourth flip-flops.
  • an integrated circuit includes an embedded RAM scan circuit.
  • the RAM scan circuit includes a RAM block, a plurality of first flip-flops each sending a read address to the RAM block, a plurality of second flip-flops each sending a write address to the RAM block, a plurality of third flip-flops each sending a byte write enable signal to the RAM block, a multiplexer receiving an output from the RAM block, a controller constructed and arranged to control the multiplexer and thus the output from the RAM block, a plurality of fourth flip-flops each constructed and arranged to capture data so that the captured data can be observed, an output of each fourth flip-flop being connected with the multiplexer in a manner that bypasses the RAM block, thereby permitting signals output by the multiplexer to be controlled by the controller.
  • An output of the multiplexer is received by each fourth flip-flop.
  • the first, second, third, and fourth flip-flops are connected in series.
  • Input structure is constructed and arranged to permit input of data to the plurality of first, second, third, and fourth flip-flops.
  • a first trigger is constructed and arranged to trigger a RAM write cycle to latch data in the plurality of second, third and fourth flip-flops to the RAM block.
  • a second trigger is constructed and arranged to trigger a RAM read cycle to output a specified read address from the RAM block that is received by the multiplexer and thus by the fourth flip-flops.
  • Output structure is constructed and arranged to permit an output of data from the fourth flip-flops.
  • FIG. 1 is a block diagram of a typical (prior art) 32 ⁇ 32 RAM block of an integrated circuit.
  • FIG. 2 is a simplified (prior art) block diagram of the RAM block of FIG. 1 without the ability to observe inputs and control outputs.
  • FIG. 3 is a (prior art) block diagram of the RAM block of FIG. 2 ; with a conventional observe flip-flop added to an input pin and a conventional flip-flop and mux added to an output pin.
  • FIG. 4 is a block diagram of a RAM block with an observe flip-flop at the input, a control flip-flop and mux at the output, connected to provide ram scan capability in accordance with the principles of the present invention.
  • FIG. 5 is a block diagram of a RAM scan circuit embedded in a chip in accordance with the principles of the present invention.
  • FIGS. 5 a - 5 c each show an input and an output of a flip-flop of FIG. 5 during test modes.
  • FIG. 6 is a block diagram of RAM segments stitched together to form a portion of an internal scan chain.
  • FIG. 7 is a diagram of the RAM segments of FIG. 6 forming tails of internal scan chains.
  • FIG. 8 a is a write cycle diagram in accordance with an embodiment of the invention.
  • FIG. 8 b is a read cycle diagram in accordance with an embodiment of the invention.
  • FIG. 8 c is a read/write cycle diagram in accordance with an embodiment of the invention.
  • a scan-only observe flip-flop 12 is provided to an input pin of a RAM block 10 for observing the signal that is input to the RAM block 10 .
  • a flip-flop 14 and a mux 16 are added to the output pin for controlling the output via control logic 15 .
  • ATPG tool loads 1s and 0s as desired to drive values to the downstream logic.
  • the flip-flops 12 and 14 are connected to provide RAM scan capability.
  • the observe flip-flop 12 is now also used to drive an input pin (e.g., BistIn) of the RAM block 10 .
  • the scan control flip-flop 14 can capture the RAM outputs. Connecting flip-flops 12 and 14 in series provides a shift register that functions both as an internal scan chain and as a RAM scan chain, the function of which will be explained below.
  • FIG. 5 shows a block diagram of a RAM scan circuit 19 including a 64 ⁇ 64 RAM block 10 ′ in accordance with an embodiment of the present invention that is part of an integrated circuit 17 (single chip).
  • the two flip-flops 12 and 14 of FIG. 4 are replaced by a single flip-flop 24 , to advantageously reduce the number of flip-flops required.
  • the mux 16 is provided at the output of the RAM block 10 ′.
  • flip-flop 18 sends a read address BIST_RADR to the RAM block 10 ′.
  • flip-flop 20 sends a write address BIST_WADR to the RAM block 10 ′.
  • flip-flop 22 feeds a byte write enable BIST_BWEN signal to the RAM block 10 ′.
  • flip-flop 22 feeds a byte write enable BIST_BWEN signal to the RAM block 10 ′.
  • flip-flops 22 (only one shown) connected in series for the RAM block 10 ′ for the respective data bits.
  • the first mode is a functional mode wherein the chip 17 operates as intended with the flip-flops 24 ( FIG. 5 ) being non-functional.
  • Signals SYS RADR, SYS WADR, SYS BWEN and SYS DI are employed in the functional mode.
  • the second mode of the chip 17 is a test mode and is called internal or ATPG scan mode.
  • the flip-flops 18 , 20 , 22 and 24 operate as observe points for the signals that are input to the RAM block 10 ′ and the output of the RAM block 10 ′ can be controlled.
  • a serial data stream is input at an INTERNAL SCAN IN node 21 to the flip-flops 18 , 20 , 22 , and 24 . More particularly, data is input via line 28 a to flip-flop 18 , the output 28 b of flip-flop 18 is input to flip-flop 20 , the output 28 c of flip-flop 20 is input to flip flop 22 , and the output 28 d of flip-flop 22 is input to flip-flop 24 and the output of flip-flop 28 e is sent to node 23 ( FIG. 5 a ) which, as explained below becomes an input to other linked circuits, for example circuits 19 ′, 19 ′′.
  • the RAM block 10 ′ is not functional during the internal scan mode.
  • the data captured in flip-flops 18 , 20 , 22 and 24 is sent to the node 23 and eventually through an internal scan chain to an output INTERNAL SCAN OUT 33 on the chip 17 .
  • node 23 can be a pin. It is at this output pin 33 that the inputs are observed.
  • the outputs Q thereof are input to the RAM block 10 ′ and are also input to the mux 16 via bypass line 25 for controlling system data out SYS DOUT via control logic 35 and signal 27 .
  • FIG. 5 b shows the input and output of a flip-flop 24 for use in controlling an output signal.
  • the write clock is tied to the RAM block 10 ′, the flip-flops 20 , the flip-flops 22 and the flip-flops 24 .
  • the below list shows how the clocks of the chip 17 connect to the RAM blocks 10 ′ of the twenty-four RAM scan circuits. There are four configurations of clock pairs for the twenty-four RAM block instances on the chip 17 .
  • FIG. 6 shows how the LCLK segments are linked together to form a portion of a scan chain, including the read (rck) segments from RAM 1 , and RAM 2 , and the write (wck) segments from RAM 3 and RAM 4 .
  • the segments clocked by PCLKA and PCLKB are similarly linked.
  • FIG. 7 shows how all the LCLK segments form the tail of one LCLK scan chain, likewise for PCLKA and PCLKB. It can be appreciated that in internal scan testing all twenty-four RAM scan circuits 19 , a large amount of data (e.g., over 100,000 bits) is sent through the full internal RAM scan chain.
  • the third mode of the chip 17 is also a test mode and is called the RAM scan mode.
  • flip-flops 18 , 20 , 22 and 24 are connected in a series via lines 28 a , 28 b , 28 c , and 28 d , respectively.
  • serial data is provided from the primary input pin 27 (RAM SCAN IN) via line 28 a , 28 b , 28 c , and 28 d to the flip-flops ( 18 , 20 , 22 and 24 ) to set-up the RAM block 10 ′.
  • the serial data includes six read address (RADR) bits, six write address (WADR) bits, eight byte write enable (BWEN) bits, and sixty-four data (DI) bits.
  • the serial data is output to the primary output pin 29 (RAM SCAN OUT). Because the ram scan chain crosses clock domains, a lockup latch (not shown) is added between RADR and WADR to prevent timing problems if the clocks in the two domains are skewed.
  • a trigger e.g., a primary write enable input pin 30 (RAM SCAN WEN) is asserted (active low).
  • RAM SCAN WEN primary write enable input pin 30
  • the contents of WADR flip-flop 20 , BWEN flip-flop 22 and DI flip-flop 24 are latched by the RAM block 10 ′ on the next rising edge of the write clock. Thus, a RAM block write cycle is triggered.
  • a read cycle is initiated in response to asserting (active low) a trigger, e.g., a primary input pin 31 (RAM SCAN REN).
  • a trigger e.g., a primary input pin 31 (RAM SCAN REN).
  • RAM SCAN REN a primary input pin 31
  • the contents of the flip-flops 18 are latched by the RAM block 10 ′.
  • a RAM block read cycle is thus triggered.
  • the sixty-four bits of data at the specified read address are transferred via line 26 to the flip-flops 24 and are then outputted via RAM SCAN output pin 29 (see FIG. 5 c ).
  • the RAM block inputs are driven and the RAM block outputs are sampled, with a complete packet of data being tested.
  • typically a series of write cycles are run to load the RAM and then a series of read cycles is run to verify the results. Write and read cycles can overlap.
  • RAM SCAN IN/OUT pairs there are twenty-four RAM SCAN IN/OUT pairs; one pair for each of the twenty-four RAM blocks in the chip 17 .
  • RAM SCAN WEN and one RAM SCAN REN that fan out to the sixteen 32 ⁇ 32 RAM block instances.
  • a second pair (RAM SCAN WEN and RAM SCAN REN) fans out to eight 64 ⁇ 64 RAM block 10 ′ instances. All twenty-four RAM blocks can be tested in parallel. All the primary pins mentioned are shared with existing functional chip pins.
  • FIGS. 8 a - 8 c show three RAM scan cycles.
  • the write cycle of FIG. 8 a consists of shifting in 84 bits including DI (64 bits), BWEN (8 bits), WADR (6 bits), and RADR (6 dummy bits) into the chip 17 .
  • DI 64 bits
  • BWEN 8 bits
  • WADR 6 bits
  • RADR 6 dummy bits
  • the read cycle of FIG. 8 b consist of shifting in RADR (6 bits), triggering a read cycle using RAM SCAN REN, and shifting out 64 bits of data. Shifting in a second RADR can be overlapped with shifting the data out.
  • one “tick” corresponds to one clock cycle.
  • a burst read/write cycle is shown in FIG. 8 c . It is conceivable to hold RAM SCAN WEN active low while pumping in random bits. This would trigger a RAM write cycle on every clock edge, writing a pseudo-random data pattern to pseudo-random bytes within a pseudo-random word. Likewise, RAM SCAN REN could be held low to trigger a burst of read cycles. However, each read cycle updates the data portion of the RAM scan chain with the contents of the memory location just read. Thus, during burst reads, it is not possible to shift out and verity the data that was read for each cycle.
  • the embodiment enables an internal scan mode and a RAM scan mode to effectively test RAM blocks that are embedded in a chip.

Abstract

A method is provided for testing RAM blocks embedded in an integrated circuit. The method provides a scan circuit embedded in an integrated circuit. The scan circuit includes a RAM block, a plurality of first flip-flops each sending a read address to the RAM block, a plurality of second flip-flops each sending a write address to the RAM block, a plurality of third flip-flops each sending an enable signal to the RAM block, a plurality of fourth flip-flops, and a multiplexer receiving an output from the RAM block, the first, second, third and fourth flip-flops being connected in series. An internal scan test is performed by loading serial data into the first, second, third and fourth flip-flops.

Description

BACKGROUND OF THE INVENTION
1. Field of the Invention
The present invention relates to testing RAM blocks embedded in an integrated circuit and, more particularly, to internal RAM scan chain testing and RAM scan testing of RAM blocks.
2. Background Art
Certain integrated circuits can have a number of embedded RAM blocks. An example of a 32×32 RAM block is shown, generally indicated at 10, in FIG. 1. All the flip-flops and multiplexers (mux) are inside of the RAM block. All of the inputs 11, except for the clocks (e.g., RCK, WCK), have both a normal functional input as well as a Built In Self Test (BIST) input, which are multiplexed together to drive registers 13. A clock enable pin (CEB), when asserted low, enables a flip-flop 13 to be loaded from the D input pin. Otherwise, the flip-flop does not change state. Thus, the internal registers 13 are updated only when REN/WEN or BIST_REN/BIST_WEN is asserted.
A 64×64 RAM block is similar in structure to the 32×32 RAM block. The address widths are six and the data widths are sixty-four. Additionally, the 64×64 RAM block has a byte write enable (BWEN) function. There are eight BWEN inputs and eight BIST_BWEN inputs that control the writing of the eight bytes within the sixty-four-bit word. These signals are active low, for example, BWEN=8′b11110011 will enable the 3rd and 4th bytes to be written into the memory; the other bytes remain unchanged. In certain integrated circuits, the OEN and BIST_OEN inputs are always asserted low, so the DOUT outputs are always driving, and there are sixteen instances of the 32×32 RAM block and eight instances of the 64×64 Ram block for a total of twenty-four RAM blocks.
During manufacturing of an integrated circuit, it is desirable to test for defects inside of each of the twenty-four RAM blocks. It would be preferable to bring the address and data pins of the RAM block out to pins on the chip, so one could have access to the address and data for testing. However, this approach requires a significant amount of pins and wiring to bring the RAM blocks out to chip pins, which is not practical.
Another approach is to rely on a functional test wherein normal activity is run through the chip to hopefully exercise all of the RAM addresses. However, this approach requires significant activity at the chip level in order to exercise all of the RAM addresses and appropriate data patterns.
Furthermore, it is desirable to employ Automatic Test Pattern Generation (ATPG) tools in testing integrated circuits with embedded RAM blocks. These tools build a model of the chip and detect “stuck at” faults, e.g., “stuck at 1”, or “stuck at 0”, monitored at input and outputs of circuits. These tools generate patterns to control an internal point (e.g., set an output of a gate high). In addition, if there is a fault at an internal point, then that fault needs to be propagated to an output point or pin, where the APTG tool can observe that there is an internal fault. Thus, when attempting to drive a pin high and the pin output is stuck at low fault, this condition will be detected by observing an output pin. Typically, the ATPG tools cannot handle setting an address or creating the correct timing sequences on clock pins to change the contents of the RAM and check the output. As shown in FIG. 2, the RAM block 10 is a “black hole” blocking the ability to observe faults propagated to the RAM inputs, and preventing control of RAM outputs, which drive downstream logic.
SUMMARY OF THE INVENTION
There is a need to provide a RAM scan test that uses few pins yet enables the RAM blocks to be tested individually, and to effectively use ATPG tools in the testing.
An object of the present invention is to fulfill the need referred to above. In accordance with the principles of the present invention, this objective is achieved by providing a method of testing RAM blocks embedded in an integrated circuit. The method provides a scan circuit including a RAM block, a plurality of first flip-flops each sending a read address to the RAM block, a plurality of second flip-flops each sending a write address to the RAM block, a plurality of third flip-flops each sending an enable signal to the RAM block, a plurality of fourth flip-flops, and a multiplexer receiving an output from the RAM block. The first, second, third and fourth flip-flops are connected in series. An internal scan test is performed by loading serial data into the first, second, third and fourth flip-flops. Data captured by at least the fourth flip-flops is observed. An output of each fourth flip-flop bypasses the RAM block and is received by the multiplexer, with signals output by the multiplexer being controlled. A RAM scan test is performed by a combination of loading serial data into the first, second, third, and fourth flip-flops of the RAM block, triggering a RAM write cycle to latch data in the second, third and fourth flip-flops to the RAM block, triggering a RAM read cycle with data of the first flip-flops being latched by the RAM block and data of a specified read address being output from the RAM block and received by the multiplexer and by the fourth flip-flops, and outputting the data of the specified read address from the fourth flip-flops.
In accordance with another aspect of the invention, an integrated circuit includes an embedded RAM scan circuit. The RAM scan circuit includes a RAM block, a plurality of first flip-flops each sending a read address to the RAM block, a plurality of second flip-flops each sending a write address to the RAM block, a plurality of third flip-flops each sending a byte write enable signal to the RAM block, a multiplexer receiving an output from the RAM block, a controller constructed and arranged to control the multiplexer and thus the output from the RAM block, a plurality of fourth flip-flops each constructed and arranged to capture data so that the captured data can be observed, an output of each fourth flip-flop being connected with the multiplexer in a manner that bypasses the RAM block, thereby permitting signals output by the multiplexer to be controlled by the controller. An output of the multiplexer is received by each fourth flip-flop. The first, second, third, and fourth flip-flops are connected in series. Input structure is constructed and arranged to permit input of data to the plurality of first, second, third, and fourth flip-flops. A first trigger is constructed and arranged to trigger a RAM write cycle to latch data in the plurality of second, third and fourth flip-flops to the RAM block. A second trigger is constructed and arranged to trigger a RAM read cycle to output a specified read address from the RAM block that is received by the multiplexer and thus by the fourth flip-flops. Output structure is constructed and arranged to permit an output of data from the fourth flip-flops.
Additional advantages and novel features of the invention will be set forth in part in the description which follows and in part will become apparent to those skilled in the art upon examination of the following or may be learned by practice of the invention. The advantages of the present invention may be realized and attained by means of instrumentalities and combinations particularly pointed in the appended claims.
BRIEF DESCRIPTION OF THE DRAWINGS
Reference is made to the attached drawings, wherein elements having the same reference numeral designations represent like elements throughout and wherein:
FIG. 1 is a block diagram of a typical (prior art) 32×32 RAM block of an integrated circuit.
FIG. 2 is a simplified (prior art) block diagram of the RAM block of FIG. 1 without the ability to observe inputs and control outputs.
FIG. 3 is a (prior art) block diagram of the RAM block of FIG. 2; with a conventional observe flip-flop added to an input pin and a conventional flip-flop and mux added to an output pin.
FIG. 4 is a block diagram of a RAM block with an observe flip-flop at the input, a control flip-flop and mux at the output, connected to provide ram scan capability in accordance with the principles of the present invention.
FIG. 5 is a block diagram of a RAM scan circuit embedded in a chip in accordance with the principles of the present invention.
FIGS. 5 a-5 c each show an input and an output of a flip-flop of FIG. 5 during test modes.
FIG. 6 is a block diagram of RAM segments stitched together to form a portion of an internal scan chain.
FIG. 7 is a diagram of the RAM segments of FIG. 6 forming tails of internal scan chains.
FIG. 8 a is a write cycle diagram in accordance with an embodiment of the invention.
FIG. 8 b is a read cycle diagram in accordance with an embodiment of the invention.
FIG. 8 c is a read/write cycle diagram in accordance with an embodiment of the invention.
BEST MODE FOR CARRYING OUT THE INVENTION
With reference to FIG. 3, typically, in order to employ ATPG tools in testing the RAM block 10 of FIG. 2, a scan-only observe flip-flop 12 is provided to an input pin of a RAM block 10 for observing the signal that is input to the RAM block 10. In addition, a flip-flop 14 and a mux 16 are added to the output pin for controlling the output via control logic 15. Thus, ATPG tool loads 1s and 0s as desired to drive values to the downstream logic.
In accordance with an embodiment of the invention and with reference to FIG. 4, the flip- flops 12 and 14 are connected to provide RAM scan capability. Along with the observe function, the observe flip-flop 12 is now also used to drive an input pin (e.g., BistIn) of the RAM block 10. Furthermore, along with the control function, the scan control flip-flop 14 can capture the RAM outputs. Connecting flip- flops 12 and 14 in series provides a shift register that functions both as an internal scan chain and as a RAM scan chain, the function of which will be explained below.
FIG. 5 shows a block diagram of a RAM scan circuit 19 including a 64×64 RAM block 10′ in accordance with an embodiment of the present invention that is part of an integrated circuit 17 (single chip). The two flip- flops 12 and 14 of FIG. 4 are replaced by a single flip-flop 24, to advantageously reduce the number of flip-flops required. There are sixty-four flip-flops 24 (only one shown) connected in series for the RAM block 10′, each sending a BIST_DI data signal to the RAM block 10′. The mux 16 is provided at the output of the RAM block 10′. In addition, flip-flop 18 sends a read address BIST_RADR to the RAM block 10′. Although not shown in FIG. 5, for the 64×64 RAM block 10′, there are a total of six flip-flops 18 connected in series for the respective address bits. Flip-flop 20 sends a write address BIST_WADR to the RAM block 10′. For the 64×64 RAM block 10′, there are also six flip-flops 20 (only one shown) connected in series for the respective address data bits. The flip-flop 22 feeds a byte write enable BIST_BWEN signal to the RAM block 10′. There are eight flip-flops 22 (only one shown) connected in series for the RAM block 10′ for the respective data bits.
There are three modes in which the chip 17 containing the RAM scan circuits 19 operates. The first mode is a functional mode wherein the chip 17 operates as intended with the flip-flops 24 (FIG. 5) being non-functional. Signals SYS RADR, SYS WADR, SYS BWEN and SYS DI are employed in the functional mode.
The second mode of the chip 17 is a test mode and is called internal or ATPG scan mode. The flip- flops 18, 20, 22 and 24 operate as observe points for the signals that are input to the RAM block 10′ and the output of the RAM block 10′ can be controlled.
With reference to FIG. 5, to initiate an internal scan test of the circuit 19, a serial data stream is input at an INTERNAL SCAN IN node 21 to the flip- flops 18, 20, 22, and 24. More particularly, data is input via line 28 a to flip-flop 18, the output 28 b of flip-flop 18 is input to flip-flop 20, the output 28 c of flip-flop 20 is input to flip flop 22, and the output 28 d of flip-flop 22 is input to flip-flop 24 and the output of flip-flop 28 e is sent to node 23 (FIG. 5 a) which, as explained below becomes an input to other linked circuits, for example circuits 19′, 19″. It is noted that the RAM block 10′ is not functional during the internal scan mode. The data captured in flip- flops 18, 20, 22 and 24 is sent to the node 23 and eventually through an internal scan chain to an output INTERNAL SCAN OUT 33 on the chip 17. If testing only one RAM Block 10′, node 23 can be a pin. It is at this output pin 33 that the inputs are observed. In addition, with regard to flip-flops 24 the outputs Q thereof are input to the RAM block 10′ and are also input to the mux 16 via bypass line 25 for controlling system data out SYS DOUT via control logic 35 and signal 27. FIG. 5 b shows the input and output of a flip-flop 24 for use in controlling an output signal. Thus, for example, the input data captured by flip-flops 24 can be observed and the output signal from the RAM block 10′ can be controlled. Since the RAM block 10′ is bypassed via line 25, it is not an obstacle to the ATPG tools. Data input to flops 18, 20 and 22 is not used, but is replaced by data captured from the SYS_RADR, SYS_WADR, and SYS_BWEN RAM inputs so that faults on these signals can be observed when the scan chain is shifted out to a chip pin.
The flip- flops 18, 20, 22 and 24 of the single RAM scan circuit 19 of FIG. 5 define a portion of a large internal scan chain, since there are twenty-four RAM scan circuits in the embodiment of the chip 17. Thus, to test all twenty-four RAM scan circuits, the RAM scan circuits are linked. FIG. 6 shows four of the twenty-four RAM scan circuits 19, 19″, 19″ and 19′″ of the chip 17 linked together to form a portion of the internal scan chain. Each RAM block of a circuit is split across two clock domains: one read clock domain and one write clock domain. The read clock is tied to the RAM block 10′ and to the flip-flops 18. The write clock is tied to the RAM block 10′, the flip-flops 20, the flip-flops 22 and the flip-flops 24. The below list shows how the clocks of the chip 17 connect to the RAM blocks 10′ of the twenty-four RAM scan circuits. There are four configurations of clock pairs for the twenty-four RAM block instances on the chip 17.
Chip 17 RAM block read clock (1st clock listed) and write clock (2nd clock) combinations:
    • Eight 32×32 LCLK—PCLKA
    • Eight 32×32 LCLK—PCLKB
    • Four 64×64 PCLKA—LCLK
    • Four 32×32 PCLKB—LCLK
For the internal scan test, it is important to keep the flip- flops 18, 20, 22 and 24 in their own clock domain, otherwise, timing issues may arise. FIG. 6 shows how the LCLK segments are linked together to form a portion of a scan chain, including the read (rck) segments from RAM1, and RAM 2, and the write (wck) segments from RAM3 and RAM 4. The segments clocked by PCLKA and PCLKB are similarly linked. FIG. 7 shows how all the LCLK segments form the tail of one LCLK scan chain, likewise for PCLKA and PCLKB. It can be appreciated that in internal scan testing all twenty-four RAM scan circuits 19, a large amount of data (e.g., over 100,000 bits) is sent through the full internal RAM scan chain.
The third mode of the chip 17 is also a test mode and is called the RAM scan mode. As shown in FIG. 5, flip- flops 18, 20, 22 and 24 are connected in a series via lines 28 a, 28 b, 28 c, and 28 d, respectively. In this mode, serial data is provided from the primary input pin 27 (RAM SCAN IN) via line 28 a, 28 b, 28 c, and 28 d to the flip-flops (18, 20, 22 and 24) to set-up the RAM block 10′. In the embodiment, the serial data includes six read address (RADR) bits, six write address (WADR) bits, eight byte write enable (BWEN) bits, and sixty-four data (DI) bits. As will be described below, the serial data is output to the primary output pin 29 (RAM SCAN OUT). Because the ram scan chain crosses clock domains, a lockup latch (not shown) is added between RADR and WADR to prevent timing problems if the clocks in the two domains are skewed.
In FIG. 5, after the flip- flops 18, 20, 22 and 24 are serial loaded through the RAM scan chain, a trigger, e.g., a primary write enable input pin 30 (RAM SCAN WEN) is asserted (active low). The contents of WADR flip-flop 20, BWEN flip-flop 22 and DI flip-flop 24 are latched by the RAM block 10′ on the next rising edge of the write clock. Thus, a RAM block write cycle is triggered.
Since the flip-flops 18 have already been loaded as described above, a read cycle is initiated in response to asserting (active low) a trigger, e.g., a primary input pin 31 (RAM SCAN REN). On the next rising edge of the read clock, the contents of the flip-flops 18 are latched by the RAM block 10′. A RAM block read cycle is thus triggered. The sixty-four bits of data at the specified read address are transferred via line 26 to the flip-flops 24 and are then outputted via RAM SCAN output pin 29 (see FIG. 5 c). Thus, in the RAM scan mode, the RAM block inputs are driven and the RAM block outputs are sampled, with a complete packet of data being tested. It can be appreciated that in the RAM scan mode, typically a series of write cycles are run to load the RAM and then a series of read cycles is run to verify the results. Write and read cycles can overlap.
In the embodiment, there are twenty-four RAM SCAN IN/OUT pairs; one pair for each of the twenty-four RAM blocks in the chip 17. There is one RAM SCAN WEN and one RAM SCAN REN that fan out to the sixteen 32×32 RAM block instances. A second pair (RAM SCAN WEN and RAM SCAN REN) fans out to eight 64×64 RAM block 10′ instances. All twenty-four RAM blocks can be tested in parallel. All the primary pins mentioned are shared with existing functional chip pins.
FIGS. 8 a-8 c show three RAM scan cycles. The write cycle of FIG. 8 a consists of shifting in 84 bits including DI (64 bits), BWEN (8 bits), WADR (6 bits), and RADR (6 dummy bits) into the chip 17. After the last bit is shifted in, a write memory cycle is triggered by asserting RAM SCAN WEN. A second write cycle can be overlapped with the first cycle.
The read cycle of FIG. 8 b consist of shifting in RADR (6 bits), triggering a read cycle using RAM SCAN REN, and shifting out 64 bits of data. Shifting in a second RADR can be overlapped with shifting the data out. In FIGS. 8 a and 8 b, one “tick” corresponds to one clock cycle.
A burst read/write cycle is shown in FIG. 8 c. It is conceivable to hold RAM SCAN WEN active low while pumping in random bits. This would trigger a RAM write cycle on every clock edge, writing a pseudo-random data pattern to pseudo-random bytes within a pseudo-random word. Likewise, RAM SCAN REN could be held low to trigger a burst of read cycles. However, each read cycle updates the data portion of the RAM scan chain with the contents of the memory location just read. Thus, during burst reads, it is not possible to shift out and verity the data that was read for each cycle.
Thus, the embodiment enables an internal scan mode and a RAM scan mode to effectively test RAM blocks that are embedded in a chip.
While this invention has been described with what is presently considered to be the most practical preferred embodiment, it is to be understood that the invention is not limited to the disclosed embodiments, but, on the contrary, is intended to cover various modifications and equivalent arrangements included within the spirit and scope of the appended claims.

Claims (18)

1. A method of testing a RAM block embedded in an integrated circuit, the method including:
providing a scan circuit including a RAM block, a plurality of first flip-flops each sending a read address to the RAM block, a plurality of second flip-flops each sending a write address to the RAM block, a plurality of third flip-flops each sending an enable signal to the RAM block, a plurality of fourth flip-flops, and a multiplexer receiving an output from the RAM block, the first, second, third and fourth flip-flops being connected in series,
performing an internal scan test by loading serial data into the first, second, third and fourth flip-flops, observing data captured by at least the fourth flip-flops, an output of each fourth flip-flop bypassing the RAM block and being received by the multiplexer, and controlling signals output by the multiplexer, and
performing a RAM scan test by the combination of loading serial data into the first, second, third, and fourth flip-flops of the RAM block, triggering a RAM write cycle to latch data in the second, third and fourth flip-flops to the RAM block, triggering a RAM read cycle with data of the first flip-flops being latched by the RAM block and data of a specified read address being output from the RAM block and received by the multiplexer and by the fourth flip-flops, and outputting the data of the specified read address from the fourth flip-flops.
2. The method of claim 1, further including:
employing Automatic Test Pattern Generation (ATPG) tools in the performance of the internal scan test.
3. The method of claim 1, wherein the RAM block is a 64×64 RAM block, the step of performing the RAM scan test includes inputting to the RAM block six read address bits, six write address bits, eight write address bits and sixty-four data bits.
4. The method of claim 1, wherein triggering the write cycle includes asserting a write enable signal.
5. The method of claim 1, wherein triggering the read cycle includes asserting a read enable signal.
6. The method of claim 1, wherein a plurality of scan circuits are provided, the method further including linking segments of certain flip-flops of the scan circuits to define an internal scan chain, and thereafter, performing the internal scan test.
7. An integrated circuit comprising:
an embedded RAM scan circuit comprising:
a RAM block,
a plurality of first flip-flops each sending read address to the RAM block,
a plurality of second flip-flops each sending a write address to the RAM block,
a plurality of third flip-flops each sending a byte write enable signal to the RAM block,
a multiplexer receiving an output from the RAM block,
a controller constructed and arranged to control the multiplexer and thus the output from the RAM block,
a plurality of fourth flip-flops each constructed and arranged to capture data so that the captured data can be observed, an output of each fourth flip-flop being connected with the multiplexer in a manner that bypasses the RAM block, thereby permitting signals output by the multiplexer to be controlled by the controller, an output of the multiplexer being received by each fourth flip-flop,
the first, second, third, and fourth flip-flops being connected in series,
input structure constructed and arranged to permit input of serial data to the plurality of first, second, third, and fourth flip-flops,
a first trigger constructed and arranged to trigger a RAM write cycle to latch data in the plurality of second, third and fourth flip-flops to the RAM block,
a second trigger constructed and arranged to trigger a RAM read cycle to output a specified read address from the RAM block that is received by the multiplexer and thus by the fourth flip-flops, and
output structure constructed and arranged to permit an output of data from the fourth flip-flops.
8. The circuit of claim 7, wherein certain of the RAM block is a 64×64 RAM block.
9. The circuit of claim 7, wherein first trigger is an asserted write enable signal.
10. The circuit of claim 7, wherein second trigger is an asserted read enable signal.
11. The circuit of claim 7, where the input and the output structures are pins.
12. An integrated circuit comprising:
an embedded RAM scan circuit comprising:
a RAM block,
first means for sending read addresses to the RAM block,
second means for sending write addresses to the RAM block,
third means for sending byte write enable signals to the RAM block,
receiving means for receiving an output from the RAM block,
means for controlling the receiving means and thus the output from the RAM block,
fourth means for capturing data so that the captured data can be observed, an output of the fourth means being connected with the receiving means in a manner that bypasses the RAM block, thereby permitting signals output by the receiving means to be controlled by the means for controlling, an output of the receiving means being received by the fourth means,
the first, second, third, and fourth means being connected in series,
means for permitting input of a data to the plurality of first, second, third, and fourth means,
means for triggering a RAM write cycle to latch data in the plurality of second, third and fourth means to the RAM block,
means for triggering a RAM read cycle to output a specified read address from the RAM block that is received by the receiving means and thus by the fourth means, and
means for permitting output of data from the fourth means.
13. The circuit of claim 12, wherein the RAM block is a 64×64 RAM block.
14. The circuit of claim 12, wherein the means for triggering a RAM write cycle is an asserted write enable signal.
15. The circuit of claim 12, wherein the means for triggering a RAM read cycle is an asserted read enable signal.
16. The circuit of claim 12, where the means for permitting input and for permitting output of data are pins.
17. The circuit of claim 12, wherein each of the first means, the second means, the third means, and the fourth means comprises a plurality of flip-flops.
18. The circuit of claim 12, wherein the receiving means is a multiplexer.
US11/194,540 2005-08-02 2005-08-02 Testing embedded RAM blocks by employing RAM scan techniques Active 2026-03-21 US7287203B1 (en)

Priority Applications (1)

Application Number Priority Date Filing Date Title
US11/194,540 US7287203B1 (en) 2005-08-02 2005-08-02 Testing embedded RAM blocks by employing RAM scan techniques

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
US11/194,540 US7287203B1 (en) 2005-08-02 2005-08-02 Testing embedded RAM blocks by employing RAM scan techniques

Publications (1)

Publication Number Publication Date
US7287203B1 true US7287203B1 (en) 2007-10-23

Family

ID=38607162

Family Applications (1)

Application Number Title Priority Date Filing Date
US11/194,540 Active 2026-03-21 US7287203B1 (en) 2005-08-02 2005-08-02 Testing embedded RAM blocks by employing RAM scan techniques

Country Status (1)

Country Link
US (1) US7287203B1 (en)

Cited By (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US9739833B2 (en) 2014-10-30 2017-08-22 International Business Machines Corporation Scan chain for memory sequential test

Citations (6)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4969148A (en) * 1989-02-28 1990-11-06 Northern Telecom Limited Serial testing technique for embedded memories
US5006787A (en) * 1989-06-12 1991-04-09 Unisys Corporation Self-testing circuitry for VLSI units
US5132973A (en) * 1989-11-06 1992-07-21 Hewlett-Packard Company Testable embedded RAM arrays for bus transaction buffering
US5469443A (en) * 1993-10-01 1995-11-21 Hal Computer Systems, Inc. Method and apparatus for testing random access memory
US5689466A (en) * 1995-04-07 1997-11-18 National Semiconductor Corporation Built in self test (BIST) for multiple RAMs
US6668347B1 (en) * 2000-05-08 2003-12-23 Intel Corporation Built-in self-testing for embedded memory

Patent Citations (6)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4969148A (en) * 1989-02-28 1990-11-06 Northern Telecom Limited Serial testing technique for embedded memories
US5006787A (en) * 1989-06-12 1991-04-09 Unisys Corporation Self-testing circuitry for VLSI units
US5132973A (en) * 1989-11-06 1992-07-21 Hewlett-Packard Company Testable embedded RAM arrays for bus transaction buffering
US5469443A (en) * 1993-10-01 1995-11-21 Hal Computer Systems, Inc. Method and apparatus for testing random access memory
US5689466A (en) * 1995-04-07 1997-11-18 National Semiconductor Corporation Built in self test (BIST) for multiple RAMs
US6668347B1 (en) * 2000-05-08 2003-12-23 Intel Corporation Built-in self-testing for embedded memory

Non-Patent Citations (1)

* Cited by examiner, † Cited by third party
Title
Product Data Sheet, "Two Port SRAIM 32 Words 32 Bits per word", Virtual Silicon Technology, Inc., Sunnyvale, CA, 2002.

Cited By (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US9739833B2 (en) 2014-10-30 2017-08-22 International Business Machines Corporation Scan chain for memory sequential test

Similar Documents

Publication Publication Date Title
US5084874A (en) Enhanced test circuit
US5602855A (en) Integrated test circuit
US5285153A (en) Apparatus for facilitating scan testing of asynchronous logic circuitry
US5495487A (en) Testing buffer/register
US6611934B2 (en) Boundary scan test cell circuit
US7484188B2 (en) On-chip test circuit and method for testing of system-on-chip (SOC) integrated circuits
US5768289A (en) Dynamically controlling the number of boundary-scan cells in a boundary-scan path
JP4701244B2 (en) Microcomputer and its test method
US20050204239A1 (en) Method for testing semiconductor integrated circuit
US9666302B1 (en) System and method for memory scan design-for-test
US5898701A (en) Method and apparatus for testing a device
US6380724B1 (en) Method and circuitry for an undisturbed scannable state element
US20060107144A1 (en) Power reduction in module-based scan testing
US7404125B2 (en) Compilable memory structure and test methodology for both ASIC and foundry test environments
US7287203B1 (en) Testing embedded RAM blocks by employing RAM scan techniques
US7900103B2 (en) Scan chain architecture for increased diagnostic capability in digital electronic devices
US7539913B2 (en) Systems and methods for chip testing
US6327683B1 (en) Device scan testing
US8917566B2 (en) Bypass structure for a memory device and method to reduce unknown test values
EP0358371A2 (en) Enhanced test circuit
TW202236293A (en) Test circuit
US7028238B2 (en) Input/output characterization chain for an integrated circuit
JP4610919B2 (en) Semiconductor integrated circuit device
US20050289421A1 (en) Semiconductor chip
CN116467123A (en) Method and apparatus for flexible RAM loading

Legal Events

Date Code Title Description
AS Assignment

Owner name: ADVANCED MICRO DEVICES, INC., CALIFORNIA

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:JANSON, PAUL E.;REEL/FRAME:016833/0265

Effective date: 20050607

FEPP Fee payment procedure

Free format text: PAYOR NUMBER ASSIGNED (ORIGINAL EVENT CODE: ASPN); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY

STCF Information on status: patent grant

Free format text: PATENTED CASE

FPAY Fee payment

Year of fee payment: 4

FPAY Fee payment

Year of fee payment: 8

MAFP Maintenance fee payment

Free format text: PAYMENT OF MAINTENANCE FEE, 12TH YEAR, LARGE ENTITY (ORIGINAL EVENT CODE: M1553); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY

Year of fee payment: 12