US7277805B2 - Jitter measurements for repetitive clock signals - Google Patents
Jitter measurements for repetitive clock signals Download PDFInfo
- Publication number
- US7277805B2 US7277805B2 US11/327,818 US32781806A US7277805B2 US 7277805 B2 US7277805 B2 US 7277805B2 US 32781806 A US32781806 A US 32781806A US 7277805 B2 US7277805 B2 US 7277805B2
- Authority
- US
- United States
- Prior art keywords
- waveform
- jitter
- measurements
- transition
- recited
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Active - Reinstated, expires
Links
Images
Classifications
-
- G—PHYSICS
- G01—MEASURING; TESTING
- G01R—MEASURING ELECTRIC VARIABLES; MEASURING MAGNETIC VARIABLES
- G01R31/00—Arrangements for testing electric properties; Arrangements for locating electric faults; Arrangements for electrical testing characterised by what is being tested not provided for elsewhere
- G01R31/28—Testing of electronic circuits, e.g. by signal tracer
- G01R31/317—Testing of digital circuits
- G01R31/31708—Analysis of signal quality
- G01R31/31709—Jitter measurements; Jitter generators
Definitions
- the invention relates to a system and method for measuring jitter in repetitive electrical signals, and more particularly, to measuring and quantitatively analyzing the jitter in clock signals using a tester to easily sort chips based on the jitter measurements, thereby eliminating the need for external instrumentation.
- a phase-locked loop is a component that is commonly used in many circuit designs.
- a circuit of this kind typically synchronizes an input signal to an output signal. It operates such that the output signal tracks the input signal in phase or relative position of the waveform.
- the frequency can be the same, or by means of a divider or multiplier circuit, the input and output frequency may differ while still being synchronized in-phase.
- Jitter of the output of the clock signal in a PLL determines the quality and even the performance of the output signal and of any circuit depending thereof. Therefore, jitter measurements in a PLL become indispensable for any circuit design.
- Such PLL circuits have proven to be excellent vehicles for determining the presence of jitter and lend themselves as vehicles for sorting good chips from bad ones.
- microprocessors move data at speeds which are based on high frequency clocks that determine the rate at which electrical signals are clocked through the circuitry.
- FIG. 1 shows a basic block diagram of a PLL.
- An input signal and an oscillator (feedback) signal are fed to a phase detector.
- the input is the signal to be synchronized with, while the feedback from the voltage controlled oscillator (VCO) is the output signal to be synchronized with the input, provided the circuit operates correctly.
- the phase detector outputs a voltage through the loop filter that is proportional to the phase difference between the input and feedback waveforms. This proportional voltage is fed to the input of the VCO.
- the VCO frequency is controlled by the input voltage and its starting frequency approximates the input frequency of the phase detector. If the input and output are out-of-phase, the voltage from the phase detector causes the VCO output to shift and reduce the phase difference between the input and output. In this manner, the phase detector constantly monitors and adjusts the frequency of the VCO to maintain the phase difference between the input and output at zero. When the phase difference between the two signals is zero, the output is said to be locked.
- a PLL is commonly used to stabilize the clock signals, multiply their frequency, synchronize different parts of the circuit, synchronize one chip with another, clean up the signals, and numerous other similar applications. It offers a clean and stable reference signal.
- the benefits of a PLL depend on many factors, such as how quickly it responds to differences in its phase and adjust its output, what range of input frequencies it handles without losing its locking capabilities, how much noise or jitter exists on the output signal, and the like.
- Jitter is a measure of the timing instability in a waveform or circuit. It is the variation from an ideal waveform that is caused by electrical changes, design problems, characteristics of components in a system, or other similar problems. Unexpected changes in frequency, pulse length, and phase are indicative of the presence of jitter. Jitter becomes more significant at higher speeds since the same jitter comprises a larger proportion of the overall signal. Circuits that are time dependent, particularly when they operate at high frequencies, are especially susceptible to problems of jitter.
- Microprocessors typically use an on-chip clock signal provided with a PLL. Because multiprocessor systems are commonly used, the timing of events is critical. Conventional systems are configured having a plurality of processors running in parallel, sharing and swapping data and commands to accomplish the computing task. Data is transferred via data busses which are synchronized between the many processors to ensure proper data transfer. Any problem with the data bus results in incorrect data at the other end. Thus, PLL is advantageously used to synchronize different chips attached to the data bus.
- PLLs are particularly susceptible to jitter. Small amounts of jitter may go unnoticed, but at high speed, jitter on the PLL causes data transfer errors. Redesigning the PLL or the system may normally be an option, but often the problem is not discovered until the system is shipped to a customer when it is no longer feasible to redesign. A way to measure and categorize the jitter is the next best option so that only good chips are used to ensure a good product.
- Signal integrity analyzers and other special equipment exist to perform a quick jitter analysis of signals, but this approach is both costly and complicated, especially in a manufacturing environment. Added to the cost of the equipment there is additional time and cost associated to connecting other components to an existing tester, integrating systems, and ensuring proper operation. Preferably, the best approach is to use an existing production logic tester without any additions. It lowers the test cost, reduces the number of necessary components, and allows the use of equipment as it exists
- the invention provides a method for testing chips by measuring jitter on repetitive waveforms generated by a circuit integral to the chip, the waveforms being inputted into a tester coupled to the chip, the method including the steps of: a) determining where the waveform generated by the circuit undergoes a transition; b) taking a plurality of measurements from the waveform at periodic time intervals, the measurements being taken in a region where the waveform undergoes the transition; c) analyzing the measurements taken from the region to quantify the transition and calculating a jitter on the waveform; and d) sorting the chips according to the jitter.
- FIG. 1 illustrates a conventional PLL circuit used for illustrative purposes as a source of repetitive electrical signals.
- FIG. 2 is a flow chart that illustrates the preferred embodiment of the present invention.
- FIG. 3 is a waveform affected by jitter, wherein measurements are taken in three separate regions.
- FIG. 4 illustrates the use of a tester to measure the jitter in signals generated by a PLL circuit integral to a microprocessor.
- FIG. 5 is an example of an ideal waveform outputted by the PLL of FIG. 4 .
- FIG. 6 shows the relative positioning of the ideal waveform of FIG. 5 showing how the pulses are displaced as a result of the jitter.
- FIG. 7 illustrates two examples of the ideal waveform being measured, wherein the dotted lines indicate points at which the waveform is being sampled.
- FIGS. 8-11 illustrate a data summary of the jittering waveform used to construct Table 1 using the number of high measurements, the number of samples given and the probability of the measurements being at high in order to calculate the jitter based on the edge locations of the ideal versus the jittering waveform.
- FIGS. 12A-12B show two waveforms, respectively sampled at 10 points illustrating transitions from a low to a high in the absence and presence of jitter, i.e., in an ideal and a jittering waveform.
- FIGS. 13-14 respectively show a waveform spanning over 1 million periods ( FIG. 13 ), and the same waveform represented as 1 million individual periods ( FIG. 14 ).
- FIG. 15 is a chart plotting the number of highs vs. measuring points taken at 10 picosecond intervals for 1 million periods sampled at each position, and a second plot superimposed thereon showing the distribution of the jitter from multiple waveforms.
- the invention provides a solution to the above problems by way of a novel method for measuring the jitter and assessing its effect.
- the ensuing analysis and evaluation will be described using for illustrative purposes only, a Teradyne tester J973.
- the concept applies to other test platforms besides the Teradyne tester and other waveforms besides PLL clock signals.
- FIG. 2 The basic flow chart representing the preferred embodiment of the present invention is illustrated in FIG. 2 . Shown are the actual steps to perform the necessary measurements. Alongside with the step embodying the present invention will also be shown accompanying examples to provide a proper understanding of what happens at the various steps.
- phase locked loop (PLL) circuit will be used. The measurement of jitter will be performed on the tester, as previously stated.
- the tester is used primarily to probe the chip and measure the output of the PLL integral to a microprocessor.
- the tester is configured so that it takes measurements at any point within the period and handles any voltage at a high or low value.
- the tester is preferably programmed such that for a 1.2 volt PLL waveform any voltage above 0.6 volts (as the high value), and below 0.6 volts (as a low value) will be measured.
- the tester is also programmed to measure any point within a period, preferably with a 10 ps resolution. It is further necessary that the microprocessor be powered and fully operational and that an output waveform be generated by the PLL.
- a measurement point is initially set (Step 101 ). It provides a reference that pinpoints the location within the period at which the measurement points are to be taken. The tester is set to take measurements anywhere within the period. In the first occurrence through the flow, this step sets Measurement Point 1 (see FIG. 3 ).
- Step 102 the tester samples the waveform at the location specified in Step 101 by way of hardware that is configured to take the measurement at a precise location within the period, and at a threshold specified to differentiate between a low and high value. This threshold should approximately be one-half the maximum voltage of the waveform and must be constant throughout the duration of the jitter measurement.
- Step 103 the measured value is checked. Therein, it is determined whether the value measured is above or below the threshold specified in Step 102 . If it is above the threshold, it is labeled a high. If it is below, it is labeled a low. During this step, a decision is made. If the waveform is found to be at high, a branch to step 104 takes place. Otherwise, the flow moves to Step 105 , omitting Step 104 .
- Step 104 the total number of high measurements is incremented. Thus far, only the measurement point specified in Step 101 is accounted for. No account is made of any number of highs found at any other measurement point.
- Step 105 a check is made to determine whether all the measurements are accounted for.
- This number represents the total number of the measurements that are to be taken at the point specified in Step 101 .
- the number of measurements may represent the number of periods to be sampled.
- a total of 1 million periods are sampled. Thus, in this step it is determined whether the 1 million samples have already been taken.
- Step 105 a new decision is made. If the prescribed number of measurements has not yet been completed, the chart returns to Step 102 , taking additional measurements at the same measurement point on subsequent periods. However, if the number of measurements coincides with the number of periods required, a branch to Step 106 takes place.
- Step 106 the measurements are adjusted. Thereat, the number of highs that were accumulated from previous measurements at the Measurement Point specified in Step 101 is determined and adjusted as will be discussed hereinafter with reference to Table 2.
- the total number of measurements corresponds to a number found in the “Probability of a High” column in Table 2.
- the adjustment provides an equivalent number in the “Jitter” column. This number is derived by taking the difference of the current measurement and subtracting thereof the preceding measurement. For instance, if the total for the present measurement point is X and the preceding measurement point has a number of highs is Y, then the adjusted measurement is X-Y.
- Step 107 the adjusted measurement (X-Y) from Step 106 is stored in an array.
- the actual measurement X from Step 106 is temporarily saved so that it can be used to adjust the next number. It is this adjusted value X-Y that is used to calculate the jitter.
- Step 108 a decision branch determines whether additional measurement points are necessary. For instance, and with reference to FIG. 3 it is shown that 250 measurement points are taken across each period. Accordingly, in Step 108 it is determined whether measurement point 250 has been reached. If the answer is YES, the process comes to an END. Otherwise, a branch to Step 109 takes place and the process continues with additional measurements taken. Upon reaching END, the data is stored in the array to be used for subsequent data analysis.
- Step 109 the process returns to the beginning of the process, taking measurements at a new location, i.e., by incrementing the measurement point within the period.
- Measurement Point 2 a new set of measurements is taken at Measurement Point 2 . This step simply determines the next location where measurements within the period are to be taken. Then, the process returns to step 101 where this value is transferred to the tester ( FIG. 4 ) and the waveform is measured.
- the jitter is defined as a deviation in the waveform pulse length or the phase from an ideal waveform.
- an ideal waveform is shown with reference to FIG. 5 .
- the period will always have the same length, the same applying also to the edge placement.
- the waveform shown is preferably used for comparison to the waveforms outputted by the PLL.
- a reference point T 0 is labeled in each period thereof. This point is preferably selected to coincide in each period with the transition from low to high.
- T 0 when referenced, is intended to describe the location of the transition point in an ideal waveform.
- the transition point will occur at some point other than T 0 .
- the jitter of the non-ideal waveform is determined by the distance of the transition point from T 0 within the same period.
- Jitter causes a lateral displacement of the edge of the waveform. It is caused by a change in the period or simply a phase shift. In either case, the edge placement of a jittering waveform differs from the edge placement of the ideal waveform, as seen with reference to FIG. 6 .
- FIG. 6 Therein is shown an ideal waveform at the top portion of the figure and two pulses below, i.e., pulses A and B.
- the pulses display different kinds of jitter. In pulse A, the rising edge matches the ideal waveform but the falling edge is delayed. In pulse B, both the rising and falling edges are delayed. Either edge of the pulse moves in either direction when the waveform jitters. It is this movement that is measured.
- the present measurement technique involves sampling the waveform at various points. It is assumed for illustrative purposes, that only the high or low values are measured when sampled and further that the transition from high to low or low to high is always instantaneous. No measurement is to be performed at some unknown middle transition when it switches from high to low or vice versa. For the ideal waveform, this implies that as long as the same frequency is sampled as the waveform's, the same result will always be obtained.
- FIG. 7 illustrates two examples of the ideal waveform being measured.
- the dotted lines indicate the point(s) at which the waveform is sampled.
- the arrow(s) below and the letters “H” or “L” indicate if the result at that point is High (H) or Low (L).
- the solid vertical lines show the boundaries of each period.
- FIG. 7A the waveform is sampled when the waveform is at low.
- FIG. 7B the waveform sampled is always high. Note that for FIG. 7A each subsequent period is sampled at the same relative location within the period. The same applies to FIG. 7B .
- FIG. 10 compares the ideal waveform to the jittering waveform, with both measured at the same points.
- the values are all shown to be at low.
- FIG. 10B the measurement is not always at low even when sampled at the same position as in FIG. 10A .
- Periods 2 , 3 , and 4 are at high when measured, as a result of the jitter.
- jitter in the jittering waveform is detected when the measurement is taken.
- a measurement at the same location in a period taken across multiple periods may be advantageously used to describe the probability of the waveform being on one side or the other of the sample point.
- a measurement at the same location in a period taken across multiple periods may be advantageously used to describe the probability of the waveform being on one side or the other of the sample point.
- FIG. 8 the waveform is measured when it is always at low.
- the ideal waveform in FIG. 8A and the jittering waveform in FIG. 8B yield the same result.
- Periods 1 through 5 when measured are identical. This is not the case in FIG. 9 , where the measurements differ. While FIG. 9A shows the ideal waveform always measuring at low, FIG. 9B shows that period 3 measures at high.
- FIG. 10 shows similar results.
- the ideal waveform is always low even though it is substantially near to the transition point.
- FIG. 10B high values are measured in periods 2 , 3 , and 4 .
- FIG. 11 the boundary of the jitter has passed. Both FIGS., 11 A and 11 B, show that every measurement remains at high.
- FIGS. 8B and 11B For the measurements illustrated in FIGS. 8B and 11B in which the jittering waveform is always depicted at high or at low, there is shown the minimum and maximum jitter.
- FIGS. 9B and 10B The middle two, FIGS. 9B and 10B , are within the boundaries of the jitter and the values measured are used subsequently for further analysis.
- FIG. 8b 0% (0%-0%) 0% FIG. 9b 20% (20%-0%) 20% FIG. 10b 60% (60%-20%) 40% FIG. 11b 100% (100%-60%) 40%
- the number of high measurements divided by the number of samples gives the probability of the measurement being at high. This probability is related to the jitter even though it is not the actual jitter.
- the jitter is calculated by taking the difference in the edge locations of the ideal versus the jittering waveform. The distance that the edge moves represents the actual jitter.
- FIGS. 12A and 12B there is shown the two waveforms, respectively in FIGS. 12A and 12B , with the waveforms sampled at 10 points. Between points 3 and 4 in FIG. 12A , a transition from a low to a high takes place. In FIG. 12B , the transition from low to high occurs between points 7 and 8 .
- FIGS. 12A and 12B show the same waveform showing transitions at point 4 in FIG. 12A , and at point 8 in FIG. 12B .
- the difference between the positions of the two points represents the jitter.
- each measurement point in FIG. 12 is 0.1 second apart
- point 4 in FIG. 12A and point 8 in FIG. 12B are 4 points or 4 ⁇ 0.1 sec apart.
- the chart is revised to show the actual jitter.
- the second column represents the new value showing the actual jitter. It is obtained by taking column 1 and subtracting from each value the preceding value. For example, considering the probability of a high from rows 2 and 3 in Table 2, the resulting values are 20% and 60%, respectively. Subtracting 20 from 60 results in 40%, which is the value that is to be placed in the jitter column in the third row. 40% in the jitter column indicates that 40% of the edges fall uniquely into the measurement bracket. These are the edges or transition points of the waveforms.
- FIG. 13 shows a waveform for 1 million periods. This number of periods has been shown empirically and is deemed to be a suitable number for accurate measurement without incurring in an excessive measurement time.
- FIG. 14 the same 1 million periods are shown in a different format. All the waveforms are identical. Now, assuming that jitter is detected in the waveform in FIG. 13 . The result, when displayed in the same format as in FIG. 14 , is shown in FIG. 3 , wherein one waveform is measured over 1 million periods. In each period, the edge of the wave is at a different location.
- the measurement points are labeled across the bottom of FIG. 3 .
- Measurement Points 1 through 250 There are 250 measurements taken across each period and labeled Measurement Points 1 through 250 .
- Three regions are also labeled.
- Region 1 shows the area where none of the waveforms are at high. Measurement points 1 through 10 are in this region where they are always at low across the one million periods.
- Region 2 the waveforms are sometimes at high and sometimes at low.
- Region 3 the area where all of the waveforms measure at high has been reached.
- the significant region is Region 2 which is where the jitter exists.
- the left and right boundaries of Region 2 are respectively the minimum and the maximum jitter locations. All of the low to high transitions of the waveforms happen within Region 2 .
- FIG. 15 depicting a chart plotting the number of highs measured versus measuring points taken at 10 picosecond intervals for 1 million periods sampled at each position
- the X axis shows the measurement position from 1 to 250 with each position taken at 10 picoseconds intervals.
- the Y axis indicates the number of times the value measures a high at that position.
- Measurement Point 1 is located within the period.
- One million periods are sampled at that same position. At each sample point it is determined whether the waveform is at low or at high.
- the waveform is at high, it is added to the total number of highs measured. After 1 million periods, at Measurement Point 1 no high value has yet been measured. Thus, the total is 0. The Y axis in FIG. 15 shows that at point 1 , there are 0 highs being measured. As one proceeds through measurement points 2 , 3 , 4 , still no high values are detected across 1 million cycles. These measurement points form part of Region 1 . Finally, at approximately Measurement Point 100 , one begins to find a high value. This becomes the left boundary of what is labeled Region 2 . As one continues to move to the right, more and more periods are found to be at high at each particular measurement point.
- Measurement Point 125 On the X axis, it is determined that for Measurement Point 125 on the ascending line, “Highs Measured” corresponds roughly to 500,000 on the Y axis, “Number of Highs Measured.” This indicates that at Measurement Point 125 a high value is measured approximately 50% of the time, or 500,000 out of 1,000,000 samples. As one proceeds across the X axis towards 156 , the number of measured highs approaches 1,000,000. This is the point where measurements are taken over 1,000,000 periods and finding every one to be at high. This is the boundary of Region 3 . One will never measure more than 1,000,000 since it is a sampling of 1,000,000 periods, and so the graph is limited at the top. Once a stable 1 million reading has been taken the far side of the jitter has been reached.
- N is the sample size, or number of values.
- the above formula must be adjusted slightly. For each Measurement Point, one million samples are preferably taken, thus weighting each Measurement Point.
- the value X in the standard formula is replaced by (MP X times J X ) Similarly, the number of samples in the denominator needs to be adjusted. It is not 250, the number of measurement points, but instead the total number of highs measured.
- the new formula is shown below.
- T 0 was defined to be the mean value of the plurality of measurements, for the discussion that follows hereinafter, calculation of the mean will be omitted, and an estimate of its location places it at Measurement Point 125 . Further analyzing FIG. 15 , recalling that each measurement point stands 10 picoseconds apart, at Measurement Point 125 one is positioned at 125 ⁇ 10, or 1250 picoseconds into the period. One can then approximate the extent of the jitter. Region 2 in FIG. 15 begins at measurement point 100 , ending at measurement point 156 (both approximations).
- the minimum jitter in the period is at point 100 , i.e., 1000 picoseconds into the period, and the maximum jitter is 1560 picoseconds into the period.
- the total jitter is 1000-1560, or 560 picoseconds wide. (Note that minimum and maximum refer to the first and last locations within a period wherein a transition is found).
- the jitter at any particular measurement point may be determined by calculating the difference of its location in time from that of T 0 , as previously discussed.
- the next piece of information that can be calculated is the standard deviation.
- the numbers calculated must then be correlated to the hardware being tested. After testing multiple chips a correlation between good or bad chips and a certain level of jitter is found and the tester is programmed to sort out chips as good or bad depending on the level of jitter. These criteria are determined from real data and vary for each application of the present invention. It has been found that the standard deviation and the total (or peak) jitter are most useful in evaluating the chips tested.
- the tester is known to include a test pattern generator which contains the desired states of the various pins for the duration of the test, and a timing generator which takes the states of the pattern generator and places them precisely within the period, either for inputting data to the chip, or for reading values from the chip.
- the tester first initializes the chip and configures the PLL to run at the desired frequency. Then, the measurement circuitry reads the values in each period at a predetermined location ( FIG. 2 , Step 101 ).
- the tester cycles the chip continuously for a number of cycles to read one set of measurements (Steps 102 through 105 ). In the present example, 1 million cycles were chosen.
- the tester measures the pass and fails based on a comparison between the expected output of the chip and an actual output of the chip.
- the tester was programmed to a low output.
- the output of the PLL measured a high at the measured point it was labeled as a “fail.”
- These “fails” are in essence the high values collected throughout the test.
- the tester is programmed to detect a high, or fail, after the level of the PLL waveform passes a given threshold, e.g., 0.6 volts, or one-half the 1.2 volt peak-to-peak signal.
- the tester analyzes the collected data to determine how many highs there are and that data is adjusted to find the unique edges (Step 106 ). This measurement is saved in the tester memory in an array and the test proceeds to the next measurement point. At the second measurement point, it is not necessary to reinitialize the chip, simply to continue the measurements as before, reading 1 million values and storing them in the memory. This process continues for as many measurement points as necessary until END is reached.
- the tester determines the statistical values, the mean, minimum, maximum, standard deviation, and the like. These are calculated by the tester code, although other calculations can be programmed as well. The resulting values may also be stored in an off-tester database for analysis for future comparison to other chips. The values are then taken by the tester and compared to predetermined limits to determine if the chip is good or bad. In some cases, the standard deviation is used as a sorting criterion, in others the minimum or maximum, or the total jitter. The PLL may also be run at multiple frequencies with different configurations and those results compared. Regardless of the number of criteria, the tester compares its calculated values and determines sorting the chips accordingly. It is also possible to sort chips according to their jitter, rather than simply distinguishing as good or bad. Chips of like jitter may be grouped into different categories, allowing the criteria used to vary widely based on the specific application to which the method was applied.
Landscapes
- Physics & Mathematics (AREA)
- Nonlinear Science (AREA)
- Engineering & Computer Science (AREA)
- General Engineering & Computer Science (AREA)
- General Physics & Mathematics (AREA)
- Dc Digital Transmission (AREA)
Abstract
Description
TABLE 1 | |||
High/Total | Probability | ||
FIG. 8b | H = 0 times | L = 5 |
0/5 = | 0% |
FIG. 9b | H = 1 time | L = 4 |
1/5 = | 20% |
FIG. 10b | H = 3 times | L = 2 |
3/5 = | 60% |
FIG. 11b | H = 5 times | L = 0 |
5/5 = | 100% |
TABLE 2 | ||||
Probability of High | Jitter | |||
FIG. |
0% | (0%-0%) | 0% | ||
FIG. 9b | 20% | (20%-0%) | 20% | ||
FIG. 10b | 60% | (60%-20%) | 40% | ||
FIG. |
100% | (100%-60%) | 40% | ||
Measurement Point | Number of Unique Highs (Jitter) | ||
MP1 | J1 | ||
MP2 | J2 | ||
MP3 | J3 | ||
MPx | Jx | ||
Minimum jitter | 1000 ps | ||
Maximum jitter | 1560 ps | ||
Total jitter | 560 ps | ||
In the case once again X is replaced by (MPX times JX) and N with the sum of J values. The resulting equation is shown below.
-
- 1) Measuring the jitter on repetitive signals such as clock signals by using existing testers;
- 2) Eliminating the need for external instrumentation and associated cost,
- 3) Quantitatively analyzing the jitter; and
- 4) Easily sorting chips as good or bad based on the results of the jitter measurement.
Claims (20)
Priority Applications (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US11/327,818 US7277805B2 (en) | 2006-01-06 | 2006-01-06 | Jitter measurements for repetitive clock signals |
Applications Claiming Priority (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US11/327,818 US7277805B2 (en) | 2006-01-06 | 2006-01-06 | Jitter measurements for repetitive clock signals |
Publications (2)
Publication Number | Publication Date |
---|---|
US20070162240A1 US20070162240A1 (en) | 2007-07-12 |
US7277805B2 true US7277805B2 (en) | 2007-10-02 |
Family
ID=38233772
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US11/327,818 Active - Reinstated 2026-01-14 US7277805B2 (en) | 2006-01-06 | 2006-01-06 | Jitter measurements for repetitive clock signals |
Country Status (1)
Country | Link |
---|---|
US (1) | US7277805B2 (en) |
Cited By (1)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20090243674A1 (en) * | 2008-03-31 | 2009-10-01 | Kai Di Feng | Fractional-N Phased-Lock-Loop (PLL) System |
Families Citing this family (4)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JP4763562B2 (en) * | 2006-09-20 | 2011-08-31 | 富士通株式会社 | Delay failure analysis method and apparatus |
US7991046B2 (en) * | 2007-05-18 | 2011-08-02 | Teradyne, Inc. | Calibrating jitter |
US8239432B2 (en) * | 2007-10-05 | 2012-08-07 | Micron Technology, Inc. | Incorporating noise and/or jitter into waveform generation |
CN111190089B (en) * | 2018-11-14 | 2022-01-11 | 长鑫存储技术有限公司 | Method and device for determining jitter time, storage medium and electronic equipment |
Citations (6)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JP2002025194A (en) * | 2000-07-10 | 2002-01-25 | Sanyo Electric Co Ltd | Recording waveform measuring instrument for digital signal recording medium |
US20040044488A1 (en) * | 2002-08-30 | 2004-03-04 | Mitsubishi Denki Kabushiki Kaisha | Jitter measurement circuit for measuring jitter of measurement target signal on the basis of sampling data string obtained by using ideal cyclic signal |
US20060184332A1 (en) * | 2005-02-11 | 2006-08-17 | Advantest Corporation | Test apparatus and test method |
US20060285584A1 (en) * | 2005-06-16 | 2006-12-21 | International Business Machines Corporation | Jitter generator to simulate a closed data eye |
US7158899B2 (en) * | 2003-09-25 | 2007-01-02 | Logicvision, Inc. | Circuit and method for measuring jitter of high speed signals |
US20070118316A1 (en) * | 2005-11-10 | 2007-05-24 | Teradyne, Inc. | Determining frequency components of jitter |
-
2006
- 2006-01-06 US US11/327,818 patent/US7277805B2/en active Active - Reinstated
Patent Citations (6)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JP2002025194A (en) * | 2000-07-10 | 2002-01-25 | Sanyo Electric Co Ltd | Recording waveform measuring instrument for digital signal recording medium |
US20040044488A1 (en) * | 2002-08-30 | 2004-03-04 | Mitsubishi Denki Kabushiki Kaisha | Jitter measurement circuit for measuring jitter of measurement target signal on the basis of sampling data string obtained by using ideal cyclic signal |
US7158899B2 (en) * | 2003-09-25 | 2007-01-02 | Logicvision, Inc. | Circuit and method for measuring jitter of high speed signals |
US20060184332A1 (en) * | 2005-02-11 | 2006-08-17 | Advantest Corporation | Test apparatus and test method |
US20060285584A1 (en) * | 2005-06-16 | 2006-12-21 | International Business Machines Corporation | Jitter generator to simulate a closed data eye |
US20070118316A1 (en) * | 2005-11-10 | 2007-05-24 | Teradyne, Inc. | Determining frequency components of jitter |
Cited By (2)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20090243674A1 (en) * | 2008-03-31 | 2009-10-01 | Kai Di Feng | Fractional-N Phased-Lock-Loop (PLL) System |
US7750697B2 (en) * | 2008-03-31 | 2010-07-06 | International Business Machines Corporation | Fractional-N phased-lock-loop (PLL) system |
Also Published As
Publication number | Publication date |
---|---|
US20070162240A1 (en) | 2007-07-12 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US7286947B1 (en) | Method and apparatus for determining jitter and pulse width from clock signal comparisons | |
US6661266B1 (en) | All digital built-in self-test circuit for phase-locked loops | |
EP1051631B1 (en) | Method and apparatus for jitter analysis | |
CN101578527B (en) | Method and apparatus for on-chip phase error measurement to determine jitter in phase-locked loops | |
EP1582882A2 (en) | Method of measuring duty cycle | |
US7277805B2 (en) | Jitter measurements for repetitive clock signals | |
CN1342293A (en) | Method and apparatus for analyzing measurements | |
US7930120B2 (en) | System and circuit for determining data signal jitter via asynchronous sampling | |
US7668235B2 (en) | Jitter measurement algorithm using locally in-order strobes | |
US8619935B2 (en) | Methods and structure for on-chip clock jitter testing and analysis | |
US7792649B2 (en) | System and circuit for constructing a synchronous signal diagram from asynchronously sampled data | |
US20050286627A1 (en) | System and method of obtaining random jitter estimates from measured signal data | |
EP1148340B1 (en) | All digital built-in self-test circuit for phase-locked loops | |
US8456195B2 (en) | System and method for on-chip jitter and duty cycle measurement | |
US6693416B2 (en) | Method and device for measuring the phase shift between a periodic signal and an output signal at an output of an electronic component | |
US20060156150A1 (en) | Apparatus and method for test, characterization, and calibration of microprocessor-based and digital signal processor-based integrated circuit digital delay lines | |
Rettig et al. | Picosecond time interval measurements | |
US6590509B2 (en) | Data recovery through event based equivalent time sampling | |
US20030219086A1 (en) | Jitter identification using a wide bandwidth oscilloscope | |
Lee et al. | Self-Sufficient Clock Jitter Measurement Methodology Using Dithering-Based Calibration | |
US10686450B2 (en) | Test and characterization of an embedded PLL in an SOC during startup | |
Riley | A test suite for the calculation of time domain frequency stability | |
US20030101010A1 (en) | Low distortion frequency tracking technique | |
CN114740259A (en) | System and method for testing oscillation frequency of rapid oscillator | |
de la Rosa et al. | FREQUENCY CALIBRATIONS WITH CONVENTIONAL TIME INTERVAL COUNTERS VIA GPS TRACEABILITY |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
AS | Assignment |
Owner name: INTERNATIONAL BUSINESS MACHINES CORPORATION, NEW Y Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:FOSTER, SAMUEL A.;MOTIKA, FRANCO;REEL/FRAME:017616/0390;SIGNING DATES FROM 20051206 TO 20060131 |
|
FEPP | Fee payment procedure |
Free format text: PAYOR NUMBER ASSIGNED (ORIGINAL EVENT CODE: ASPN); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY |
|
STCF | Information on status: patent grant |
Free format text: PATENTED CASE |
|
REMI | Maintenance fee reminder mailed | ||
FPAY | Fee payment |
Year of fee payment: 4 |
|
SULP | Surcharge for late payment | ||
AS | Assignment |
Owner name: GOOGLE INC., CALIFORNIA Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:INTERNATIONAL BUSINESS MACHINES CORPORATION;REEL/FRAME:026664/0866 Effective date: 20110503 |
|
FPAY | Fee payment |
Year of fee payment: 8 |
|
AS | Assignment |
Owner name: GOOGLE LLC, CALIFORNIA Free format text: CHANGE OF NAME;ASSIGNOR:GOOGLE INC.;REEL/FRAME:044127/0735 Effective date: 20170929 |
|
FEPP | Fee payment procedure |
Free format text: MAINTENANCE FEE REMINDER MAILED (ORIGINAL EVENT CODE: REM.); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY |
|
LAPS | Lapse for failure to pay maintenance fees |
Free format text: PATENT EXPIRED FOR FAILURE TO PAY MAINTENANCE FEES (ORIGINAL EVENT CODE: EXP.); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY |
|
STCH | Information on status: patent discontinuation |
Free format text: PATENT EXPIRED DUE TO NONPAYMENT OF MAINTENANCE FEES UNDER 37 CFR 1.362 |
|
FP | Lapsed due to failure to pay maintenance fee |
Effective date: 20191002 |
|
PRDP | Patent reinstated due to the acceptance of a late maintenance fee |
Effective date: 20200610 |
|
FEPP | Fee payment procedure |
Free format text: PETITION RELATED TO MAINTENANCE FEES FILED (ORIGINAL EVENT CODE: PMFP); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY Free format text: PETITION RELATED TO MAINTENANCE FEES GRANTED (ORIGINAL EVENT CODE: PMFG); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY Free format text: SURCHARGE, PETITION TO ACCEPT PYMT AFTER EXP, UNINTENTIONAL (ORIGINAL EVENT CODE: M1558); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY |
|
MAFP | Maintenance fee payment |
Free format text: PAYMENT OF MAINTENANCE FEE, 12TH YEAR, LARGE ENTITY (ORIGINAL EVENT CODE: M1553); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY Year of fee payment: 12 |
|
STCF | Information on status: patent grant |
Free format text: PATENTED CASE |