US7158631B2 - Efficient echo cancellation techniques - Google Patents
Efficient echo cancellation techniques Download PDFInfo
- Publication number
- US7158631B2 US7158631B2 US10/284,724 US28472402A US7158631B2 US 7158631 B2 US7158631 B2 US 7158631B2 US 28472402 A US28472402 A US 28472402A US 7158631 B2 US7158631 B2 US 7158631B2
- Authority
- US
- United States
- Prior art keywords
- echo cancellation
- tail
- cancellation signal
- signal
- phase
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Expired - Lifetime, expires
Links
Images
Classifications
-
- H—ELECTRICITY
- H04—ELECTRIC COMMUNICATION TECHNIQUE
- H04B—TRANSMISSION
- H04B3/00—Line transmission systems
- H04B3/02—Details
- H04B3/20—Reducing echo effects or singing; Opening or closing transmitting path; Conditioning for transmission in one direction or the other
- H04B3/23—Reducing echo effects or singing; Opening or closing transmitting path; Conditioning for transmission in one direction or the other using a replica of transmitted signal in the time domain, e.g. echo cancellers
Definitions
- This invention generally relates to techniques for reducing echo in communication systems.
- FIG. 1A depicts a plot of noise resulting from an impulse signal.
- the noise signal shown in FIG. 1A includes “body” and “tail” portions.
- FIG. 1B depicts in block diagram format a prior art echo canceller.
- the echo canceller may include echo canceller 110 (EC 0 ) and echo canceller (EC 1 ) 120 .
- the echo canceller may reduce echo in a received signal for echo arising from a transmitted signal (the transmitted signal is depicted as s(nT)).
- EC 0 110 may reduce body and tail echo in a received signal (the received signal is depicted as r(nT)), where the echo arises in part from the transmitted signal s(nT).
- Signal x(nT) may represent an echo reduced version of the signal from the remote transceiver for phases of nT.
- EC 1 120 may reduce body and tail echo in a received signal (the received signal is depicted as r(nT+T/2)), where the echo arises in part from the transmitted signal s(nT).
- Signal x(nT+T/2) represents an echo reduced version of the signal from the remote transceiver for phases of nT+T/2.
- EC 0 110 and EC 1 120 may be implemented as finite impulse response (FIR) filters.
- the number of filter taps utilized by FIR filters may correlate to the duration of echo.
- echo canceller devices there is typically a correlation between utilized silicon die area and number of filter taps. It is desirable to minimize utilized silicon die area without reducing the duration of echo cancelled.
- FIG. 1A depicts a plot of a combination of “body” and “tail” components of noise resulting from an impulse signal.
- FIG. 1B depicts in block diagram format a prior art echo canceller.
- FIGS. 2A and 2B depict in block diagram form example systems in which some embodiments of the present invention may be used.
- FIG. 3A depicts in block diagram form an echo canceller, in accordance embodiment of the present invention.
- FIG. 3B depicts in block diagram form an echo canceller, in accordance with embodiment of the present invention.
- FIG. 2A depicts in block diagram form an example of a system 200 in which some embodiments of the present invention may be used.
- system 200 may be a digital subscriber line (DSL) modem.
- DSL digital subscriber line
- Scrambler/encoder/modulator 210 may perform scrambling, modulation, and/or 2B1Q encoding on a signal to be transmitted to a far-end modem (e.g., a far-end DSL modem) and provide the processed signal to coder/filter 220 and echo canceller 300 .
- a far-end modem e.g., a far-end DSL modem
- Coder/filter 220 may for example perform digital-to-analog conversion, filtering, and/or rate conversion operations. Coder/filter 220 may provide the processed signal to signal gate 230 . Signal gate 230 may transmit the processed signal from coder/filter 220 . Further, signal gate 230 may provide signals from a far-end modem to front end device 240 . Signal gate 230 may transmit and receive signals to and from a far-end modem using, for example, a twisted pair telephone line, an antenna, coaxial and/or parallel cable.
- Front end device 240 may perform analog-to-digital conversion, rate conversion, and/or filtering on the signals received from a far-end modem.
- received signal 242 may refer to a signal provided by front end device 240 to echo canceller 300 .
- Received signal 242 may include signals received from a far-end modem as well as noise.
- Echo canceller 300 may reduce echo-related noise in received signal 242 .
- Echo canceller 300 may provide an echo reduced version of received signal 242 to decoder 250 (such echo reduced version of received signal 242 is depicted as echo reduced signal 248 ).
- Decoder 250 may perform decision feedback equalization, 2B1Q decoding and/or descrambling on echo reduced signal 248 .
- echo canceller 300 may be used to reduce echo tail by other modems such as ITU V.90 compliant modems, voice band modems, duplex modems, wireless modems, or other devices in which echo may arise.
- modems such as ITU V.90 compliant modems, voice band modems, duplex modems, wireless modems, or other devices in which echo may arise.
- System 200 can be coupled for use with a personal computer (PC).
- FIG. 2B depicts an example system showing a system 200 and PC 290 .
- PC 290 may include a central processing unit (CPU) 292 , input/output (I/O) interface device 294 , and memory 296 .
- System 200 may communicate with interface device 294 using a coaxial, parallel, serial cable, or wireless connection and utilize the Peripheral Component Interconnect (PCI), Universal Serial Bus (USB), Ethernet (IEEE 802.3), IEEE 1394, and/or other communications standards.
- PCI Peripheral Component Interconnect
- USB Universal Serial Bus
- Ethernet IEEE 802.3
- IEEE 1394 and/or other communications standards.
- FIG. 3A depicts in block diagram form an echo canceller 300 A, in accordance with an embodiment of the present invention.
- Echo canceller 300 A may include a first body echo canceller (EC 0 ′′) 310 , tail echo canceller (ECb) 320 , second body echo canceller (EC 1 ′′) 330 , interpolators 340 A and 340 B, and summers 350 A and 350 B.
- Echo canceller 300 A may be implemented, in whole or in part, as software executed by a digital signal processor or a central processing unit (CPU) for example as used by a modem or personal computer.
- Echo canceller 300 A may be implemented, in whole or in part, as firmware, an application specific integrated circuit (ASIC), and/or a field programmable gate array (FPGA).
- ASIC application specific integrated circuit
- FPGA field programmable gate array
- EC 0 ′′ 310 and EC 1 ′′ 330 may generate respective body echo cancellation signals 360 A and 360 B to reduce body noise in a received signal (e.g., received signal 242 ).
- Echo cancellation signals 360 A and 360 B may have respective phases of kT and kT+T/2, where T is the symbol interval and k is an integer from 0 to infinity.
- transmit signal 215 may introduce echo noise into received signal 242 .
- Body echo cancellation signals 360 A and 360 B may remove from received signal 242 echo body noise attributable to transmit signal 215 .
- EC 0 ′′ 310 and EC 1 ′′ 330 may be implemented as adaptive multiple tap digital finite impulse response (FIR) filters.
- FIR digital finite impulse response
- Proakis, “Digital Signal Processing”, Macmillan, 2 nd Ed. (1992) describes several implementation schemes for implementing an FIR filter.
- a Z-transform of such N-tap FIR filter may be described as:
- EC 0 ′′ 310 and EC 1 ′′ 330 may determine tap coefficients (e.g., h(k)) during half-duplex mode (e.g., when only the modem that uses echo canceller 300 A is scheduled to transmit signals).
- tap coefficients e.g., h(k)
- ITU-T G.991.2 G.shdsl
- ECO′′ 310 and EC 1 ′′ 330 may determine tap coefficients adaptively.
- the number of taps in EC 0 ′′ 310 and EC 1 ′′ 330 may correlate to a sampling time of echo. For example, when EC 0 ′′ 310 and EC 1 ′′ 330 sample only abody portion of echo, the number of taps utilized by EC 0 ′′ 310 and EC 1 ′′ 330 may correlate to a duration of echo body.
- ECb 320 may generate tail echo cancellation signal 365 to reduce tail noise among received signal 242 .
- tail echo cancellation signal 365 may reduce echo tail noise attributable to transmit signal 215 from received signal 242 .
- ECb 320 may generate tail echo cancellation signal 365 having phases of kT+T/X, where T/X may be between T and T/2.
- X may be 4 (although other values of X may be used).
- sample phases of tail echo cancellation signal 365 may be between the sample phases of body echo cancellation signals 360 A and 360 B.
- ECb 320 may provide a tail echo cancellation signal 365 (having phases of kT + T/X) to interpolators 340A and 340B.
- Interpolator 340A may perform linear interpolations based upon tail echo cancellation signal 365 to determine and output a tail echo cancellation signal 370 A having phases of kT.
- Interpolator 340 B may perform linear interpolations to determine and output a tail echo cancellation signal 370 B having phases of kT + T/2.
- interpolators 340 A and 340 B may use the following relationship to determine respective tail echo cancellation signals 370 A and 370 B: Sample(x)*W +sample(x+1)*(1 ⁇ W) where
- interpolator 340 A variable W may be 0.25 although other values may be chosen.
- variable W may be 0.75 although other values may be chosen.
- interpolators 340 A and 340 B may be implemented as linear FIR filters each having two or more taps although other linear averaging devices may be used.
- Interpolator 340 A may provide tail echo cancellation signal 370 A to summer 350 A.
- Interpolator 340 B may provide tail echo cancellation signal 370 B to summer 350 B.
- EC 0 ′′ 310 and EC 1 ′′ 330 may delay output of body echo cancellation signals 360 A and 360 B to respective summers 350 A and 350 B so that, in the time domain, body echo cancellation signals 360 A and 360 B are applied to the received signal 242 to cancel body echo noise attributable to the related portion of transmit signal 215 .
- interpolators 340 A and 340 B may delay output of respective tail echo cancellation signals 370 A and 370 B to respective summers 350 A and 350 B so that, in the time domain, tail echo cancellation signals 370 A and 370 B are applied to the received signal 242 to cancel tail echo noise attributable to the related portion of transmit signal 215 .
- summer 350 A may (1) subtract body echo cancellation signal 360 A and tail echo cancellation signal 370 A from received signal 242 and (2) provide the result as signal 248 A.
- summer 350 B may (1) subtract body echo cancellation signal 360 B and tail echo cancellation signal 370 B from received signal 242 and (2) provide the result as signal 248 B. Signals 248 A and 248 B together combine to form echo reduced signal 248 .
- each of EC 0 110 and EC 1 120 of the echo canceller of FIG. 1B may sample echo for 4 microseconds.
- each of EC 0 ′′ 310 and EC 1 ′′ 330 may sample the body portions of echo (e.g., 1 microsecond) whereas ECb 320 may sample the tail portion of echo (e.g., 3 microseconds).
- echo canceller 300 A may sample echo for 5 microseconds, whereas the echo canceller of FIG. 1B may sample echo for 8 microseconds.
- the number of taps of FIR filters used in the echo canceller of FIG. 1B and echo canceller 300 A may be proportional to the time in which an FIR filter samples echo. Accordingly, the echo canceller 300 A may use less taps than the echo canceller of FIG. 1B . By using less filter taps, echo canceller 300 A may thereby use less die space than the echo canceller described with respect to FIG. 1B .
- FIG. 3B depicts in block diagram form an echo canceller 300 B, in accordance with an embodiment of the present invention.
- Echo canceller 300 B may include a first body echo canceller (EC 0 ′′′) 410 , echo canceller (EC 1 ′′′) 420 , interpolator 430 , and summers 440 A and 440 B.
- Echo canceller 300 B may be implemented, in whole or in part, as software executed by a digital signal processor or a central processing unit (CPU) for example as used by a modem or personal computer.
- Echo canceller 300 B may be implemented, in whole or in part, as firmware, an application specific integrated circuit (ASIC), and/or a field programmable gate array (FPGA).
- ASIC application specific integrated circuit
- FPGA field programmable gate array
- EC 0 ′′′ 410 may generate body echo cancellation signal 415 A to reduce body noise among received signal 242 that may be attributed to transmit signal 215 .
- Body echo cancellation signal 415 A may have phases of kT.
- transmit signal 215 may introduce echo noise into received signal 242 .
- body echo cancellation signal 415 A may remove echo body noise attributable to transmit signal 215 .
- EC 0 ′′′ 410 may be implemented as an adaptive digital multiple tap FIR filter.
- EC 1 ′′′ 420 may generate body echo cancellation signal 415 B and tail echo cancellation signal 416 (each having phases of kT+T/2) to reduce respective body and tail noise in received signal 242 .
- body and tail noise in received signal 242 may be attributable to transmit signal 215 .
- interpolator 430 may determine and provide an interpolated tail echo cancellation signal 435 (having phases of kT) to summer 440 A.
- interpolator 430 may perform linear interpolations based upon tail echo cancellation signal 416 (having phases of kT+T/2) to determine interpolated tail echo cancellation signal 435 having phases of kT.
- Interpolator 430 may be implemented as a two or more tap linear FIR filter although other linear averaging devices may be used.
- interpolator 430 may use the following relationship to determine interpolated tail echo cancellation signal 435 : Sample(x))*W+(sample(x+1)*(1 ⁇ W) where
- ECO′′′ 410 and EC 1 ′′′ 420 may delay output of body echo cancellation signals 415 A and 415 B so that, in the time domain, body echo cancellation signals 415 A and 415 B are applied to the received signal 242 to cancel body noise attributable to a relevant portion of transmit signal 215 .
- EC 1 ′′′ 420 and interpolator 430 may delay output of respective tail echo cancellation signals 416 and interpolated tail echo cancellation signal 435 to respective summers 440 A and 440 B so that, in the time domain, tail echo cancellation signals 416 and interpolated tail echo cancellation signal 435 are applied to the received signal 242 to cancel tail echo noise attributable to a relevant portion of transmit signal 215 .
- summer 440 A may (1) subtract body echo cancellation signal 415 A and tail echo cancellation signal 435 from received signal 242 and (2) provide the result as signal 248 A.
- summer 440 B may (1) subtract body echo cancellation signal 415 B and tail echo cancellation signal 416 from received signal 242 and (2) provide the result as signal 248 B. Signals 248 A and 248 B together combine to form echo reduced signal 248 .
- each of EC 0 110 and EC 1 120 of the echo canceller of FIG. 1B may sample echo for 4 microseconds.
- EC 0 ′′′ 410 may sample the body portions of echo for, e.g., 1 microsecond
- EC 1 ′′′ 420 may sample the body and tail portions of echo for, e.g., 4 microseconds.
- echo canceller 300 B may sample echo for 5 microseconds
- the echo canceller of FIG. 1B may sample echo for 8 microseconds.
- the number of taps of FIR filters used in the echo canceller of FIG. 1B and echo canceller 300 B may be proportional to the time in which an FIR filter samples echo. Accordingly, the echo canceller 300 B may use less taps than the echo canceller of FIG. 1B . By using less filter taps, echo canceller 300 B may thereby use less die space than the canceller described with respect to FIG. 1B .
Landscapes
- Engineering & Computer Science (AREA)
- Computer Networks & Wireless Communication (AREA)
- Signal Processing (AREA)
- Cable Transmission Systems, Equalization Of Radio And Reduction Of Echo (AREA)
Abstract
Description
Sample(x)*W +sample(x+1)*(1−W)
where
-
- Sample(x) is a sample of tail
echo cancellation signal 365; and - Sample(x+1) is a next consecutive sample of tail
echo cancellation signal 365 following sample(x).
- Sample(x) is a sample of tail
Sample(x))*W+(sample(x+1)*(1−W)
where
-
- Sample(x) is a sample of tail
echo cancellation signal 416; and - Sample(x+1) is a next consecutive sample of tail
echo cancellation signal 416 following sample(x).
In some implementations, variable W may be 0.5 although other values may be chosen.
- Sample(x) is a sample of tail
Claims (37)
Priority Applications (1)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| US10/284,724 US7158631B2 (en) | 2002-10-30 | 2002-10-30 | Efficient echo cancellation techniques |
Applications Claiming Priority (1)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| US10/284,724 US7158631B2 (en) | 2002-10-30 | 2002-10-30 | Efficient echo cancellation techniques |
Publications (2)
| Publication Number | Publication Date |
|---|---|
| US20040086133A1 US20040086133A1 (en) | 2004-05-06 |
| US7158631B2 true US7158631B2 (en) | 2007-01-02 |
Family
ID=32174951
Family Applications (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| US10/284,724 Expired - Lifetime US7158631B2 (en) | 2002-10-30 | 2002-10-30 | Efficient echo cancellation techniques |
Country Status (1)
| Country | Link |
|---|---|
| US (1) | US7158631B2 (en) |
Citations (1)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US20030215086A1 (en) * | 2002-05-16 | 2003-11-20 | Cheng-Shing Wu | Methods and systems for providing multi-path echo cancellation |
-
2002
- 2002-10-30 US US10/284,724 patent/US7158631B2/en not_active Expired - Lifetime
Patent Citations (1)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US20030215086A1 (en) * | 2002-05-16 | 2003-11-20 | Cheng-Shing Wu | Methods and systems for providing multi-path echo cancellation |
Also Published As
| Publication number | Publication date |
|---|---|
| US20040086133A1 (en) | 2004-05-06 |
Similar Documents
| Publication | Publication Date | Title |
|---|---|---|
| US5812537A (en) | Echo canceling method and apparatus for data over cellular | |
| Verhoeckx et al. | Digital echo cancellation for baseband data transmission | |
| US8139760B2 (en) | Estimating delay of an echo path in a communication system | |
| CA1194138A (en) | Terminal arrangement for a duplex transmission system | |
| US20030076950A1 (en) | Method and system for filtering a signal and for providing echo cancellation | |
| EP0116968B1 (en) | Adaptive echo canceller | |
| JP2934110B2 (en) | Filter structure | |
| US7068780B1 (en) | Hybrid echo canceller | |
| JPH09130316A (en) | Echo canceler gain tracker for cellular modem | |
| EP1187360B1 (en) | Digital echo canceller | |
| JPS59225626A (en) | Echo canceller device for data transmitter | |
| EP1123582B1 (en) | Arrangement and method for interference cancelling | |
| US6741701B1 (en) | Dual echo canceller and method for increasing dynamic range of a receiver | |
| US7158631B2 (en) | Efficient echo cancellation techniques | |
| US6826279B1 (en) | Base band echo cancellation using laguerre echo estimation | |
| US6856684B1 (en) | Device and method for echo compensation in a two-wire full duplex channel transmission method | |
| TW574791B (en) | Hardware reduction method for digital echo canceller or near-end crosstalk canceller | |
| US6661895B1 (en) | Zero-delay structure for sub-band echo cancellation | |
| US6134570A (en) | Method and apparatus for efficient implementation of a multirate LMS filter | |
| US7200221B2 (en) | Methods and systems for providing multi-path echo cancellation | |
| US7184416B2 (en) | Techniques to cancel echo tail | |
| Ling | Achievable performance and limiting factors of echo cancellation in wireless communications | |
| JP2002232329A (en) | Echo canceller | |
| JPS62271528A (en) | Subscriber line transmission equipment | |
| JP4062050B2 (en) | Data communication device |
Legal Events
| Date | Code | Title | Description |
|---|---|---|---|
| AS | Assignment |
Owner name: INTEL CORPORATION, CALIFORNIA Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:ZENG, HUAIYU;HAN, CHUNMING;REEL/FRAME:013453/0655 Effective date: 20021029 |
|
| STCF | Information on status: patent grant |
Free format text: PATENTED CASE |
|
| FPAY | Fee payment |
Year of fee payment: 4 |
|
| AS | Assignment |
Owner name: MICRON TECHNOLOGY, INC., IDAHO Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:INTEL CORPORATION;REEL/FRAME:030747/0001 Effective date: 20111122 |
|
| FPAY | Fee payment |
Year of fee payment: 8 |
|
| AS | Assignment |
Owner name: U.S. BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT, CALIFORNIA Free format text: SECURITY INTEREST;ASSIGNOR:MICRON TECHNOLOGY, INC.;REEL/FRAME:038669/0001 Effective date: 20160426 Owner name: U.S. BANK NATIONAL ASSOCIATION, AS COLLATERAL AGEN Free format text: SECURITY INTEREST;ASSIGNOR:MICRON TECHNOLOGY, INC.;REEL/FRAME:038669/0001 Effective date: 20160426 |
|
| AS | Assignment |
Owner name: MORGAN STANLEY SENIOR FUNDING, INC., AS COLLATERAL AGENT, MARYLAND Free format text: PATENT SECURITY AGREEMENT;ASSIGNOR:MICRON TECHNOLOGY, INC.;REEL/FRAME:038954/0001 Effective date: 20160426 Owner name: MORGAN STANLEY SENIOR FUNDING, INC., AS COLLATERAL Free format text: PATENT SECURITY AGREEMENT;ASSIGNOR:MICRON TECHNOLOGY, INC.;REEL/FRAME:038954/0001 Effective date: 20160426 |
|
| AS | Assignment |
Owner name: U.S. BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT, CALIFORNIA Free format text: CORRECTIVE ASSIGNMENT TO CORRECT THE REPLACE ERRONEOUSLY FILED PATENT #7358718 WITH THE CORRECT PATENT #7358178 PREVIOUSLY RECORDED ON REEL 038669 FRAME 0001. ASSIGNOR(S) HEREBY CONFIRMS THE SECURITY INTEREST;ASSIGNOR:MICRON TECHNOLOGY, INC.;REEL/FRAME:043079/0001 Effective date: 20160426 Owner name: U.S. BANK NATIONAL ASSOCIATION, AS COLLATERAL AGEN Free format text: CORRECTIVE ASSIGNMENT TO CORRECT THE REPLACE ERRONEOUSLY FILED PATENT #7358718 WITH THE CORRECT PATENT #7358178 PREVIOUSLY RECORDED ON REEL 038669 FRAME 0001. ASSIGNOR(S) HEREBY CONFIRMS THE SECURITY INTEREST;ASSIGNOR:MICRON TECHNOLOGY, INC.;REEL/FRAME:043079/0001 Effective date: 20160426 |
|
| MAFP | Maintenance fee payment |
Free format text: PAYMENT OF MAINTENANCE FEE, 12TH YEAR, LARGE ENTITY (ORIGINAL EVENT CODE: M1553) Year of fee payment: 12 |
|
| AS | Assignment |
Owner name: JPMORGAN CHASE BANK, N.A., AS COLLATERAL AGENT, ILLINOIS Free format text: SECURITY INTEREST;ASSIGNORS:MICRON TECHNOLOGY, INC.;MICRON SEMICONDUCTOR PRODUCTS, INC.;REEL/FRAME:047540/0001 Effective date: 20180703 Owner name: JPMORGAN CHASE BANK, N.A., AS COLLATERAL AGENT, IL Free format text: SECURITY INTEREST;ASSIGNORS:MICRON TECHNOLOGY, INC.;MICRON SEMICONDUCTOR PRODUCTS, INC.;REEL/FRAME:047540/0001 Effective date: 20180703 |
|
| AS | Assignment |
Owner name: MICRON TECHNOLOGY, INC., IDAHO Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:U.S. BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT;REEL/FRAME:047243/0001 Effective date: 20180629 |
|
| AS | Assignment |
Owner name: MICRON TECHNOLOGY, INC., IDAHO Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:MORGAN STANLEY SENIOR FUNDING, INC., AS COLLATERAL AGENT;REEL/FRAME:050937/0001 Effective date: 20190731 |
|
| AS | Assignment |
Owner name: MICRON TECHNOLOGY, INC., IDAHO Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:JPMORGAN CHASE BANK, N.A., AS COLLATERAL AGENT;REEL/FRAME:051028/0001 Effective date: 20190731 Owner name: MICRON SEMICONDUCTOR PRODUCTS, INC., IDAHO Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:JPMORGAN CHASE BANK, N.A., AS COLLATERAL AGENT;REEL/FRAME:051028/0001 Effective date: 20190731 |