US7106608B2 - Priority circuit - Google Patents
Priority circuit Download PDFInfo
- Publication number
- US7106608B2 US7106608B2 US10/936,707 US93670704A US7106608B2 US 7106608 B2 US7106608 B2 US 7106608B2 US 93670704 A US93670704 A US 93670704A US 7106608 B2 US7106608 B2 US 7106608B2
- Authority
- US
- United States
- Prior art keywords
- signal
- priority
- priority circuit
- input
- level
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Expired - Lifetime, expires
Links
Images
Classifications
-
- G—PHYSICS
- G06—COMPUTING OR CALCULATING; COUNTING
- G06F—ELECTRIC DIGITAL DATA PROCESSING
- G06F7/00—Methods or arrangements for processing data by operating upon the order or content of the data handled
- G06F7/74—Selecting or encoding within a word the position of one or more bits having a specified value, e.g. most or least significant one or zero detection, priority encoders
-
- G—PHYSICS
- G06—COMPUTING OR CALCULATING; COUNTING
- G06F—ELECTRIC DIGITAL DATA PROCESSING
- G06F2207/00—Indexing scheme relating to methods or arrangements for processing data by operating upon the order or content of the data handled
- G06F2207/38—Indexing scheme relating to groups G06F7/38 - G06F7/575
- G06F2207/3804—Details
- G06F2207/386—Special constructional features
- G06F2207/3872—Precharge of output to prevent leakage
Definitions
- the present invention relates to a priority circuit (priority encoding circuit) used for obtaining a binary address output by encoding a plurality of identify address signals of a content addressable memory (CAM) or the like in accordance with predetermined priority levels.
- a priority circuit priority encoding circuit used for obtaining a binary address output by encoding a plurality of identify address signals of a content addressable memory (CAM) or the like in accordance with predetermined priority levels.
- FIG. 8 shows a conventional priority circuit that receives three input signals IN 0 , IN 1 and IN 2 and is operated through control in accordance with clocks C 1 , C 2 and C 3 so as to output three binary output signals OUT 0 , OUT 1 and OUT 2 as a result of given priority processing of the input signals.
- This priority circuit has what is called an active L circuit configuration in which when any of the input signals is at H level, a L-level signal is output to an output terminal HIT, which means that the input signals include a H-level signal, and a H-level signal is output to merely an output terminal corresponding to an input terminal with the highest priority level out of the input terminals having received H-level signals.
- the priority level is highest in the lowest portion of the drawing and is lowered toward the upper portion thereof.
- a reference numeral 800 denotes the priority circuit and a reference numeral 801 denotes a priority circuit element included in the priority circuit 800 , and this priority circuit 800 includes three priority circuit elements respectively correspondingly to the three inputs.
- Reference numerals 802 0 , 802 1 and 802 2 denote NMOS transistors for input control, each of which is simultaneously controlled in accordance with the clock signal C 1 input to the gate thereof. Thus, when the clock signal C 1 is at H level, the input signals are transferred to internal nodes Q 0 , Q 1 and Q 2 of the priority circuit.
- reference numerals 804 0 , 804 1 and 804 2 denote PMOS transistors serially connected between H potential and the output terminal HIT.
- the source of the PMOS transistor 804 0 with the highest priority level is connected to the H potential, and the drain of the PMOS transistor 804 2 with the lowest priority level is connected to the output terminal HIT.
- source potential is transferred to its drain when the signal input to its gate is at L level.
- the sources of the PMOS transistors 804 0 , 804 1 and 804 2 are respectively designated as propagating signal nodes P 0 , P 1 and P 2 .
- Reference numerals 803 0 , 803 1 and 803 2 denote NMOS transistors whose sources are grounded and whose drains are connected to the drains of the PMOS transistors 804 0 , 804 1 and 804 2 , respectively.
- the gates of the NMOS transistors 803 0 , 803 1 and 803 2 and the PMOS transistors 804 0 , 804 1 and 804 2 are respectively connected to the nodes Q 0 , Q 1 and Q 2 so as to receive the input signals.
- the NMOS and PMOS transistors are exclusively controlled.
- reference numerals 805 0 , 805 1 and 805 2 denote two-input AND circuits respectively having one input terminals connected to the nodes Q 0 , Q 1 and Q 2 and the other input terminals connected to the sources of the PMOS transistors 804 0 , 804 1 and 804 2 .
- logical products of the inputs are output to the output terminals OUT 0 , OUT 1 and OUT 2 as binary address signals.
- reference numerals 806 0 , 806 1 and 806 2 denote reset circuits. Since the reset circuits included in the respective priority circuit elements have the identical configuration, the configuration of the reset circuit 806 1 alone will be herein described.
- the reset circuit 806 1 includes three NMOS transistors 806 1a , 806 1b and 806 1c . The source and the drain of the NMOS transistor 806 1a are connected between the output terminal OUT 1 and the gate of the NMOS transistor 806 1b , and the NMOS transistors 806 1c and 806 1b are serially connected between the node Q 1 and the ground.
- the gate of the NMOS transistor 806 1a is connected to the clock terminal C 3 and the gate of the NMOS transistor 806 1c is connected to the clock terminal C 2 .
- the signals input from these two clock terminals C 2 and C 3 (hereinafter referred to as the clock signals C 2 and C 3 ) are used for simultaneously controlling the priority circuit elements similarly to the clock signal C 1 .
- the NMOS transistor 806 1a is turned on so as to transfer the L potential of the output terminal OUT 1 to the gate of the NMOS transistor 806 1b . Therefore, the NMOS transistor 806 1b is turned off, and hence, the clock signal C 2 undergoes a H transition. As a result, even when the NMOS transistor 806 1c is turned on, the potential on the node Q 1 is kept at L level.
- the clock signal C 1 first undergoes a H transition, and the NMOS transistors 802 0 , 802 1 and 802 2 are turned on. Therefore, signals on the nodes Q 0 , Q 1 and Q 2 are at L, H and H level, respectively, the PMOS transistors 804 0 , 804 1 and 804 2 are placed in an on state, an off state and an off state, respectively, and the NMOS transistors 803 0 , 803 1 and 803 2 are placed in an off state, an on state and an on state, respectively. Accordingly, potentials on the propagating signal nodes P 0 , P 1 and P 2 and the output terminal HIT are at H, H, L and L level, respectively.
- potentials on the nodes Q 0 , Q 1 and Q 2 are set to L, L and H level, respectively by the reset circuits 806 0 , 806 1 and 806 2 receiving these output signals at L, H and L level and the clock signals C 2 and C 3 , namely, merely the node Q 1 corresponding to the H-level output signal is rest, so that the corresponding output signal undergoes a H to L transition.
- the PMOS transistor 804 1 is turned on and the NMOS transistor 803 1 is turned off, and therefore, the potentials on the propagating signal nodes P 0 , P 1 and P 2 and the output terminal HIT are set to H, H, H and L level, respectively.
- the H-level propagating signal is propagated to the propagating signal node P 2 , the output signals OUT 0 , OUT 1 and OUT 2 respectively at L, L and H level are output through the operations of the AND circuits 805 0 , 805 1 and 805 2 , and it is found, as a result of the aforementioned reset operation, that the H-level input having the second highest priority level corresponds to the third input signal IN 2 .
- a conventional priority circuit 900 shown in FIG. 9 can perform similar priority processing but is different from the priority circuit 800 of FIG. 8 as follows:
- the PMOS transistors 804 0 , 804 1 and 804 2 are respectively replaced with NMOS transistors 904 0 , 904 1 and 904 2 ;
- the NMOS transistors 803 0 , 803 1 and 803 2 are respectively replaced with PMOS transistors 903 0 , 903 1 and 903 2 ;
- the AND circuits 805 0 , 805 1 and 805 2 are respectively replaced with NOR circuits 905 0 , 905 1 and 905 2 ;
- inverters 907 0 , 907 1 and 907 2 are additionally provided respectively between the nodes Q 0 , Q 1 and Q 2 and the gates of the NMOS transistors 904 0 , 904 1 and 904 2 and the PMOS transistors 903 0 , 903 1 and 903 2 ; and the propagating signal node P 0 is fixed to
- the priority circuit 900 of FIG. 9 can perform the priority processing faster than the priority circuit 800 of FIG. 8 .
- a conventional priority circuit 1000 shown in FIG. 10 is different from the priority circuit 900 of FIG. 9 in a portion for performing the logic operation connected to the output terminals.
- results of the logic operation performed by the NOR circuits on inverted signals of the input signals and the potentials on the propagating signal nodes are output as the output signals OUT 0 , OUT 1 and OUT 2 .
- results of logic operation performed by AND circuits receiving inverted signals of potentials on propagating signal nodes on the input side of the priority circuit elements and potentials on propagating signal nodes on the output side are output as output signals OUT 0 , OUT 1 and OUT 2 .
- the operation of the priority circuit of FIG. 10 is the same as that of the priority circuit of FIG. 9 .
- the H-level signal is transferred from the propagating signal node P 1 to the propagating signal node P 2 or from the propagating signal node P 2 to the output terminal HIT through an NMOS transistor 1004 1 or 1004 2 . Therefore, the propagated signal is lowered in its voltage correspondingly to the threshold voltages of the NMOS transistors 1004 1 and 1004 2 .
- the H-level signal cannot attain desired high potential but is harmfully affected by noise or the like. Also, when the number of input signals is increased, the speed of the priority processing is disadvantageously lowered because the number of serially connected NMOS transistors is also increased.
- the present invention was devised to overcome the aforementioned conventional problems, and a first object of the invention is accurately transferring a H-level signal to an output terminal HIT by preventing H potential from being lowered by a propagating signal node, so as to avoid malfunction derived from influence of noise.
- a second object of the invention is, in a priority circuit having a large number of inputs, in the case where there is a continuous portion where a relevant signal is not input, increasing a speed of the whole priority processing by omitting the same and repeated operation performed in this portion.
- a third object of the invention is providing a priority circuit capable of performing priority processing within one cycle even when input signals include two or more H-level signals.
- the priority circuit of this invention includes a bypass circuit for rapidly propagating given low potential to a priority circuit element of a lower order when specific high order input signals do not include a relevant H-level signal; and a bypass control circuit for controlling the bypass circuit.
- the priority circuit of the invention further includes a circuit that performs another priority processing, within one cycle, by referring to an output result of the priority processing performed by one priority circuit.
- the priority circuit of this invention that receives m (wherein m is an integer of two or more) binary input signals, includes m priority circuit elements each including an NMOS transistor and HIT detecting means, an ith (wherein i is an integer not more than 1 and not less than m) priority circuit element that receives an ith binary input signal out of the m binary input signals and a (i+1)th priority circuit element with priority level lower by one than the ith priority circuit element being serially connected to each other via an ith propagating signal node for connecting an ith NMOS transistor and a (i+1)th NMOS transistor respectively included in the ith and (i+1)th priority circuit elements, when the ith binary input signal is a relevant signal with a given value, potential on the ith propagating node is set to given high potential by ith HIT detecting means included in the ith priority circuit element, and when the ith binary input signal is a non-relevant signal, the ith NMOS transistor transfers potential on a (i ⁇ 1)th propagating
- ith precharging means includes a PMOS transistor, which is connected to given high potential at a source thereof and connected to the ith propagating signal node at a drain thereof and is controlled in accordance with a signal input to a gate thereof.
- the priority circuit controlling means includes an NMOS transistor, and the NMOS transistor is inserted between the priority circuit and given low potential for controlling connection/disconnection between the priority circuit and the given low potential in accordance with a signal input to a gate thereof.
- the priority circuit further includes a bypass circuit connected between the ith propagating signal node and a (i+n) (wherein n is an integer of one or more) propagating signal node for bypassing at least one priority circuit element disposed therebetween, for bypassing, in response to a given bypass control signal, the at least one priority circuit element by short-circuiting the ith and the (i+n)th propagating signal nodes; and a bypass control circuit for inputting the bypass control signal to the bypass circuit, and when a relevant signal is input to none of (i+1)th through (i+n)th input terminals, the bypass control circuit inputs the bypass control signal to the bypass circuit.
- the priority circuit further includes at least one additional priority circuit, serially connected at a second stage, for further performing priority processing on the basis of a result of priority processing having been performed on the m binary input signals in accordance with the given priority rule, in such a manner that the priority processing is simultaneously performed a given number of times on a plurality of relevant signals included in the m binary input signals, and the additional priority circuit serially connected at the second stage performs the priority processing on m new input signals in which a signal output as a relevant signal from the priority circuit disposed at a first stage has been changed into a non-relevant signal.
- the precharging means precharges the propagating signal nodes to the H potential when the priority circuit is in a non-operational state. Therefore, in propagating the H potential through serially connected NMOS transistors, voltage lowering corresponding to the threshold voltages of the respective NMOS transistors can be suppressed.
- a specific portion where no relevant signal is input is detected, and the priority processing operation of a priority circuit element group disposed in this portion is bypassed by the bypass control circuit so as to omit an unnecessary circuit operation.
- the processing time can be shortened and the whole priority processing can be rapidly performed.
- At least one second priority circuit is additionally provided at a stage following one priority circuit.
- FIG. 1 is a diagram for showing the configuration of a priority circuit according to Embodiment 1 of the invention
- FIGS. 2A and 2B are graphs for comparing results of simulation performed in the priority circuit of Embodiment 1 and a conventional priority circuit;
- FIGS. 3A and 3B are diagrams for showing the configuration of a priority circuit according to Embodiment 2 of the invention.
- FIGS. 4A and 4B are diagrams for showing a modification of a bypass enable circuit used in Embodiment 2;
- FIG. 5 is a graph for comparing results of simulation performed in the priority circuit of Embodiment 2 and the priority circuit of Embodiment 1;
- FIG. 6 is a diagram for showing the configuration of a priority circuit according to Embodiment 3 of the invention.
- FIG. 7 is a graph for showing a result of simulation performed in the priority circuit of Embodiment 3.
- FIG. 8 is a diagram for showing the configuration of a conventional priority circuit
- FIG. 9 is a diagram for showing the configuration of another conventional priority circuit.
- FIG. 10 is a diagram for showing the configuration of still another conventional priority circuit.
- a priority circuit of this embodiment as shown in FIG. 1 , four binary input signals IN 0 , IN 1 , IN 2 and IN 3 are subjected to priority processing for establishing the priority level of a relevant signal, and it is found by outputting a given detection signal to an output terminal HIT whether or not the input signals include the relevant signal.
- a different signal is output to merely one output terminal with the highest priority level out of four output terminals OUT 0 , OUT 1 , OUT 2 and OUT 3 so as to output a vector of four binary output signals OUT 0 , OUT 1 , OUT 2 and OUT 3 , namely, a binary address of the relevant signal.
- FIG. 1 shows an exemplified configuration of this four-input priority circuit.
- a reference numeral 100 denotes the priority circuit
- a reference numeral 101 denotes one priority circuit element that performs processing for detecting a relevant signal with respect to each of the four input signals
- the priority circuit element 101 of FIG. 1 corresponding to the input signal IN 1 will be described.
- the input terminal IN 1 is connected through an inverter 102 1 to gates of a PMOS transistor 103 1 and an NMOS transistor 104 1 that are connected to each other through drains thereof.
- the transistors 103 1 and 104 1 are exclusively controlled in accordance with an inverted signal of an input signal IN 1 input from the input terminal IN 1 (hereinafter simply designated as the input signal IN 1 ).
- the source of the PMOS transistor 103 1 is connected to H potential.
- the NMOS transistor 104 1 when the input signal IN 1 is at L level, the NMOS transistor 104 1 is turned on so as to transfer its source potential to its drain, and when the input signal IN 1 is at H level, the PMOS transistor 103 1 (corresponding to HIT detecting means) is turned on so as to output the H potential to its drain, and thus, it is found that a relevant signal has been input (namely, a relevant signal is hit).
- the source of the NMOS transistor 104 1 is designated as a propagating signal node P 1 and the drain thereof is designated as a propagating signal node P 2 .
- the priority circuit element 101 of this embodiment further includes a PMOS transistor 106 1 .
- the source of the PMOS transistor 106 1 is connected to H potential and the drain thereof is connected to the propagating signal node P 2 .
- Priority circuit elements with the second or lower priority level out of these four priority circuit elements namely, the priority circuit elements corresponding to the input signals IN 1 through IN 3
- a priority circuit element with the highest priority level namely, a priority circuit element corresponding to the input signal IN 0
- the four priority circuit elements are serially connected to one another via the propagating signal nodes, and an NMOS transistor 107 for switching the priority circuit between an operational mode and a non-operational mode is inserted between ground (given low potential) and the source of the NMOS transistor 104 0 included in the priority circuit element with the highest priority level.
- connection nodes for serially connecting the sources and the drains of the NMOS transistors 104 0 , 104 1 , 104 2 and 104 3 of the respective priority circuit elements correspond to the propagating signal nodes P 0 , P 1 , P 2 and P 3 in this order from the ground side.
- connection node between the NMOS transistor 107 and the first priority circuit element corresponds to the propagating signal node P 0 (namely, the 0th propagating signal node), and connection nodes between the priority circuit elements 101 respectively correspond to the propagating signal nodes P 1 , P 2 and P 3 .
- the drain of the NMOS transistor 104 3 included in the priority circuit element 101 farthest from the NMOS transistor 107 is connected to the output terminal HIT.
- the gate of the NMOS transistor 107 is connected to an enable signal input terminal ENABLE, so as to connect the propagating signal node P 0 to the ground when a signal ENABLE input from this input terminal (a given control signal) is at H level and to place the propagating signal node P 0 in a floating state when the input signal is at L level.
- the NMOS transistor 107 functions as a priority circuit controlling circuit (priority circuit controlling means) for placing the priority circuit 100 in an operational mode when the input signal is at H level and for placing it in a non-operational mode when the input signal is at L level.
- the enable signal input terminal ENABLE for controlling the NMOS transistor 107 is connected to the gate of the NMOS transistor 107 and is also connected to the gate of the PMOS transistor 106 1 of the priority circuit element 101 , so as to exclusively control the NMOS transistor 107 and the PMOS transistor 106 1 .
- the enable input signal ENABLE is at H level, namely, when the priority circuit 100 is in the operational mode
- the PMOS transistor 106 1 is placed in an off state
- the enable input signal ENABLE is at L level, namely, when the priority circuit 100 is in the non-operational mode
- the PMOS transistor 106 1 is placed in an on state and the propagating signal node P 2 is precharged to H potential (given high potential).
- the PMOS transistor 106 1 has a function as a precharge circuit (precharging means).
- the priority circuit 100 of this embodiment configured in the aforementioned manner has what is called an active H circuit configuration in which when any of input signals is a H-level signal, a H-level signal is output to the output terminal HIT for indicating that any input terminal has received a H-level signal. Furthermore, a H-level signal is output to merely one output terminal, out of the output terminals OUT 0 through OUT 3 , corresponding to an input terminal with the highest priority level out of the input terminals having received H-level signals.
- the priority level is the highest in the input signal disposed in the lowermost portion of the drawing and is lowered in the upward direction in the drawing.
- the propagating signal nodes P 1 , P 2 and P 3 and the output terminal HIT are precharged to VDD potential by setting the precharge enable signal ENABLE to L potential, and the precharge enable signal ENABLE is allowed to undergo a H transition at the same time as defining the values of the input signals IN 0 , IN 1 , IN 2 and IN 3 .
- the propagating signal nodes P 1 , P 2 and P 3 and the output terminal HIT are precharged to the VDD potential because the PMOS transistors 106 0 , 106 1 , 106 2 and 106 3 are in an on state. Also, since the NMOS transistor 107 is in an off state, the propagating signal node P 0 is placed in a floating state. At this point, when the input signals IN 0 , IN 1 , IN 2 and IN 3 respectively at H, L, L and L level are input, the outputs of the inverters 102 0 , 102 1 , 102 2 and 102 3 are respectively at L, H, H and H level.
- the PMOS transistors 103 0 , 103 1 , 103 2 and 103 3 are respectively placed in an on state, an off state, an off state and an off state
- the NMOS transistors 104 0 , 104 1 , 104 2 and 104 3 are respectively placed in an off state, an on state, an on state and an on state.
- the propagating signal node P 0 is set to floating potential
- the propagating signal nodes P 1 , P 2 and P 3 and the output terminal HIT are all set to the VDD potential.
- the potential on the propagating signal node P 0 changes from the floating potential to L potential, but since the NMOS transistor 104 0 is in an off state in this embodiment, the potential on the other propagating signal nodes P 1 , P 2 and P 3 and the output terminal HIT remains to be the VDD potential.
- the AND circuit 105 0 receives L potential at its grounded inverted input terminal and the propagating signal node P 1 receives H potential, and therefore, a logical product of them, namely, H potential, is output to the output terminal OUT 0 .
- the AND circuits 105 1 , 105 2 and 105 3 receive H potential both at their inverted input terminals and the other input terminals, and therefore, signals respectively at L, L and L level are output to the output terminals OUT 1 , OUT 2 and OUT 3 .
- FIGS. 2A and 2B show comparison of simulation results obtained in the priority circuit of this embodiment and a conventional priority circuit on the assumption that input signals IN 0 , IN 1 , IN 2 and IN 3 respectively at H, L, L and L level are input.
- FIG. 2A shows a voltage waveform ⁇ 1> of the input signals, a voltage waveform ⁇ 2> of the potential on the output terminal HIT and a voltage waveform ⁇ 3> of the precharge enable signal in the priority circuit of this embodiment
- FIG. 2B shows a voltage waveform ⁇ 1> of the input signals and a voltage waveform ⁇ 2> of the potential on the output terminal HIT in the conventional priority circuit.
- the precharge enable signal undergoes a L transition at time of 1.2 ns, so as to precharge the voltage on the output terminal HIT to the VDD potential of 1.5 V. Then, at time of 2 ns, the input signals are input, and after input potential becomes equal to the VDD potential, the precharge enable signal undergoes a H transition at time of 3.2 ns, and thus, the priority circuit enters the operational state. Accordingly, in this embodiment, when the priority circuit enters the operational state, the output terminal HIT has already attained the VDD potential. In contrast, as shown in FIG.
- the input signals with the waveform ⁇ 1> are input at time of 2 ns, and after input potential becomes equal to the VDD potential of 1.5 V, the voltage on the output terminal HIT cannot immediately reach the VDD potential but is gently increased after time of 2.4 ns. Even when the input signal undergoes a L transition at time of 12 ns, the voltage on the output terminal HIT cannot reach the VDD potential of 1.5 V but reaches merely 1.2 V.
- the priority circuit can be operated without causing malfunction derived from noise.
- the number of input signals is four in this embodiment, even when the number of input signals is increased, a similar operation can be performed by additionally providing the priority circuit elements 101 .
- FIG. 3A shows the priority circuit of this embodiment for performing priority processing on eight inputs IN 0 through IN 7 so as to output a binary address of a relevant signal.
- a reference numeral 300 denotes the priority circuit and a reference numeral 301 a denotes a priority circuit element included in the priority circuit. Also, a reference numeral 301 b denotes a priority circuit element group composed of a group of four priority circuit elements 301 a.
- the priority circuit of this embodiment is different from the priority circuit of Embodiment 1 shown in FIG. 1 as follows:
- the number of input signals is eight in this embodiment; and the two priority circuit element groups 301 b each composed of the four priority circuit elements 301 a can be bypass controlled in this embodiment.
- propagating signal nodes of the highest order to the lowest order between NMOS transistors serially connected for transferring a propagation signal namely, a path from a propagating signal node P 0 to a propagating signal node P 4 and a path from the propagating signal node P 4 to an output terminal HIT, are bypassed through the drains and the sources of NMOS transistors 308 0 and 308 1 , so as to bypass the priority circuit element groups 301 b when a signal input to the gate of the NMOS transistor is at H level.
- a circuit for performing this bypass control is bypass enable circuits 310 0 and 310 1 shown in FIG. 3B .
- the bypass enable circuit 310 0 four NMOS transistors 312 0 , 312 1 , 312 2 and 312 3 and four PMOS transistors 311 0 , 311 1 , 311 2 and 311 3 together form a circuit similar to a circuit composed of four NMOS transistors 304 0 , 304 1 , 304 2 and 304 3 and PMOS transistors 303 0 , 303 1 , 303 2 and 303 3 in the priority circuit element group 301 b .
- inverted input signals N_IN 0 , N_IN 1 , N_IN 2 and N_IN 3 are respectively input to the gates of four pairs of NMOS and PMOS transistors sharing their drains.
- These serially connected NMOS transistors are serially inserted between an NMOS transistor 313 0 grounded at its source and a PMOS transistor 314 0 connected to VDD potential at its source.
- the NMOS transistor 313 0 and the PMOS transistor 314 0 are connected, at their gates, to a precharge enable signal input terminal ENABLE so as to be exclusively controlled in accordance with a precharge enable input signal ENABLE input to this terminal.
- the drain output of the PMOS transistor 314 0 is inverted by an inverter 316 0 so as to be output as a bypass control signal BYPASS_HIT 0 .
- a H-level signal is output as the bypass control signal BYPASS_HIT 0
- a L-level signal is output as the bypass control signal BYPASS_HIT 0
- the bypass enable circuit 310 1 has a similar configuration and is similarly operated.
- the propagating signal nodes P 1 through P 7 and the output terminal HIT are precharged to the VDD potential by setting the precharge enable signal ENABLE to L level, and the precharge enable signal ENABLE is allowed to undergo a H transition simultaneously with the definition of the values of the input signals IN 0 through IN 7 .
- the operation for precharging the propagating signal nodes P 1 through P 7 and the output terminal HIT to the VDD potential is completed, and an NMOS transistor 307 is turned on so as to connect the propagating signal node P 0 to the ground.
- the priority processing is performed on the input signals IN 0 through IN 7 , so as to output the result of the priority processing from output terminals OUT 0 through OUT 7 and the output terminal HIT.
- bypass enable circuit 310 0 when the precharge enable signal ENABLE is at L level, a node on the input side of the inverter 316 0 is precharged to H potential.
- the bypass control signal BYPASS_HIT 0 is fixed to L level, and the precharge enable signal ENABLE is controlled to undergo a H transition at the same time as definition of the input signals IN 0 through IN 3 .
- the priority processing is started similarly to that performed in the priority circuit element group 301 b.
- the four input signals N_IN 0 , N_IN 1 , N_IN 2 and N_IN 3 of the bypass enable circuit 310 0 are all at H level, and hence, the potential on the node on the input side of the inverter 316 0 is at L level. Therefore, the bypass control signal BYPASS_HIT 0 is at H level, and hence the NMOS transistor 308 0 is turned on. As a result, the four priority circuit elements corresponding to the input signals IN 0 through IN 3 are bypassed, so that time required for lowering potential on the propagating signal node P 4 from the VDD potential to 0 V can be shortened. It is noted that the bypass enable circuit 310 1 corresponding to the input signals IN 4 through IN 7 is similarly operated. Furthermore, the bypass enable circuits may be obtained by using AND circuits as shown as circuits 400 1 and 400 0 in FIGS. 4A and 4B .
- FIG. 5 shows comparison of the simulation results obtained in the priority circuit of this embodiment and the priority circuit of Embodiment 1 on the assumption that L-level signals are input to all the input terminals.
- a waveform ⁇ 1> indicates the precharge enable input signal
- a waveform ⁇ 2> indicates the input signals (which are all at L level and hence indicated by one waveform)
- a waveform ⁇ 3> indicates the potential on the output terminal HIT of the priority circuit of this embodiment provided with the bypass circuits
- a waveform ⁇ 4> indicates the potential on the output terminal HIT of the priority circuit of Embodiment 1 not provided with the bypass circuits.
- the priority circuit of this embodiment attains an operation speed higher by approximately 2.2 ns than the priority circuit of Embodiment 1.
- each priority circuit element group is composed of four priority circuit elements connected to one another in this embodiment, which does not limit the invention.
- each priority circuit element group may be configured so as to minimize the number of serially connected NMOS transistors disposed on the path from the output terminal HIT to the ground GND in order to minimize the time necessary for the propagating signal, which is transferred from the propagating signal node P 0 to the output terminal HIT, to reach 0 V from the VDD potential when input signals are mismatched.
- FIG. 6 shows the configuration of the priority circuit of this embodiment.
- the priority circuit includes two stages, so as to perform priority processing twice in one cycle.
- the priority circuit of this embodiment performs the priority processing on four inputs so as to output a binary address.
- a reference numeral 600 denotes the priority circuit. Also, a reference numeral 601 denotes a priority circuit element. In this embodiment, a first-stage priority circuit, which is similar to the priority circuit of Embodiment 1 shown in FIG.
- inverters 602 0 , 602 1 , 602 2 and 602 3 includes four inverters 602 0 , 602 1 , 602 2 and 602 3 , four PMOS transistors 603 0 , 603 1 , 603 2 and 603 3 , four NMOS transistors 604 0 , 604 1 , 604 2 and 604 3 , four AND circuits 605 0 , 605 1 , 605 2 and 605 3 each receiving an inverted input as one of the two inputs, four PMOS transistors 606 0 , 606 1 , 606 2 and 606 3 used for precharging, and an NMOS transistor 607 .
- a second-stage priority circuit includes four PMOS transistors 613 0 , 613 1 , 613 2 and 613 3 , four NMOS transistors 614 0 , 614 1 , 614 2 and 614 3 , four AND circuits 615 0 , 615 1 , 615 2 and 615 3 each receiving an inverted input as one of the two inputs, four PMOS transistors 616 0 , 616 1 , 616 2 and 616 3 used for precharging, and an NMOS transistor 617 .
- the second-stage priority circuit is similar to the priority circuit of Embodiment 1 shown in FIG. 1 but is different in including no inverter on the input side.
- the first-stage priority circuit and the second-stage priority circuit are connected to each other through four two-input OR circuits 608 0 , 608 1 , 608 2 and 608 3 .
- potentials on nodes on the output side of the inverters 602 0 , 602 1 , 602 2 and 602 3 and the corresponding outputs OUT 0 , OUT 1 , OUT 2 and OUT 3 of the respective priority circuit elements of the first-stage priority circuit are respectively input to the OR circuits 608 0 , 608 1 , 608 2 and 608 3 , so that outputs MIN 0 , MIN 1 , MIN 2 and MIN 3 , that is, logical sums of these inputs, can be input to the second-stage priority circuit.
- the output signals MIN 0 , MIN 1 , MIN 2 and MIN 3 in which a relevant signal input as a H-level signal to and output as a L-level signal from the first-stage priority circuit, namely, the relevant signal determined to have the highest priority level through first priority processing, has been changed into a non-relevant signal are input as new input signals to the second-stage priority circuit for another priority processing.
- the precharge enable signal ENABLE is input to the gates of the NMOS transistors 607 and 617 and the PMOS transistors 606 0 through 606 3 and 616 1 through 616 3 .
- the input precharge enable signal ENABLE exclusively controls these NMOS and PMOS transistors in the same manner as in the priority circuit of Embodiment 1 or 2.
- the priority circuit 600 of this embodiment receiving the four input signals IN 0 , IN 1 , IN 2 and IN 3 performs the first priority processing by using the first-stage priority circuit, so as to output, to the output terminal HIT, a signal indicating whether or not the input signals include a relevant signal and to output the result of the priority processing as the output signals OUT 0 , OUT 1 , OUT 2 and OUT 3 .
- the second-stage priority circuit performs the second priority processing on the new input signals in which the relevant signal of the first priority processing has been changed into a non-relevant signal, so as to output, to an output terminal MULTIHIT, a signal indicating whether or not the input signals include a relevant signal of the second priority processing and to output the result of the second priority processing as output signals MOUT 0 , MOUT 1 , MOUT 2 and MOUT 3 .
- the operation of the priority circuit 600 of this embodiment will be described by exemplifying a case where the input signals IN 0 , IN 1 , IN 2 and IN 3 are respectively at L, H, L and H level.
- the output signals OUT 0 , OUT 1 , OUT 2 , OUT 3 and HIT of the first-stage priority circuit are respectively at L, H, L, L and H level as described in Embodiment 1.
- the output signals MIN 0 , MIN 1 , MIN 2 and MIN 3 of the OR circuits 608 0 , 608 1 , 608 2 and 608 3 that respectively receive, as the inputs, these outputs and the outputs of the inverters 602 0 , 602 1 , 602 2 and 602 3 are respectively at H, H, H and L level.
- these output signals MIN 0 through MIN 3 are input to the second-stage priority circuit for the second priority processing.
- the output signals MOUT 0 , MOUT 1 , MOUT 2 , MOUT 3 and MULTIHIT respectively at L, L, L, H and H level are obtained.
- the output signals from the output terminals HIT and MULTIHIT are at H level and the output signals from the output terminals OUT 1 and MOUT 3 are at H level, it is understood through the processing of one cycle that the input signals IN 0 through IN 3 include two H-level signals and that the H-level signal with the highest priority level is the input signal IN 1 and the H-level signal with the second highest priority level is the input signal IN 3 .
- FIG. 7 shows the result of simulation performed in the priority circuit of this embodiment.
- the input signals IN 0 , IN 1 , IN 2 and IN 3 are respectively at L, H, L and L level
- the input signals IN 0 , IN 1 , IN 2 and IN 3 are respectively at L, H, L and H level.
- Waveforms ⁇ 1>, ⁇ 2>, ⁇ 3> and ⁇ 4> respectively correspond to the precharge enable signal, the input signal IN 1 , the input signal IN 3 and the output signal HIT, whereas the precharge enable signal is an L active signal and the input signals IN 1 and IN 3 are determined to be matched when they are at H level and to be mismatched when they are at L level.
- waveforms ⁇ 6> through ⁇ 9> respectively correspond to the output signals OUT 0 through OUT 3 of the first-stage priority circuit and waveforms ⁇ 10> through ⁇ 13> respectively correspond to the output signals MOUT 0 through MOUT 3 of the second-priority circuit.
- the precharge enable signal with the waveform ⁇ 1> undergoes a L transition, namely, is activated, in the vicinity of time of 1 ns.
- the output terminals HIT and MULTIHIT are precharged, so that the output signal HIT with the waveform ⁇ 4> and the output signal MULTIHIT with the waveform ⁇ 5> rise to H level.
- the input signal IN 1 with the waveform ⁇ 2> is input, and after defining the value of the input signal IN 1 , the precharge enable signal ENABLE undergoes a H transition at time of 3 ns.
- the output signal HIT with the waveform ⁇ 4> keeps the H level, which means that a H-level signal has been input to any of the input terminals of the first-stage priority circuit.
- the input signal IN 3 with the waveform ⁇ 3> and the other input signals remain to be at L level, the output signal MULTIHIT with the waveform ⁇ 5> rises, which means that a H-level signal is not input to the second-stage priority circuit.
- the output signals OUT 1 through OUT 3 are all at L level, namely, the voltage waveforms ⁇ 7> through ⁇ 9> keeps the L level.
- the outputs of the inverters 602 0 , 602 1 , 602 2 and 602 3 are respectively at H, L, H and H level and the output signals OUT 0 , OUT 1 , OUT 2 and OUT 3 are respectively at L, H, L and L level. Therefore, the output signals of the OR circuits 608 0 , 608 1 , 608 2 and 608 3 are all at H level. Accordingly, the second-stage priority circuit is operated in the same manner as in a portion disposed after the inverters of the first-stage priority circuit, so as to output the output signals MOUT 0 , MOUT 1 , MOUT 2 , MOUT 3 and MULTIHIT respectively at L, L, L, L and L level. Therefore, the voltage waveforms ⁇ 10> through ⁇ 13> all keep the L level.
- the voltage waveform ⁇ 2> keeps the H level.
- the output signal MULTIHIT keeps the H level without falling to L level differently from the period corresponding to the time of 0 through 10 ns as shown by the waveform ⁇ 5>. This will now be described in detail together with the waveforms ⁇ 6> through ⁇ 13>.
- the voltage waveforms ⁇ 6> through ⁇ 8> obtained in the aforementioned processing in response to the voltage waveforms ⁇ 1> through ⁇ 5> after the L activation of the precharge enable signal ENABLE are the same as those obtained in the time of 0 through 10 ns and hence the description is omitted.
- a H-level signal is input as the input signal IN 3 .
- the input to the AND circuit 605 3 is unchanged.
- the NMOS transistor 604 3 is turned on so as to transfer the source potential of the NMOS transistor 604 3 to the drain thereof and to transfer the H potential to the both input terminals of the AND circuit 605 3 in the period corresponding to the time of 0 through 10 ns
- the PMOS transistor 606 3 is turned on in accordance with an inverted signal at L level of the input signal IN 3 so as to input the same H potential to the both input terminals of the AND circuit 605 3 in the period corresponding to the time of 10 through 20 ns. Accordingly, in both the periods, the output signal OUT 3 is at L level.
- the inverter 602 3 outputs a L-level signal, and hence, the OR circuit 608 3 receiving L-level signals as its two inputs outputs a L-level signal. Accordingly, the PMOS transistor 613 3 of the second-stage priority circuit is turned on, so as to output a H-level signal from the output terminal MULTIHIT. This appears on the waveform ⁇ 5>. Specifically, even after the precharge enable signal ENABLE undergoes a H transition and the priority circuit enters the operational mode, the waveform ⁇ 5> keeps the H level, which means that a plurality of H-level signals have been input to the priority circuit.
- the input signals MIN 0 , MIN 1 , MIN 2 and MIN 3 respectively at H, H, H and L level are input to the second-stage priority circuit, so as to output the output signals MOUT 0 , MOUT 1 , MOUT 2 , MOUT 3 and MULTIHIT respectively at L, L, L, H and H level through the similar operation to that of the first-stage priority circuit.
- the priority circuit of this embodiment performs two priority processing in one cycle when two H-level signals are input.
- Embodiment 3 uses, as each of the first-stage and second-stage priority circuits, the priority circuit of Embodiment 1, a higher operation speed can be attained by using the priority circuit of Embodiment 2.
Landscapes
- Engineering & Computer Science (AREA)
- Theoretical Computer Science (AREA)
- Physics & Mathematics (AREA)
- General Engineering & Computer Science (AREA)
- General Physics & Mathematics (AREA)
- Logic Circuits (AREA)
Abstract
Description
Claims (5)
Applications Claiming Priority (2)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| JP2003-318924 | 2003-09-10 | ||
| JP2003318924A JP2005085168A (en) | 2003-09-10 | 2003-09-10 | Priority circuit |
Publications (2)
| Publication Number | Publication Date |
|---|---|
| US20050066098A1 US20050066098A1 (en) | 2005-03-24 |
| US7106608B2 true US7106608B2 (en) | 2006-09-12 |
Family
ID=34308540
Family Applications (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| US10/936,707 Expired - Lifetime US7106608B2 (en) | 2003-09-10 | 2004-09-09 | Priority circuit |
Country Status (4)
| Country | Link |
|---|---|
| US (1) | US7106608B2 (en) |
| JP (1) | JP2005085168A (en) |
| CN (1) | CN100418160C (en) |
| TW (1) | TW200518169A (en) |
Cited By (1)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US20110314215A1 (en) * | 2002-12-30 | 2011-12-22 | Micron Technology, Inc. | Multi-priority encoder |
Families Citing this family (2)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US20100119565A1 (en) | 2006-12-29 | 2010-05-13 | Takeshi Imahashi | Antimicrobial particles, process for the preparation thereof and antimicrobial composition |
| TWI381353B (en) * | 2007-07-16 | 2013-01-01 | 晨星半導體股份有限公司 | Priority control device |
Citations (5)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| JPS6059595A (en) | 1983-09-13 | 1985-04-05 | Matsushita Electric Ind Co Ltd | Encoding circuit |
| US5555397A (en) | 1992-01-10 | 1996-09-10 | Kawasaki Steel Corporation | Priority encoder applicable to large capacity content addressable memory |
| US6307855B1 (en) | 1997-07-09 | 2001-10-23 | Yoichi Hariguchi | Network routing table using content addressable memory |
| US6665202B2 (en) * | 2001-09-25 | 2003-12-16 | Integrated Device Technology, Inc. | Content addressable memory (CAM) devices that can identify highest priority matches in non-sectored CAM arrays and methods of operating same |
| US6934172B2 (en) * | 2002-12-30 | 2005-08-23 | Micron Technology, Inc. | Priority encoder for successive encoding of multiple matches in a CAM |
Family Cites Families (1)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| JP3190868B2 (en) * | 1997-11-21 | 2001-07-23 | エヌイーシーマイクロシステム株式会社 | Associative memory device |
-
2003
- 2003-09-10 JP JP2003318924A patent/JP2005085168A/en not_active Withdrawn
-
2004
- 2004-09-08 TW TW093127111A patent/TW200518169A/en unknown
- 2004-09-09 US US10/936,707 patent/US7106608B2/en not_active Expired - Lifetime
- 2004-09-10 CN CNB2004100771161A patent/CN100418160C/en not_active Expired - Fee Related
Patent Citations (5)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| JPS6059595A (en) | 1983-09-13 | 1985-04-05 | Matsushita Electric Ind Co Ltd | Encoding circuit |
| US5555397A (en) | 1992-01-10 | 1996-09-10 | Kawasaki Steel Corporation | Priority encoder applicable to large capacity content addressable memory |
| US6307855B1 (en) | 1997-07-09 | 2001-10-23 | Yoichi Hariguchi | Network routing table using content addressable memory |
| US6665202B2 (en) * | 2001-09-25 | 2003-12-16 | Integrated Device Technology, Inc. | Content addressable memory (CAM) devices that can identify highest priority matches in non-sectored CAM arrays and methods of operating same |
| US6934172B2 (en) * | 2002-12-30 | 2005-08-23 | Micron Technology, Inc. | Priority encoder for successive encoding of multiple matches in a CAM |
Cited By (3)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US20110314215A1 (en) * | 2002-12-30 | 2011-12-22 | Micron Technology, Inc. | Multi-priority encoder |
| US8438345B2 (en) * | 2002-12-30 | 2013-05-07 | Micron Technology, Inc. | Multi-priority encoder |
| US8854852B2 (en) | 2002-12-30 | 2014-10-07 | Micron Technology, Inc. | Multi-priority encoder |
Also Published As
| Publication number | Publication date |
|---|---|
| JP2005085168A (en) | 2005-03-31 |
| US20050066098A1 (en) | 2005-03-24 |
| CN1595533A (en) | 2005-03-16 |
| TW200518169A (en) | 2005-06-01 |
| CN100418160C (en) | 2008-09-10 |
Similar Documents
| Publication | Publication Date | Title |
|---|---|---|
| US4899066A (en) | OR-type CMOS logic circuit with fast precharging | |
| EP1456675B1 (en) | Input buffer and method for voltage level detection | |
| US6424181B1 (en) | High-speed low-power sense amplifying half-latch and apparatus thereof for small-swing differential logic (SSDL) | |
| US8030969B2 (en) | Semiconductor integrated circuit | |
| EP0887935B1 (en) | Noise isolation circuit | |
| US5073872A (en) | Data output control circuit for semiconductor storage device | |
| US20040205447A1 (en) | Integrated circuit devices having data inversion circuits therein with multi-bit prefetch structures and methods of operating same | |
| JP4298104B2 (en) | Associative memory | |
| US7106608B2 (en) | Priority circuit | |
| US6037827A (en) | Noise isolation circuit | |
| US5648932A (en) | Output control circuit for semiconductor memory | |
| KR0143578B1 (en) | Output Buffer Operation Control Circuit of Multibit Integrated Circuits | |
| US6456121B2 (en) | Sense amplifier for integrated circuits using PMOS transistors | |
| US5780942A (en) | Input circuit and semiconductor integrated circuit device including same | |
| JPH09261021A (en) | Signal transition detection circuit | |
| US7609088B2 (en) | Programmable logic array | |
| KR100525095B1 (en) | Device for preventing noise generated in input buffer of memory device and the method therefor | |
| US5659259A (en) | Circuit and method of sensing small voltage changes on highly capacitively loaded electronic signals | |
| KR100632943B1 (en) | Low Power and High Speed Programmable Logic Arrays | |
| US20050111265A1 (en) | Semiconductor device using SCL circuit | |
| JPH04372222A (en) | Semiconductor circuit device | |
| KR19980074438A (en) | Data output buffer | |
| JP2000285679A (en) | Semiconductor memory | |
| JPH04128667A (en) | Semiconductor integrated circuit | |
| KR19980068206A (en) | n-bit zero detection circuit |
Legal Events
| Date | Code | Title | Description |
|---|---|---|---|
| AS | Assignment |
Owner name: MATSUSHITA ELECTRIC INDUSTRIAL CO., LTD., JAPAN Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:FUNAHASHI, YORIMASA;OKADA, YASUYUKI;REEL/FRAME:015780/0019 Effective date: 20040830 |
|
| STCF | Information on status: patent grant |
Free format text: PATENTED CASE |
|
| FEPP | Fee payment procedure |
Free format text: PAYOR NUMBER ASSIGNED (ORIGINAL EVENT CODE: ASPN); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY |
|
| FPAY | Fee payment |
Year of fee payment: 4 |
|
| FEPP | Fee payment procedure |
Free format text: PAYER NUMBER DE-ASSIGNED (ORIGINAL EVENT CODE: RMPN); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY Free format text: PAYOR NUMBER ASSIGNED (ORIGINAL EVENT CODE: ASPN); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY |
|
| AS | Assignment |
Owner name: GODO KAISHA IP BRIDGE 1, JAPAN Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:PANASONIC CORPORATION (FORMERLY MATSUSHITA ELECTRIC INDUSTRIAL CO., LTD.);REEL/FRAME:032152/0514 Effective date: 20140117 |
|
| FPAY | Fee payment |
Year of fee payment: 8 |
|
| FEPP | Fee payment procedure |
Free format text: PAYER NUMBER DE-ASSIGNED (ORIGINAL EVENT CODE: RMPN); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY Free format text: PAYOR NUMBER ASSIGNED (ORIGINAL EVENT CODE: ASPN); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY |
|
| MAFP | Maintenance fee payment |
Free format text: PAYMENT OF MAINTENANCE FEE, 12TH YEAR, LARGE ENTITY (ORIGINAL EVENT CODE: M1553) Year of fee payment: 12 |