US6924682B1 - Latch circuit with metastability trap and method therefor - Google Patents
Latch circuit with metastability trap and method therefor Download PDFInfo
- Publication number
- US6924682B1 US6924682B1 US10/683,823 US68382303A US6924682B1 US 6924682 B1 US6924682 B1 US 6924682B1 US 68382303 A US68382303 A US 68382303A US 6924682 B1 US6924682 B1 US 6924682B1
- Authority
- US
- United States
- Prior art keywords
- signal
- input
- output
- logic
- latch circuit
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Expired - Lifetime
Links
Images
Classifications
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03K—PULSE TECHNIQUE
- H03K3/00—Circuits for generating electric pulses; Monostable, bistable or multistable circuits
- H03K3/02—Generators characterised by the type of circuit or by the means used for producing pulses
- H03K3/027—Generators characterised by the type of circuit or by the means used for producing pulses by the use of logic circuits, with internal or external positive feedback
- H03K3/037—Bistable circuits
- H03K3/0375—Bistable circuits provided with means for increasing reliability; for protection; for ensuring a predetermined initial state when the supply voltage has been applied; for storing the actual state when the supply voltage fails
Definitions
- the metastable state may cause signal Q 1 ′ to oscillate between states before finally resolving to a recognizable logic state. As long as the metastability has ended by the next transition of the CLOCK signal, no ultimate problem will result. Even if the metastable condition resolves to a low level, the high level will be recognized at the input of flip-flop 26 at the following CLOCK signal and the operation of the circuit is not affected by the metastability.
- FIG. 2 illustrates a timing diagram useful in understanding the operation of the latch circuit of FIG. 1 ;
- Flip-flop 114 has an S input terminal connected to the output terminal of AND gate 112 , an R input terminal connected to the output terminal of NOR gate 110 , and a Q output terminal for providing a first output signal labeled “OUT 1 ”.
- Flip-flop 116 has a D input terminal connected to the Q output terminal of flip-flop 114 , a clock input terminal for receiving a clock signal labeled “CAPTURE”, and a Q output terminal for providing a second output signal labeled “OUT 2 ” to internal logic (not shown in FIG. 3 ).
- the outputs of NOR gate 110 and AND gate 112 are intermediate signals that are used to change the value of the first output signal OUT 1 .
- the output signal from AND gate 112 is used to set the output of flip-flop 114 to a “1” state (logic high)
- the output signal from NOR gate 110 is used to reset the output of flip-flop 114 to a “0” state (logic low).
- SR flip-flop 114 many other types of sequential circuits may be used in place of SR flip-flop 114 , such as a JK flip-flop, a clocked D-latch in which the D input is tied to a logic high level, the output of AND gate 112 is connected to the clock input, and the output of NOR gate 110 is connected to the reset input, etc.
- latch 104 recognizes a logic high input and since all three inputs of AND gate 112 are at logic high states, flip-flop 114 will assume a logic high state if it has not already done so.
- the second output, OUT 2 follows OUT 1 on the next rising edge of the CAPTURE clock and so will change from a logic low to a logic high at t 4 or t 5 depending on the character of the metastability event.
- Latch circuit 200 also provides a metastability trap by accepting the metastable condition as an input but protecting the system from its effects.
- Input latches 204 , 206 , and 208 capture the value of the INPUT signal compared to three different threshold voltages. These threshold voltages are centered around the voltage that will cause them to go metastable, usually about midway between a logic high voltage and a logic low voltage.
- Signals X, Y, and Z output from input latches 204 , 206 , and 208 represent values of the INPUT signal sampled at a single predetermined point in time (determined by the first clock signal) but at three different threshold voltages. These voltages are selected to eliminate metastability in at least two of those values.
- D-type input latches 204 , 206 , and 208 could be replaced with other types of clocked latch circuits. Note that in the illustrated embodiment the same first clock signal is used to sample. the value of the INPUT signal in all three input latches to prevent more than one latch from assuming a metastable state. Differences in timing between the clock inputs to flip-flops 204 , 206 , and 208 can be tolerated as long as the thresholds are sufficiently different in relation to the fastest rate of change of the INPUT signal to guarantee that only one latch can be metastable during any sampling period.
Landscapes
- Logic Circuits (AREA)
Abstract
Description
Claims (20)
Priority Applications (1)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| US10/683,823 US6924682B1 (en) | 2003-10-10 | 2003-10-10 | Latch circuit with metastability trap and method therefor |
Applications Claiming Priority (1)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| US10/683,823 US6924682B1 (en) | 2003-10-10 | 2003-10-10 | Latch circuit with metastability trap and method therefor |
Publications (1)
| Publication Number | Publication Date |
|---|---|
| US6924682B1 true US6924682B1 (en) | 2005-08-02 |
Family
ID=34794544
Family Applications (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| US10/683,823 Expired - Lifetime US6924682B1 (en) | 2003-10-10 | 2003-10-10 | Latch circuit with metastability trap and method therefor |
Country Status (1)
| Country | Link |
|---|---|
| US (1) | US6924682B1 (en) |
Cited By (8)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US20080309606A1 (en) * | 2007-06-18 | 2008-12-18 | Bae Sang-Don | Timing controller, liquid crystal display including timing controller, and method of driving liquid crystal display |
| US20110215852A1 (en) * | 2010-03-04 | 2011-09-08 | Microsemi Corp. - Analog Mixed Signal Group Ltd. | High speed latch circuit with metastability trap and filter |
| EP2757687A1 (en) * | 2013-01-21 | 2014-07-23 | Dialog Semiconductor GmbH | Low latency synchronizer circuit |
| WO2014197004A1 (en) * | 2013-06-07 | 2014-12-11 | Synopsys, Inc. | Data storage element and signal processing method |
| US9601498B2 (en) | 2005-05-09 | 2017-03-21 | Nantero Inc. | Two-terminal nanotube devices and systems and methods of making same |
| US20180041209A1 (en) * | 2016-08-03 | 2018-02-08 | SK Hynix Inc. | Receiver resilient to noise input |
| US10511312B1 (en) | 2019-06-28 | 2019-12-17 | Silicon Laboratories Inc. | Metastable-free output synchronization for multiple-chip systems and the like |
| CN113526287A (en) * | 2021-08-05 | 2021-10-22 | 广东卓梅尼技术股份有限公司 | Electronic safety control module of elevator device |
Citations (4)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US5625309A (en) * | 1994-05-31 | 1997-04-29 | Sgs-Thomson Microelectronics S.R.L. | Bistable sequential logic network that is sensitive to the edges of input signals |
| US6531905B1 (en) * | 2001-12-19 | 2003-03-11 | Neoaxiom Corporation | Flip-flop with metastability reduction |
| US6642763B2 (en) * | 2001-12-19 | 2003-11-04 | Intel Corporation | Long setup flip-flop for improved synchronization capabilities |
| US6781429B1 (en) * | 2003-06-18 | 2004-08-24 | Advanced Micro Devices | Latch circuit with metastability trap and method therefor |
-
2003
- 2003-10-10 US US10/683,823 patent/US6924682B1/en not_active Expired - Lifetime
Patent Citations (4)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US5625309A (en) * | 1994-05-31 | 1997-04-29 | Sgs-Thomson Microelectronics S.R.L. | Bistable sequential logic network that is sensitive to the edges of input signals |
| US6531905B1 (en) * | 2001-12-19 | 2003-03-11 | Neoaxiom Corporation | Flip-flop with metastability reduction |
| US6642763B2 (en) * | 2001-12-19 | 2003-11-04 | Intel Corporation | Long setup flip-flop for improved synchronization capabilities |
| US6781429B1 (en) * | 2003-06-18 | 2004-08-24 | Advanced Micro Devices | Latch circuit with metastability trap and method therefor |
Non-Patent Citations (2)
| Title |
|---|
| Leroy Davis "Logic Design Information, Logic Metstability" (Online). 1998-2003 Retreived from the Internet: <URL: www.interfacebus.com/Design_MetaStable.html>. |
| Texas Instruments Inc. "Metastable Response in 5-V Logic Circuits", Document No. SDYAA006, Feb. 1997. |
Cited By (15)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US9601498B2 (en) | 2005-05-09 | 2017-03-21 | Nantero Inc. | Two-terminal nanotube devices and systems and methods of making same |
| US8659530B2 (en) * | 2007-06-18 | 2014-02-25 | Samsung Display Co., Ltd. | Timing controller counts clock signals to produce a control signal only after a number of clock pulses are counted |
| US20080309606A1 (en) * | 2007-06-18 | 2008-12-18 | Bae Sang-Don | Timing controller, liquid crystal display including timing controller, and method of driving liquid crystal display |
| US20110215852A1 (en) * | 2010-03-04 | 2011-09-08 | Microsemi Corp. - Analog Mixed Signal Group Ltd. | High speed latch circuit with metastability trap and filter |
| US8334712B2 (en) | 2010-03-04 | 2012-12-18 | Microsemi Corp.—Analog Mixed Signal Group Ltd. | High speed latch circuit with metastability trap and filter |
| EP2757687A1 (en) * | 2013-01-21 | 2014-07-23 | Dialog Semiconductor GmbH | Low latency synchronizer circuit |
| US8867684B2 (en) | 2013-01-21 | 2014-10-21 | Dialog Semiconductor Gmbh | Low latency synchronizer circuit |
| WO2014197004A1 (en) * | 2013-06-07 | 2014-12-11 | Synopsys, Inc. | Data storage element and signal processing method |
| US9602085B2 (en) * | 2013-06-07 | 2017-03-21 | Synopsys, Inc. | Data storage element and signal processing method |
| DE112013007148B4 (en) * | 2013-06-07 | 2020-09-17 | Synopsys, Inc. | Data storage element and signal processing method |
| US20180041209A1 (en) * | 2016-08-03 | 2018-02-08 | SK Hynix Inc. | Receiver resilient to noise input |
| KR20180015339A (en) * | 2016-08-03 | 2018-02-13 | 에스케이하이닉스 주식회사 | Receiver resilient to noise input |
| US10056904B2 (en) * | 2016-08-03 | 2018-08-21 | SK Hynix Inc. | Receiver resilient to noise input |
| US10511312B1 (en) | 2019-06-28 | 2019-12-17 | Silicon Laboratories Inc. | Metastable-free output synchronization for multiple-chip systems and the like |
| CN113526287A (en) * | 2021-08-05 | 2021-10-22 | 广东卓梅尼技术股份有限公司 | Electronic safety control module of elevator device |
Similar Documents
| Publication | Publication Date | Title |
|---|---|---|
| US6535057B2 (en) | Programmable glitch filter | |
| US7315874B2 (en) | Electronic circuit for random number generation | |
| US9685953B1 (en) | Low latency asynchronous interface circuits | |
| US8922416B2 (en) | Method and apparatus for analog-to-digital converter | |
| US6924682B1 (en) | Latch circuit with metastability trap and method therefor | |
| US11558040B2 (en) | Low hold multi-bit flip-flop | |
| CN110311659B (en) | Trigger and integrated circuit | |
| US20120249184A1 (en) | Narrow pulse filter | |
| CN114185397B (en) | Cross-clock domain data transmission circuit and method | |
| US6781429B1 (en) | Latch circuit with metastability trap and method therefor | |
| CN117435016B (en) | Design method of reset circuit | |
| CN107911102A (en) | The symchronizing filter and method of cross-clock domain asynchronous data | |
| US7098833B2 (en) | Tri-value decoder circuit and method | |
| CN111211774B (en) | Remove bounce circuit | |
| US5388225A (en) | Time-domain boundary bridge method and apparatus for asynchronous sequential machines | |
| EP1724924B1 (en) | Digital power-on reset controller | |
| US20040114469A1 (en) | Multi-phase clock time stamping | |
| US20240333265A1 (en) | Low Hold Multi-Bit Flip-Flop | |
| US6531905B1 (en) | Flip-flop with metastability reduction | |
| US20070240094A1 (en) | Partially gated mux-latch keeper | |
| CN114076849B (en) | Detection circuit and detection method | |
| US7719320B2 (en) | Method and circuit for filtering glitches | |
| CN115664391A (en) | Flip-flop circuit | |
| AU594593B2 (en) | Method and arrangement for generating a correction signal in a digital timing recovery device | |
| SU1437981A1 (en) | Device for extracting signal pulses |
Legal Events
| Date | Code | Title | Description |
|---|---|---|---|
| AS | Assignment |
Owner name: ADVANCED MICRO DEVICES, TEXAS Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:SMITH, DAVID W.;REEL/FRAME:014607/0490 Effective date: 20031009 |
|
| FEPP | Fee payment procedure |
Free format text: PAYOR NUMBER ASSIGNED (ORIGINAL EVENT CODE: ASPN); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY |
|
| STCF | Information on status: patent grant |
Free format text: PATENTED CASE |
|
| CC | Certificate of correction | ||
| FPAY | Fee payment |
Year of fee payment: 4 |
|
| AS | Assignment |
Owner name: AMD TECHNOLOGIES HOLDINGS, INC., CALIFORNIA Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:ADVANCED MICRO DEVICES, INC.;REEL/FRAME:022764/0488 Effective date: 20090302 Owner name: GLOBALFOUNDRIES INC., CAYMAN ISLANDS Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:AMD TECHNOLOGIES HOLDINGS, INC.;REEL/FRAME:022764/0544 Effective date: 20090302 |
|
| FPAY | Fee payment |
Year of fee payment: 8 |
|
| FPAY | Fee payment |
Year of fee payment: 12 |
|
| AS | Assignment |
Owner name: WILMINGTON TRUST, NATIONAL ASSOCIATION, DELAWARE Free format text: SECURITY AGREEMENT;ASSIGNOR:GLOBALFOUNDRIES INC.;REEL/FRAME:049490/0001 Effective date: 20181127 |
|
| AS | Assignment |
Owner name: GLOBALFOUNDRIES U.S. INC., CALIFORNIA Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:GLOBALFOUNDRIES INC.;REEL/FRAME:054633/0001 Effective date: 20201022 |
|
| AS | Assignment |
Owner name: GLOBALFOUNDRIES INC., CAYMAN ISLANDS Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:WILMINGTON TRUST, NATIONAL ASSOCIATION;REEL/FRAME:054636/0001 Effective date: 20201117 |
|
| AS | Assignment |
Owner name: MEDIATEK INC., TAIWAN Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:GLOBALFOUNDRIES US INC.;REEL/FRAME:055173/0781 Effective date: 20201223 |
|
| AS | Assignment |
Owner name: GLOBALFOUNDRIES U.S. INC., NEW YORK Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:WILMINGTON TRUST, NATIONAL ASSOCIATION;REEL/FRAME:056987/0001 Effective date: 20201117 Owner name: GLOBALFOUNDRIES U.S. INC., NEW YORK Free format text: RELEASE OF SECURITY INTEREST;ASSIGNOR:WILMINGTON TRUST, NATIONAL ASSOCIATION;REEL/FRAME:056987/0001 Effective date: 20201117 |