US6844759B2 - Method and circuit for eliminating charge injection from transistor switches - Google Patents

Method and circuit for eliminating charge injection from transistor switches Download PDF

Info

Publication number
US6844759B2
US6844759B2 US10/457,779 US45777903A US6844759B2 US 6844759 B2 US6844759 B2 US 6844759B2 US 45777903 A US45777903 A US 45777903A US 6844759 B2 US6844759 B2 US 6844759B2
Authority
US
United States
Prior art keywords
phase
transistor
circuit
timing signal
gate
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Expired - Fee Related
Application number
US10/457,779
Other versions
US20040252545A1 (en
Inventor
Chunyan Wang
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
VALORBEC
Concordia University
Original Assignee
Concordia University
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Concordia University filed Critical Concordia University
Priority to US10/457,779 priority Critical patent/US6844759B2/en
Assigned to CONCORDIA UNIVERSITY reassignment CONCORDIA UNIVERSITY ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: WANG, CHUNYAN
Publication of US20040252545A1 publication Critical patent/US20040252545A1/en
Application granted granted Critical
Publication of US6844759B2 publication Critical patent/US6844759B2/en
Assigned to VALORBEC reassignment VALORBEC ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: WANG, CHUNYAN
Anticipated expiration legal-status Critical
Expired - Fee Related legal-status Critical Current

Links

Images

Classifications

    • GPHYSICS
    • G11INFORMATION STORAGE
    • G11CSTATIC STORES
    • G11C27/00Electric analogue stores, e.g. for storing instantaneous values
    • G11C27/02Sample-and-hold arrangements
    • G11C27/024Sample-and-hold arrangements using a capacitive memory element
    • G11C27/028Current mode circuits, e.g. switched current memories

Definitions

  • the invention relates to the implementation of transistor switches in various applications. More specifically, it relates to a method for eliminating charge injection from transistor switches when used in various types of circuits.
  • Transistor switches find many applications in integrated-circuit design. In analog circuits, the switch is used to implement such useful functions as sample-hold.
  • charge injection effect is due to the charge released from the transistor channel, which is also called inversion layer beneath the gate, and injected into the connected drain and source nodes when the transistor is turned from on to off.
  • Charge injection involves a complex process whose resulting effects depend upon a number of factors such as the dimension of the transistor, and the shape of the inversion layer in the gate area.
  • a number of techniques have been proposed to reduce the effect of charge injection. Some of them use additional devices attempting to cancel the injected charge, for example, using a dummy switch to absorb the charge. Some use differential switches so that the voltage variation produced by the switch pair can be cancelled as a common-mode noise. To apply such canceling techniques, a device matching is usually required, and multi-phase clocks, as well as extra bias signals, may be needed. Others try to make the operation of the circuits less sensitive to the charge injection, such as by deviating the charge, or part of it, from the critical circuit node. The objective of most of the reported technique is to reduce the impact of the charge injection after it occurs, instead of reducing the charge injection itself.
  • an object of the present invention is to eliminate charge in the MOS switch before any charge injection occurs.
  • Another object of the invention is to provide an easy and inexpensive solution to the problem of charge injection.
  • a method for reducing charge injection from a field effect transistor switch in a circuit being controlled by a timing signal having an operation cycle comprising at least a first phase and a second phase comprising: changing a charge density in at least one layer in a channel in the switch when the timing signal begins its operational cycle and is in the first phase; significantly reducing a depth of the layer while the timing signal is still in the first phase before a transition of the timing signal from the first phase to the second phase; and transitioning the timing signal from the first phase to the second phase while the layer is significantly reduced.
  • the timing signal is maintained as a constant voltage swing and is applied to a control circuit that is then used to generate the modulated voltage signal to control the transistor switch so that the gate of the transistor switch is made variable.
  • the voltage at the gate of the transistor switch is adjusted automatically, reducing significantly the voltage difference between the gate and the source to reduce the depth of the inversion layer in the transistor switch before the timing signal transitions from the first phase to the second phase.
  • the inversion layer is completely removed from the transistor switch before the transition of the timing signal in order to eliminate as much charge in the transistor as possible.
  • a circuit having a substantially eliminated charge injection comprising: a field effect transistor switch having a gate, a first diffusion terminal, and a second diffusion terminal; functional circuitry connected to at least one of the first and second diffusion terminals of the transistor switch and adapted to perform a task; and control circuitry connected to the gate of the transistor switch for receiving a timing signal having an operational cycle of at least a first phase and a second phase and generating a modulated voltage signal at the gate of the switch, the control circuitry changing a charge density in at least one layer in a channel of the transistor switch when the timing signal begins the operational cycle and is in the first phase, and adapted to significantly reduce a depth of said layer while the timing signal is still in the first phase before a transition of the timing signal from the first phase to the second phase.
  • the functional circuitry is circuitry for a switched current memory cell and the control circuitry is adapted to generate a varying voltage, from one with a constant-swing, to the gate of the transistor switch.
  • the gate voltage should vary in such a way that the transistor switch is first driven in a good conduction state for a fast adjustment of the critical gate voltage and then it is turned off in order to eliminate the charge that would be injected.
  • the layer is completely removed from the transistor switch, before the control signal transition.
  • FIG. 1 is a flow chart of the method in accordance with the invention.
  • FIG. 2 is a prior art scheme of a switched-current memory cell
  • FIG. 3 is a switched-current memory cell with the circuit for reducing or eliminating the charge injection
  • FIG. 4 is a modulated timing signal to apply to the gate of the switch
  • FIG. 5A is a graph of a simulated waveform for the reset signal from FIG. 3 ;
  • FIG. 5B is a graph of a simulated waveform for the timing signal from FIG. 3 ;
  • FIG. 5C is a graph of a simulated waveform for the control signal at the gate of transistor N 2 from FIG. 3 ;
  • FIG. 5D is a graph of a simulated waveform for the gate voltage of transistor N 1 from FIG. 3 ;
  • FIG. 5E is a graph of a simulated waveform for the voltage at node V O from FIG. 3 ;
  • FIG. 5F is a graph of a simulated waveform for the current in transistor N 1 from FIG. 3 ;
  • FIG. 6 is a graph of the voltage variation at the critical gate node of transistor N 1 versus the input current of the circuit of FIG. 3 ;
  • FIG. 7 is a graph of the gate voltage of the MOS switch N 2 at the end of the first phase versus the input current of the circuit of FIG. 3 .
  • the preferred embodiment consists of a MOSFET switch for the transistor, it can be appreciated that the technique can be used for JFETs as well.
  • FIG. 1 is a flowchart of the method in accordance with the invention. It is a method for reducing charge injection from a field effect transistor switch in a circuit being controlled by a timing signal having an operation cycle comprising at least a first phase and a second phase.
  • the timing signal is at a first voltage level and during phase 2, it is at a second voltage level.
  • the first step is to change a charge density of at least one layer in a channel in the switch 32. In a conventional transistor, this means creating an inversion layer. If the transistor has a p-type substrate, then a layer beneath the gate and between the source and drain is inverted to n-type. If the transistor has an n-type substrate, then the inversion layer is a p-type layer.
  • the inversion layer is created, for a p-type substrate, by applying a positive gate-to-source voltage to the transistor and this voltage is equal or higher than the threshold voltage of the transistor.
  • the positive voltage causes, in a first instance, the free holes (which are positively charged) to be repelled from the region of the substrate under the gate (the channel region). These holes are pushed downward into the substrate, leaving behind a carrier-depletion region. The depletion region is populated by the bound negative charge associated with the acceptor atoms. These charges are “uncovered” because the neutralizing holes have been pushed downward into the substrate.
  • the positive gate voltage attracts electrons from the highly doped n-type source and drain regions into the channel region.
  • an n-region is in effect created, connecting the source and drain regions.
  • the channel is created by inverting the substrate surface from p-type to n-type. Hence, the induced channel is also called an inversion layer.
  • a p-channel type MOSFET (PMOS transistor) is fabricated on an n-type substrate with p-type diffusion regions for the drain and source with holes as majority carriers.
  • the device operates in the same manner as the n-channel device, except that V gs and V ds are negative and the threshold voltage V t is negative. Also, the current i D enters the source terminal and leaves through the drain terminal.
  • the amount of charge in the inversion layer is related to the size of the gate area and the degree/depth of the inversion that depends on the gate-to-source voltage.
  • the next step of the method comprises reducing the depth of the layer 34 . This is done while the connection by the switch is no longer needed but the timing signal is still at the first voltage level, i.e. in a first phase.
  • the inversion layer is completely removed.
  • the charge injection may be sufficiently reduced by simply driving the transistor into the weak inversion region and a minimum amount of charge is left in the channel.
  • this step is performed after the circuit has performed an initial task. For example, in the case of a switched current circuit, an initial task would be to sample an input current. This is usually done while the timing signal is in the first phase. Once this is done and while the timing signal is still in the first phase, the depth of the layer is reduced. This can be done by lowering the gate-to-source voltage of the MOS switch.
  • the last step of the method is to transition the timing signal from the first phase to the second phase, or from the first voltage level to the second voltage level 36 . This is done while the layer is the weakest to avoid a significant effect of the charge injection.
  • the gate-to-source voltage is varied during the first phase of the timing signal. This can be done by applying an amplitude-modulated timing signal to the switch.
  • the modulated timing signal would have its voltage level gradually varied before the second phase starts. Therefore, the depth of the inversion layer of the transistor switch would subsequently be reduced as the voltage level decreases.
  • An example of a modulated timing signal is shown in FIG. 4 .
  • the voltage rises to a high voltage level until the initial task of the circuit is completed and then is lowered gradually until it is low enough to make the depth of the inversion layer of the transistor switch removed or minimized.
  • the gradual lowering of the voltage level is a transitional phase between the first phase and the second phase.
  • a control circuitry is provided between a timing signal and the gate of the MOS switch to generate a modulated voltage signal so that the gate-to-source voltage of the switch is varied during the first phase of the timing signal.
  • the timing signal is maintained with a constant voltage swing and it is the modulated voltage signal generated which is applied to the gate of the MOS switch.
  • This circuitry which is initially run by the timing signal, is subsequently driven by the operation of the circuit. That is, the circuitry can automatically detect when a portion of the task is completed and the gate voltage can be lowered in order to reduce or remove the inversion layer in the gate area. The detection is done by providing a circuit that automatically responds with a timing characteristic adjusted to the task to be completed.
  • the circuit first samples and once the current has been sampled, the circuit automatically begins to decrease the gate voltage of the switch.
  • the timing signal enters the second phase of the operational cycle, the hold function of the circuit begins.
  • the charge injection results in a voltage variation ⁇ V G1 at the node V G1 , as shown in FIG. 2 (prior art), and a current variation of ⁇ i N1 is then produced in the transistor N 1 .
  • the principle of the proposed elimination of the charge injection does not aim at eliminating ⁇ V G1 after it is generated, but eliminating ⁇ q.
  • This ⁇ q is related to the inversion layer of the MOS switch N 2 when it is on. If the inversion layer is removed at the time of the phase switching, no charge injection from the MOS switch will take place.
  • a MOS switch such as N 2 in FIG. 2 , needs to be on for the current sampling.
  • the MOS switch should be first in a good conduction state for a fast adjustment of V G1 , i.e. a fast current sampling, then turned off before the timing signal changes its state to the second operational phase. In this case, the effect of the charge injection will be eliminated.
  • the gate voltage of N 2 should be variable.
  • a new circuit structure is needed to generate a level variable gate voltage for the MOS switch without making the timing signal complex. Such a circuit structure is shown in FIG. 3 .
  • FIG. 3 shows a switched-current circuit with elimination of the charge injection.
  • This circuit is a switched-current memory cell, one of the most important building blocks in switched-current circuits.
  • the transistor N 1 is the critical one of which the gate node voltage V G1 ( FIG. 5D ) needs protection from switching noise, including that produced by the charge injection.
  • the functional circuitry comprises transistor N 1 and i IN is the input signal current from another source.
  • the circuitry performs a sample-hold of the input current.
  • the voltage V G2 ( FIG. 5C ) is variable during the sample phase.
  • the transistor P 1 is added to adjust V G2 .
  • the transistor N 3 is used to pull down V G2 to zero volts during the second phase.
  • P 1 and N 3 receive a timing signal and generate a modulated voltage signal which is applied to the gate of N 2 .
  • Transistors P 1 and N 3 forming the control circuitry, are used to generate modulated voltage signal V G2 that is applied to the gate of the transistor switch N 2 and controls the inversion layer of the transistor switch N 2 .
  • a transistor, N 4 is used to reset V G1 to zero volts at the beginning of each operational cycle and is turned on only for that purpose (see FIG. 5 A).
  • FIGS. 5A-5F show many simulation waveforms for the circuit.
  • the simulation waveforms are of the reset signal, the timing signal, the modulated voltage signal (V G2 from FIG. 3 ), V G1 , V O , and the current in transistor N 1 .
  • the gate-to-source voltage of N 2 which is V G2 -V G1 is small enough to turn the transistor off.
  • the circuit operates as follows. In phase one of the operation, the timing signal is at zero volts (FIG. 5 B), the circuit is sampling the current i IN , and N 3 is off. As the gate voltage V G1 is initially low, i N1 ⁇ i IN at the beginning of the phase. The voltage V O ( FIG. 5E ) increases quickly, raising V G2 ( FIG. 5C ) and V G1 (FIG. 5 D). Thus, both P 1 and N 2 are turned on so that V G2 and V G1 can be varied to adjust the current 1 N 1 . When the level of i N1 ( FIG. 5F ) is approaching that of i IN , the current of PI and that of N 2 approach zero.
  • V G2 V O
  • V G2 ⁇ V tp1 , where V tp1 , is the threshold voltage of P 1 .
  • the current of P 1 becomes zero because V G2 , the source voltage of P 1 is lowered to be equal to its drain voltage.
  • the second case happens as i N1 is very weak and V G1 is very low.
  • V G2 When V G2 is lowered to the level of
  • phase two of the operation the timing signal is at V DD , and P 1 is off.
  • Transistor N 3 is turned on, discharging quickly the capacitor at the gate of N 2 . This ensures the off state of N 2 .
  • the circuit shown in FIG. 3 has been simulated with HSPICE using the transistor models of a 0.18 ⁇ m technology. Most of the transistors are minimum sized. The capacitance at the critical gate node V G1 is mainly contributed by the transistor gate sized 0.22 ⁇ m 2 . No additional capacitance is introduced at this gate node so that the node capacitance is kept minimum and the voltage variation at this gate can be observed easily. Without any measures to reduce the charge injection, the voltage variation of ⁇ V G1 due to the switching is greater than 100 mV. However, with the same N 1 , the same N 2 and the same capacitance at the gate of N 1 , the voltage variation of ⁇ V G1 is considerably reduced with the structure of FIG. 3 . The characteristic of the reduced ⁇ V G1 versus i IN , the input current, is shown in FIG. 6 . The gate voltage of V G2 at the end of the first phase versus i IN is shown in FIG. 7 . These results confirm the following points.
  • ⁇ V G1 is about 10 mV.
  • the elimination of the charge injection make the gate voltage variation at least one decade smaller than that without the elimination procedure implemented. This reduction of the gate voltage variation can result in an even more significant reduction of the undesirable current variation in the transistor N 1 .
  • the transistor current increases exponentially with the gate-to-source voltage. In this case, the proposed method of eliminating charge injection will result in a very impressive suppression of the current noise caused by the switching noise.
  • the gate-to-source voltage of the MOS switch N 2 is not greater than 100 mV. It is thus confirmed that, at that moment, N 2 is already in the cut-off mode, or in the depletion mode. There is therefore, no inversion layer in the MOS switch when the operation phase is switched.
  • ⁇ V G1 is not caused by the injection of the charge from the MOS switch, but by the drop of V G2 coupled by the gate-diffusion capacitance of N 2 at the moment of switching.
  • the circuit does not contain any large capacitors and its sample phase can be very short.
  • the sampling time is about 1 ⁇ s.
  • the operation speed is quite high.
  • the power dissipation of the circuit is proportional to the input current. If the input current is in a nA level, the power dissipation will be in a nW level.
  • the most significant advantage of the proposed approach is the efficiency of the reduction of the switching noise. This reduction is achieved at almost no expenses of devices and controls, as it requires neither matching devices, nor passive components (constant resistance or capacitance), nor specifically sized transistors or special fabrication processes. This noise reduction is done without sacrificing the operation speed and with little additional power dissipation. Moreover, this reduction is effective and efficient, enabling the circuits to function correctly over a wide range of the input current, in particular, in the range of nA or below.
  • the potential applications of the new approach and circuits can be in all applications cases of switched-current circuits, including current based sensor circuits (ex. optical sensors, biomedical sensors, and other perception circuits), current mode data converters, and current mode processing circuits and signal generators.
  • current based sensor circuits ex. optical sensors, biomedical sensors, and other perception circuits
  • current mode data converters current mode processing circuits and signal generators.

Landscapes

  • Electronic Switches (AREA)

Abstract

A method for reducing charge injection from a field effect transistor switch in a circuit being controlled by a timing signal having an operation cycle with at least a first phase and a second phase. A charge density is changed in at least one layer in a channel in the switch when the timing signal begins its operational cycle and is in the first phase. A depth of the layer is significantly reduced while the timing signal is still in the first phase before a transition of the timing signal from the first phase to the second phase. The timing signal is transitioned from the first phase to the second phase while the layer is significantly reduced.

Description

FIELD OF THE INVENTION
The invention relates to the implementation of transistor switches in various applications. More specifically, it relates to a method for eliminating charge injection from transistor switches when used in various types of circuits.
BACKGROUND OF THE INVENTION
Transistor switches find many applications in integrated-circuit design. In analog circuits, the switch is used to implement such useful functions as sample-hold.
One of the most serious limitations of transistor switches is the charge injection effect. This is due to the charge released from the transistor channel, which is also called inversion layer beneath the gate, and injected into the connected drain and source nodes when the transistor is turned from on to off. Charge injection involves a complex process whose resulting effects depend upon a number of factors such as the dimension of the transistor, and the shape of the inversion layer in the gate area.
A number of techniques have been proposed to reduce the effect of charge injection. Some of them use additional devices attempting to cancel the injected charge, for example, using a dummy switch to absorb the charge. Some use differential switches so that the voltage variation produced by the switch pair can be cancelled as a common-mode noise. To apply such canceling techniques, a device matching is usually required, and multi-phase clocks, as well as extra bias signals, may be needed. Others try to make the operation of the circuits less sensitive to the charge injection, such as by deviating the charge, or part of it, from the critical circuit node. The objective of most of the reported technique is to reduce the impact of the charge injection after it occurs, instead of reducing the charge injection itself.
Therefore, there is a need to develop a method and circuit to eliminate charge injection, instead of dealing with the effects of the charge injection.
SUMMARY OF THE INVENTION
Accordingly, an object of the present invention is to eliminate charge in the MOS switch before any charge injection occurs.
Another object of the invention is to provide an easy and inexpensive solution to the problem of charge injection.
According to a first broad aspect of the present invention, there is provided a method for reducing charge injection from a field effect transistor switch in a circuit being controlled by a timing signal having an operation cycle comprising at least a first phase and a second phase, the method comprising: changing a charge density in at least one layer in a channel in the switch when the timing signal begins its operational cycle and is in the first phase; significantly reducing a depth of the layer while the timing signal is still in the first phase before a transition of the timing signal from the first phase to the second phase; and transitioning the timing signal from the first phase to the second phase while the layer is significantly reduced.
Preferably, the timing signal is maintained as a constant voltage swing and is applied to a control circuit that is then used to generate the modulated voltage signal to control the transistor switch so that the gate of the transistor switch is made variable. The voltage at the gate of the transistor switch is adjusted automatically, reducing significantly the voltage difference between the gate and the source to reduce the depth of the inversion layer in the transistor switch before the timing signal transitions from the first phase to the second phase. Also preferably, the inversion layer is completely removed from the transistor switch before the transition of the timing signal in order to eliminate as much charge in the transistor as possible.
According to a second broad aspect of the present invention, there is provided a circuit having a substantially eliminated charge injection, the circuit comprising: a field effect transistor switch having a gate, a first diffusion terminal, and a second diffusion terminal; functional circuitry connected to at least one of the first and second diffusion terminals of the transistor switch and adapted to perform a task; and control circuitry connected to the gate of the transistor switch for receiving a timing signal having an operational cycle of at least a first phase and a second phase and generating a modulated voltage signal at the gate of the switch, the control circuitry changing a charge density in at least one layer in a channel of the transistor switch when the timing signal begins the operational cycle and is in the first phase, and adapted to significantly reduce a depth of said layer while the timing signal is still in the first phase before a transition of the timing signal from the first phase to the second phase.
Preferably, the functional circuitry is circuitry for a switched current memory cell and the control circuitry is adapted to generate a varying voltage, from one with a constant-swing, to the gate of the transistor switch. The gate voltage should vary in such a way that the transistor switch is first driven in a good conduction state for a fast adjustment of the critical gate voltage and then it is turned off in order to eliminate the charge that would be injected. Also preferably, the layer is completely removed from the transistor switch, before the control signal transition.
BRIEF DESCRIPTION OF THE DRAWINGS
These and other features, aspects and advantages of the present invention will become better understood with regard to the following description and accompanying drawings wherein:
FIG. 1 is a flow chart of the method in accordance with the invention;
FIG. 2 is a prior art scheme of a switched-current memory cell;
FIG. 3 is a switched-current memory cell with the circuit for reducing or eliminating the charge injection;
FIG. 4 is a modulated timing signal to apply to the gate of the switch;
FIG. 5A is a graph of a simulated waveform for the reset signal from FIG. 3;
FIG. 5B is a graph of a simulated waveform for the timing signal from FIG. 3;
FIG. 5C is a graph of a simulated waveform for the control signal at the gate of transistor N2 from FIG. 3;
FIG. 5D is a graph of a simulated waveform for the gate voltage of transistor N1 from FIG. 3;
FIG. 5E is a graph of a simulated waveform for the voltage at node VO from FIG. 3;
FIG. 5F is a graph of a simulated waveform for the current in transistor N1 from FIG. 3;
FIG. 6 is a graph of the voltage variation at the critical gate node of transistor N1 versus the input current of the circuit of FIG. 3; and
FIG. 7 is a graph of the gate voltage of the MOS switch N2 at the end of the first phase versus the input current of the circuit of FIG. 3.
DETAILED DESCRIPTION OF THE PREFERRED EMBODIMENT
Although the preferred embodiment consists of a MOSFET switch for the transistor, it can be appreciated that the technique can be used for JFETs as well.
FIG. 1 is a flowchart of the method in accordance with the invention. It is a method for reducing charge injection from a field effect transistor switch in a circuit being controlled by a timing signal having an operation cycle comprising at least a first phase and a second phase. During phase 1, the timing signal is at a first voltage level and during phase 2, it is at a second voltage level. The first step is to change a charge density of at least one layer in a channel in the switch 32. In a conventional transistor, this means creating an inversion layer. If the transistor has a p-type substrate, then a layer beneath the gate and between the source and drain is inverted to n-type. If the transistor has an n-type substrate, then the inversion layer is a p-type layer.
In a Metal Oxide Semi-conductor Field Effect Transistor (MOSFET), the inversion layer is created, for a p-type substrate, by applying a positive gate-to-source voltage to the transistor and this voltage is equal or higher than the threshold voltage of the transistor. The positive voltage causes, in a first instance, the free holes (which are positively charged) to be repelled from the region of the substrate under the gate (the channel region). These holes are pushed downward into the substrate, leaving behind a carrier-depletion region. The depletion region is populated by the bound negative charge associated with the acceptor atoms. These charges are “uncovered” because the neutralizing holes have been pushed downward into the substrate. As well, the positive gate voltage attracts electrons from the highly doped n-type source and drain regions into the channel region. When a sufficient number of electrons accumulate near the surface of the substrate under the gate, an n-region is in effect created, connecting the source and drain regions. The channel is created by inverting the substrate surface from p-type to n-type. Hence, the induced channel is also called an inversion layer.
Similarly, a p-channel type MOSFET (PMOS transistor) is fabricated on an n-type substrate with p-type diffusion regions for the drain and source with holes as majority carriers. The device operates in the same manner as the n-channel device, except that Vgs and Vds are negative and the threshold voltage Vt is negative. Also, the current iD enters the source terminal and leaves through the drain terminal.
For both n-type and p-type transistors, the amount of charge in the inversion layer is related to the size of the gate area and the degree/depth of the inversion that depends on the gate-to-source voltage.
The next step of the method comprises reducing the depth of the layer 34. This is done while the connection by the switch is no longer needed but the timing signal is still at the first voltage level, i.e. in a first phase. In a preferred embodiment, the inversion layer is completely removed. Alternatively, the charge injection may be sufficiently reduced by simply driving the transistor into the weak inversion region and a minimum amount of charge is left in the channel. Ideally, this step is performed after the circuit has performed an initial task. For example, in the case of a switched current circuit, an initial task would be to sample an input current. This is usually done while the timing signal is in the first phase. Once this is done and while the timing signal is still in the first phase, the depth of the layer is reduced. This can be done by lowering the gate-to-source voltage of the MOS switch.
The last step of the method is to transition the timing signal from the first phase to the second phase, or from the first voltage level to the second voltage level 36. This is done while the layer is the weakest to avoid a significant effect of the charge injection.
There are a variety of ways in which the depth of the layer can be reduced 34. They all come down to the same principle: the gate-to-source voltage is varied during the first phase of the timing signal. This can be done by applying an amplitude-modulated timing signal to the switch. The modulated timing signal would have its voltage level gradually varied before the second phase starts. Therefore, the depth of the inversion layer of the transistor switch would subsequently be reduced as the voltage level decreases. An example of a modulated timing signal is shown in FIG. 4. The voltage rises to a high voltage level until the initial task of the circuit is completed and then is lowered gradually until it is low enough to make the depth of the inversion layer of the transistor switch removed or minimized. The gradual lowering of the voltage level is a transitional phase between the first phase and the second phase.
Alternatively, a control circuitry is provided between a timing signal and the gate of the MOS switch to generate a modulated voltage signal so that the gate-to-source voltage of the switch is varied during the first phase of the timing signal. The timing signal is maintained with a constant voltage swing and it is the modulated voltage signal generated which is applied to the gate of the MOS switch. This circuitry, which is initially run by the timing signal, is subsequently driven by the operation of the circuit. That is, the circuitry can automatically detect when a portion of the task is completed and the gate voltage can be lowered in order to reduce or remove the inversion layer in the gate area. The detection is done by providing a circuit that automatically responds with a timing characteristic adjusted to the task to be completed. For example, in the case of a switched-current circuit where the initial task is to sample an input current, the circuit first samples and once the current has been sampled, the circuit automatically begins to decrease the gate voltage of the switch. When the timing signal enters the second phase of the operational cycle, the hold function of the circuit begins.
Throughout the rest of the description, the preferred embodiment will be described with respect to a switched-current circuit. It can be appreciated that the solution proposed can be used for a variety of applications and should not be limited to a switched-current circuit.
The charge injection results in a voltage variation ΔVG1 at the node VG1, as shown in FIG. 2 (prior art), and a current variation of ΔiN1 is then produced in the transistor N1. The principle of the proposed elimination of the charge injection does not aim at eliminating ΔVG1 after it is generated, but eliminating Δq. This Δq is related to the inversion layer of the MOS switch N2 when it is on. If the inversion layer is removed at the time of the phase switching, no charge injection from the MOS switch will take place.
It should be noted that a MOS switch, such as N2 in FIG. 2, needs to be on for the current sampling. Thus, during the sample phase, i.e. the first phase of the operation, the MOS switch should be first in a good conduction state for a fast adjustment of VG1, i.e. a fast current sampling, then turned off before the timing signal changes its state to the second operational phase. In this case, the effect of the charge injection will be eliminated.
To eliminate the charge injection, the gate voltage of N2 should be variable. However, if the timing signal is to maintain a constant voltage swing, a new circuit structure is needed to generate a level variable gate voltage for the MOS switch without making the timing signal complex. Such a circuit structure is shown in FIG. 3.
FIG. 3 shows a switched-current circuit with elimination of the charge injection. This circuit is a switched-current memory cell, one of the most important building blocks in switched-current circuits. In this cell, the transistor N1 is the critical one of which the gate node voltage VG1 (FIG. 5D) needs protection from switching noise, including that produced by the charge injection. The functional circuitry comprises transistor N1 and iIN is the input signal current from another source. The circuitry performs a sample-hold of the input current. The voltage VG2 (FIG. 5C) is variable during the sample phase. The transistor P1 is added to adjust VG2. The transistor N3 is used to pull down VG2 to zero volts during the second phase. P1 and N3 receive a timing signal and generate a modulated voltage signal which is applied to the gate of N2. Transistors P1 and N3, forming the control circuitry, are used to generate modulated voltage signal VG2 that is applied to the gate of the transistor switch N2 and controls the inversion layer of the transistor switch N2. Additionally, a transistor, N4, is used to reset VG1 to zero volts at the beginning of each operational cycle and is turned on only for that purpose (see FIG. 5A).
FIGS. 5A-5F show many simulation waveforms for the circuit. The simulation waveforms are of the reset signal, the timing signal, the modulated voltage signal (VG2 from FIG. 3), VG1, VO, and the current in transistor N1. At the end of the first phase, i.e. just before the timing signal is switched to its high level, the gate-to-source voltage of N2, which is VG2-VG1 is small enough to turn the transistor off.
The circuit operates as follows. In phase one of the operation, the timing signal is at zero volts (FIG. 5B), the circuit is sampling the current iIN, and N3 is off. As the gate voltage VG1 is initially low, iN1<<iIN at the beginning of the phase. The voltage VO (FIG. 5E) increases quickly, raising VG2 (FIG. 5C) and VG1 (FIG. 5D). Thus, both P1 and N2 are turned on so that VG2 and VG1 can be varied to adjust the current 1N1. When the level of iN1 (FIG. 5F) is approaching that of iIN, the current of PI and that of N2 approach zero. At this moment, if N2 is still on, the voltage VO will approach VG1 and VO<VG2. In this case, P1 has to have a current flowing from node VG2 to node VO, which lowers the voltage VG2. The following steady state can be one of two cases: VG2=VO, or VG2=−Vtp1, where Vtp1, is the threshold voltage of P1. In the first case, the current of P1 becomes zero because VG2, the source voltage of P1 is lowered to be equal to its drain voltage. The second case happens as iN1 is very weak and VG1 is very low. When VG2 is lowered to the level of |Vtp1|, the current of P1 stops. Thus, VG2 cannot be lowered to the level of VO. In either of the two cases, the potential difference between VG2 and VG1 is not big, enough for an inversion layer to exist in the MOS switch N2. Therefore, the, inversion layer appearing at the beginning of the phase has been removed when VG2 is lowered.
In phase two of the operation, the timing signal is at VDD, and P1 is off. Transistor N3 is turned on, discharging quickly the capacitor at the gate of N2. This ensures the off state of N2. During this phase, there is no DC path to the critical gate node VG1.
The circuit shown in FIG. 3 has been simulated with HSPICE using the transistor models of a 0.18 μm technology. Most of the transistors are minimum sized. The capacitance at the critical gate node VG1 is mainly contributed by the transistor gate sized 0.22 μm2. No additional capacitance is introduced at this gate node so that the node capacitance is kept minimum and the voltage variation at this gate can be observed easily. Without any measures to reduce the charge injection, the voltage variation of ΔVG1 due to the switching is greater than 100 mV. However, with the same N1, the same N2 and the same capacitance at the gate of N1, the voltage variation of ΔVG1 is considerably reduced with the structure of FIG. 3. The characteristic of the reduced ΔVG1 versus iIN, the input current, is shown in FIG. 6. The gate voltage of VG2 at the end of the first phase versus iIN is shown in FIG. 7. These results confirm the following points.
Within a current range from 2 μA to 2 μA, ΔVG1 is about 10 mV. The elimination of the charge injection make the gate voltage variation at least one decade smaller than that without the elimination procedure implemented. This reduction of the gate voltage variation can result in an even more significant reduction of the undesirable current variation in the transistor N1. Particularly, when the transistor is in the weak inversion mode with a very weak input current, the transistor current increases exponentially with the gate-to-source voltage. In this case, the proposed method of eliminating charge injection will result in a very impressive suppression of the current noise caused by the switching noise.
At the end of the first phase, (VG2-VG1), the gate-to-source voltage of the MOS switch N2, is not greater than 100 mV. It is thus confirmed that, at that moment, N2 is already in the cut-off mode, or in the depletion mode. There is therefore, no inversion layer in the MOS switch when the operation phase is switched.
In the lower part of the current range, as shown in FIG. 7, VG2 is equal to the threshold voltage of the transistor P1 (around 500 mV). If VG1 is changed by a change of iIN, this threshold voltage is slightly modified due to the body effect. In the upper part of the current range, VG2=VO.
Within the current range fro 2 μA to 2 μA, ΔVG1 is not caused by the injection of the charge from the MOS switch, but by the drop of VG2 coupled by the gate-diffusion capacitance of N2 at the moment of switching.
The circuit does not contain any large capacitors and its sample phase can be very short. For an input current of 10nA, the sampling time is about 1 μs. Considering the very weak operating current, the operation speed is quite high. In the aspect of power, as the circuit has zero DC bias current, the power dissipation of the circuit is proportional to the input current. If the input current is in a nA level, the power dissipation will be in a nW level.
The most significant advantage of the proposed approach is the efficiency of the reduction of the switching noise. This reduction is achieved at almost no expenses of devices and controls, as it requires neither matching devices, nor passive components (constant resistance or capacitance), nor specifically sized transistors or special fabrication processes. This noise reduction is done without sacrificing the operation speed and with little additional power dissipation. Moreover, this reduction is effective and efficient, enabling the circuits to function correctly over a wide range of the input current, in particular, in the range of nA or below.
The potential applications of the new approach and circuits can be in all applications cases of switched-current circuits, including current based sensor circuits (ex. optical sensors, biomedical sensors, and other perception circuits), current mode data converters, and current mode processing circuits and signal generators.
It will be understood that numerous modifications thereto will appear to those skilled in the art. Accordingly, the above description and accompanying drawings should be taken as illustrative of the invention and not in a limiting sense. It will further be understood that it is intended to cover any variations, uses, or adaptions of the invention following, in general, the principles of the invention and including such departures from the present disclosure as come within known or customary practice within the art to which the invention pertains and as may be applied to the essential features herein before set forth, and as follows in the scope of the appended claims.

Claims (24)

1. A method for reducing charge injection from a field effect transistor switch in a circuit being controlled by a timing signal having an operation cycle comprising at least a first phase and a second phase, the method comprising:
changing a charge density in at least one layer in a channel in said switch when said timing signal begins its operational cycle and is in said first phase;
significantly reducing a depth of said layer while said timing signal is still in said first phase before a transition of said timing signal from said first phase to said second phase; whereby said switch is substantially turned off before said transition of bald timing signal; and
transitioning said timing signal from said first phase to said second phase while said layer is significantly reduced.
2. A method as claimed in claim 1, wherein a modulated voltage signal is generated from said timing signal and with a decay ocurring during said first phase of said timing signal and said modulated voltage signal is applied to a gate of said transistor switch to change said charge density and significantly reduce a depth of said layer.
3. A method as claimed in claim 1, wherein said timing signal is a modulated timing signal having a transitional phase before said second phase, and said significantly reducing a depth of said layer comprises entering said transitional phase to reduce a potential difference between said gate and a diffusion terminal of said transistor switch gradually.
4. A method as claimed in claim 2, wherein said significantly reducing a depth of said layer comprises substantially reducing a potential difference between said gate and a diffusion terminal of said transistor switch after an initial task of said circuit has been completed and before said timing signal transitions from said first phase to said second phase.
5. A method as claimed in claim 4, wherein said initial task is sampling an input current in a switched-current circuit.
6. A method as claimed in claim 5, wherein said reducing a potential difference comprises providing a first transistor at said gate of said transistor switch such that said first transistor has a substantially zero current flowing therethrough in steady state.
7. A method as claimed in claim 5, wherein said reducing a potential difference comprises making said potential difference too small for said inversion layer to exist.
8. A method as claimed in claim 7, wherein said potential difference is minimized by providing a connection to act as a current path for modulating said modulated voltage signal at said gate of said transistor switch.
9. A method as claimed in claim 4, wherein said significantly reducing a depth of said layer comprises automatically detecting that said initial task of said circuit has been completed and said transistor switch is ready to be turned off according to a timing characteristic adjusted to said task.
10. A method as claimed in claim 1, wherein said significantly reducing a depth of said layer comprises substantially removing said layer.
11. A method as claimed in claim 10, further comprising substantially removing said layer by reducing a gate terminal voltage of said transistor switch to substantially zero while said timing signal is in said second phase.
12. A circuit having a substantially eliminated charge injection, said circuit comprising:
a field effect transistor switch having a gate, a first diffusion terminal, and a second diffusion terminal;
functional circuitry connected to at least one of said first and second diffusion terminals of said transistor switch and adapted to perform a task; and
control circuitry connected to said gate of said transistor switch cable of receiving a timing signal having an operational cycle of at least a first phase and a second phase and generating a modulated voltage signal at said gate of said switch, said control circuitry changing a charge density in at least one layer in a channel of said transistor switch when said timing signal begins said operational cycle and is in said first phase, and adapted to significantly reduce a depth of said layer while said timing signal is still in said first phase before a transition of said timing signal from said first phase to said second phase, whereby said switch is substantially turned off before said transition.
13. A circuit as claimed in claim 12, wherein said modulated voltage signal follows a course dictated by at least one of said functional circuitry and said control circuitry.
14. A circuit as claimed in claim 12, wherein said control circuitry receives a modulated timing signal having a transitional phase before said second phase and applies said modulated timing signal to said gate of said switch, and said depth of said layer is reduced by entering said transitional phase to reduce a potential difference between said gate and said second diffusion terminal of said transistor switch gradually.
15. A circuit as claimed in claim 12, wherein said control circuitry automatically detects when a portion of said task is completed and said transistor switch is ready to be turned off according to a timing characteristic of said functional circuitry.
16. A circuit as claimed in claim 12, wherein said control circuitry at said gate of said transistor switch comprises a first transistor cascoded with a second transistor, said first and second transistor connected to said gate of said transistor switch via respective first diffusion terminals, said first transistor having a second diffusion terminal connected to a node of said functional circuitry and said second transistor having a second diffusion terminal connected to a common terminal; and wherein said first transistor is turned on during said first phase and said second transistor is turned on during said second phase of said timing signal.
17. A circuit as claimed in claim 16, wherein said first transistor is a PMOS transistor and said second transistor is an NMOS transistor.
18. A circuit as claimed in claim 16, wherein said control circuitry also comprises a third transistor connected to a terminal of said functional circuitry for resetting said functional circuitry before each of said operational cycles.
19. A circuit as claimed in claim 12, wherein said charge injection affects a voltage level of said functional circuitry which is consequential to a primary function of said functional circuitry.
20. A circuit as claimed in claim 19, wherein said circuit is a switched-current memory cell.
21. A circuit as claimed in claim 12, wherein said field effect transistor switch is a metal oxide semiconductor field effect transistor switch.
22. A circuit as claimed in claim 12, wherein said control circuitry significantly reduces a depth of said layer by substantially reducing a potential difference between said gate and said second diffusion terminal of said transistor switch after said task of circuit has been completed and before said timing signal transitions from said first phase to said second phase.
23. A circuit as claimed in claim 22, wherein said potential difference is reduced by a first transistor in said control circuitry which is connected to said transistor switch such that said first transistor has a substantially zero current flowing therethrough at steady state and said first transistor acts as a current path at said gate of said transistor switch in order to reduce said potential difference.
24. A circuit as claimed in claim 23, wherein said first diffusion terminal of said transistor switch is connected to a first diffusion terminal of said first transistor and said gate of said transistor switch is connected to a second diffusion terminal of said first transistor, and currents in said first transistor and said transistor switch become zero when said modulated voltage signal at said gate of said transistor switch is stabilized at the end of said first phase.
US10/457,779 2003-06-10 2003-06-10 Method and circuit for eliminating charge injection from transistor switches Expired - Fee Related US6844759B2 (en)

Priority Applications (1)

Application Number Priority Date Filing Date Title
US10/457,779 US6844759B2 (en) 2003-06-10 2003-06-10 Method and circuit for eliminating charge injection from transistor switches

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
US10/457,779 US6844759B2 (en) 2003-06-10 2003-06-10 Method and circuit for eliminating charge injection from transistor switches

Publications (2)

Publication Number Publication Date
US20040252545A1 US20040252545A1 (en) 2004-12-16
US6844759B2 true US6844759B2 (en) 2005-01-18

Family

ID=33510479

Family Applications (1)

Application Number Title Priority Date Filing Date
US10/457,779 Expired - Fee Related US6844759B2 (en) 2003-06-10 2003-06-10 Method and circuit for eliminating charge injection from transistor switches

Country Status (1)

Country Link
US (1) US6844759B2 (en)

Citations (4)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4885486A (en) * 1987-12-21 1989-12-05 Sundstrand Corp. Darlington amplifier with high speed turnoff
US5548288A (en) 1993-12-21 1996-08-20 University Of Waterloo BiCMOS current cell and switch for digital-to-analog coverters
US5783952A (en) 1996-09-16 1998-07-21 Atmel Corporation Clock feedthrough reduction system for switched current memory cells
US6133765A (en) 1997-10-01 2000-10-17 U.S. Philips Corporation Switched-current memory

Patent Citations (4)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4885486A (en) * 1987-12-21 1989-12-05 Sundstrand Corp. Darlington amplifier with high speed turnoff
US5548288A (en) 1993-12-21 1996-08-20 University Of Waterloo BiCMOS current cell and switch for digital-to-analog coverters
US5783952A (en) 1996-09-16 1998-07-21 Atmel Corporation Clock feedthrough reduction system for switched current memory cells
US6133765A (en) 1997-10-01 2000-10-17 U.S. Philips Corporation Switched-current memory

Non-Patent Citations (2)

* Cited by examiner, † Cited by third party
Title
Improved Two-Step Clock-Feedthrough Compensation Technique for Switched-Current Circuits, Markus Helfenstein et al., IEEE Transactions on Circuits and Systems -II:Analog and Digital Signal Processing, vol. 45, No 6, Jun. 1998, pp. 739-743.
New Clock-Feedthrough Compensation Scheme for Switched-Current Circuits, Byung-Moo Min et al., IEEE Transactions on Circuits and Systems-II: Analog and Digital Signal Processing, vol. 45, No 11, Nov. 1998, pp. 1508-1511.

Also Published As

Publication number Publication date
US20040252545A1 (en) 2004-12-16

Similar Documents

Publication Publication Date Title
US7554379B2 (en) High-speed, low-power level shifter for mixed signal-level environments
US5247210A (en) Method and circuitry for decreasing the recovery time of an MOS differential voltage comparator
US7274222B2 (en) Control method for an analogue switch
KR20070120145A (en) Apparatus and methods for adaptive trip point detection
JPS62502931A (en) TTL/CMOS input buffer
US6956411B1 (en) Constant RON switch circuit with low distortion and reduction of pedestal errors
US20100164551A1 (en) Sample-and-hold (s/h) circuit
US10374600B2 (en) High-voltage switching circuit, corresponding device and method
WO2006029286A1 (en) Low-voltage cmos switch with novel clock boosting scheme
US7423486B2 (en) Silicon-on-insulator differential amplifier circuit
CN112730958B (en) Voltage overshoot detection circuit
US5952865A (en) Voltage translator circuit
US4656429A (en) Voltage comparison circuit with ripple component elimination
KR100432848B1 (en) Method and apparatus for reducing leakage in dynamic silicon-on-insulator logic circuits
US8482442B2 (en) System and methods to improve the performance of semiconductor based sampling system
US6844759B2 (en) Method and circuit for eliminating charge injection from transistor switches
US9877104B2 (en) Audio switch circuit with slow turn-on
US4529889A (en) Sense amplifier latch voltage waveform generator circuit
JPH06196989A (en) Power on reset circuit
JP2002515671A (en) Method and apparatus for switching FET transistors
US5589784A (en) Method and apparatus for detecting changes in a clock signal to static states
EP0464667A2 (en) Power-on-clear signal generating circuit
JPS63139416A (en) Operation of differential voltage comparator and voltage comparator
Sleight et al. A continuous compact MOSFET model for SOI with automatic transitions between fully and partially depleted device behavior
Wang A minimization of the charge injection in switched-current circuits

Legal Events

Date Code Title Description
AS Assignment

Owner name: CONCORDIA UNIVERSITY, CANADA

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:WANG, CHUNYAN;REEL/FRAME:015193/0786

Effective date: 20030619

AS Assignment

Owner name: VALORBEC, CANADA

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:WANG, CHUNYAN;REEL/FRAME:019111/0001

Effective date: 20050620

FPAY Fee payment

Year of fee payment: 4

REMI Maintenance fee reminder mailed
LAPS Lapse for failure to pay maintenance fees
STCH Information on status: patent discontinuation

Free format text: PATENT EXPIRED DUE TO NONPAYMENT OF MAINTENANCE FEES UNDER 37 CFR 1.362

FP Expired due to failure to pay maintenance fee

Effective date: 20130118