US6545310B2 - Non-volatile memory with a serial transistor structure with isolated well and method of operation - Google Patents
Non-volatile memory with a serial transistor structure with isolated well and method of operation Download PDFInfo
- Publication number
- US6545310B2 US6545310B2 US09/845,117 US84511701A US6545310B2 US 6545310 B2 US6545310 B2 US 6545310B2 US 84511701 A US84511701 A US 84511701A US 6545310 B2 US6545310 B2 US 6545310B2
- Authority
- US
- United States
- Prior art keywords
- well
- bit line
- memory array
- memory cells
- memory cell
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Expired - Fee Related, expires
Links
- 230000015654 memory Effects 0.000 title claims abstract description 147
- 238000000034 method Methods 0.000 title description 16
- 239000000758 substrate Substances 0.000 claims abstract description 8
- 238000002955 isolation Methods 0.000 claims description 16
- 239000004065 semiconductor Substances 0.000 claims description 15
- 239000004020 conductor Substances 0.000 claims description 5
- 230000008878 coupling Effects 0.000 claims description 2
- 238000010168 coupling process Methods 0.000 claims description 2
- 238000005859 coupling reaction Methods 0.000 claims description 2
- 238000003491 array Methods 0.000 description 11
- 238000009792 diffusion process Methods 0.000 description 11
- 230000008569 process Effects 0.000 description 8
- 230000008901 benefit Effects 0.000 description 6
- 239000010410 layer Substances 0.000 description 5
- 238000004519 manufacturing process Methods 0.000 description 4
- 238000010586 diagram Methods 0.000 description 3
- 229910052751 metal Inorganic materials 0.000 description 3
- 239000002184 metal Substances 0.000 description 3
- WFKWXMTUELFFGS-UHFFFAOYSA-N tungsten Chemical compound [W] WFKWXMTUELFFGS-UHFFFAOYSA-N 0.000 description 3
- 229910052721 tungsten Inorganic materials 0.000 description 3
- 239000010937 tungsten Substances 0.000 description 3
- 230000006870 function Effects 0.000 description 2
- 239000012212 insulator Substances 0.000 description 2
- 238000012986 modification Methods 0.000 description 2
- 230000004048 modification Effects 0.000 description 2
- 229910021420 polycrystalline silicon Inorganic materials 0.000 description 2
- 229920005591 polysilicon Polymers 0.000 description 2
- 229910021332 silicide Inorganic materials 0.000 description 2
- FVBUAEGBCNSCDD-UHFFFAOYSA-N silicide(4-) Chemical compound [Si-4] FVBUAEGBCNSCDD-UHFFFAOYSA-N 0.000 description 2
- 230000008859 change Effects 0.000 description 1
- 238000010954 commercial manufacturing process Methods 0.000 description 1
- 238000009826 distribution Methods 0.000 description 1
- 229910000078 germane Inorganic materials 0.000 description 1
- 239000000463 material Substances 0.000 description 1
- 230000007246 mechanism Effects 0.000 description 1
- 238000013064 process characterization Methods 0.000 description 1
- 239000002356 single layer Substances 0.000 description 1
- 230000005641 tunneling Effects 0.000 description 1
Images
Classifications
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10B—ELECTRONIC MEMORY DEVICES
- H10B69/00—Erasable-and-programmable ROM [EPROM] devices not provided for in groups H10B41/00 - H10B63/00, e.g. ultraviolet erasable-and-programmable ROM [UVEPROM] devices
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C16/00—Erasable programmable read-only memories
- G11C16/02—Erasable programmable read-only memories electrically programmable
- G11C16/04—Erasable programmable read-only memories electrically programmable using variable threshold transistors, e.g. FAMOS
- G11C16/0483—Erasable programmable read-only memories electrically programmable using variable threshold transistors, e.g. FAMOS comprising cells having several storage transistors connected in series
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C16/00—Erasable programmable read-only memories
- G11C16/02—Erasable programmable read-only memories electrically programmable
- G11C16/06—Auxiliary circuits, e.g. for writing into memory
- G11C16/10—Programming or data input circuits
-
- Y—GENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
- Y10—TECHNICAL SUBJECTS COVERED BY FORMER USPC
- Y10S—TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
- Y10S257/00—Active solid-state devices, e.g. transistors, solid-state diodes
- Y10S257/905—Plural dram cells share common contact or common trench
-
- Y—GENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
- Y10—TECHNICAL SUBJECTS COVERED BY FORMER USPC
- Y10S—TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
- Y10S257/00—Active solid-state devices, e.g. transistors, solid-state diodes
- Y10S257/909—Macrocell arrays, e.g. gate arrays with variable size or configuration of cells
Definitions
- This invention relates generally to semiconductor memory devices, and more specifically, to non-volatile memories and memory programming.
- EEPROM electrically erasable programmable read only memory
- memory cells such as an electrically erasable programmable read only memory (EEPROM) array
- the memory cells can be programmed for desired logic or memory states.
- each cell In programming the array, each cell must have either a high or low voltage (i.e., on or off) state.
- the high voltage state that is desirable is limited by power consumption considerations and physical and materials constraints.
- the low voltage state that is desirable is likewise limited because it must be differentiated from the high voltage state and, yet, it must not result in cross leakage among neighboring cells in tight memory array cell distributions.
- the higher the voltage required for programming the high states the greater the power consumed by the memory cells.
- Typical programming voltages for non-volatile NAND memory arrays are in the range of 18-20 volts.
- NAND memory arrays are characterized by having a plurality of series-connected transistors in the bit lines. Additional issues which are created with the use of high programming voltages such as 18-20 volts include the requirement of costly and sometimes elaborate charge pumps. As supply voltages associated with semiconductors continue to decrease below the five-volt supply value, the requirements demanded of charge pumps may not be met. Also, to eliminate a disturbance problem with unselected cells when using a high word line voltage during programming operation, the unselected word line voltage is in the range of 9 to 11 volts. Additionally, a voltage in the range of 3 to 5 volts is applied to the drain of a drain select transistor of the unselected bit lines. These voltages are required to create a self-boosting mechanism in the channels of each of the transistors in the unselected bit lines.
- Non-volatile memory array is known as a NOR memory array.
- NOR memory arrays are characterized by the use of parallel-connected transistors in the bit lines. NOR memory arrays are typically much faster than NAND memory arrays, but NAND memory arrays are typically much more compact and dense. As a result, it is sometimes desired to use both a NOR memory array and a NAND memory array in the same integrated circuit. For example, certain embedded memory applications may be more size critical in a particular application, whereas other applications may be more speed critical. However, a problem exists when trying to utilize both a NAND memory array and a NOR memory on the same integrated circuit. Each type of memory array typically requires a significantly different process to manufacture.
- NAND memory cells sometime require a self-aligned trench structure in a triple polysilicon process.
- NOR memory cells typically use a non-self-aligned trench with a double polysilicon process.
- many commercial manufacturing processes do not permit a designer to implement both types of memory arrays in a single integrated circuit.
- FIG. 1 illustrates in schematic diagram form a known non-volatile memory array
- FIG. 2 illustrates in cross-sectional form a view of two transistors sharing a common well in the memory array of FIG. 1;
- FIG. 3 illustrates in schematic diagram form a non-volatile memory array in accordance with the present invention.
- FIG. 4 illustrates in cross-sectional form a view of two transistors having electrically isolated wells in the non-volatile memory array of FIG. 3;
- FIG. 5 illustrates in cross-sectional form serially connected transistors of a bit-line of the non-volatile memory array of FIG. 3;
- FIG. 6 illustrates in flow chart form a process for programming the non-volatile memory array of FIG. 3 in accordance with the present invention.
- FIG. 7 illustrates in block diagram form a single integrated circuit (chip) having two memory arrays of differing memory architectures in accordance with the present invention.
- FIG. 1 illustrates in schematic form a known memory array 10 having a plurality of drain select transistors, source select transistors and N-channel floating gate transistors forming M bit lines and N word lines, where M and N are arbitrary integer values.
- Each bit line has a predetermined number (as indicated by the broken column lines) of the N-channel transistors connected in series. Gate electrodes of each of the transistors in a predetermined row are connected together to form a predetermined word line.
- At the top of each bit line is a drain select transistor, and at the bottom of each bit line is a source select transistor.
- Each source select transistor has a source connected to a supply voltage terminal labeled V SS . The value of V SS changes depending upon the operating mode (i.e. programming, read, erase) of memory array 10 .
- each bit line which does not contain the transistor to be programmed is placed at a voltage of about 3 to 5 volts.
- the bit line which does contain the transistor to be programmed is placed at zero volts.
- the drain select transistors are each made conductive by applying 3 to 5 volts on the gates of the drain select transistors.
- the source select transistors are made nonconductive by placing zero volts on the gates of each of source select transistor.
- the gates of all non-selected word lines are placed at a potential of 9 to 11 volts.
- the word line of the selected memory cell to be programmed is placed at an elevated potential of 16 to 20 volts.
- transistor 14 is programmed. To program transistor 14 its floating gate is charged to a sufficient amount to either a one or zero state. Whether a logic one or logic zero state is programmed depends on the programming logic associated with the programming voltage value. This operation is conventional and not germane to the present discussion. It should be noted that to program memory array 10 , a programming voltage of 16 to 20 volts is required. Since this voltage may be four to five times (or more) the typical power supply voltage for many memory circuits, obtaining the required voltage may be very problematic.
- transistor 12 of FIG. 1 is not selected to be programmed, but nonetheless receives a gate voltage of 16 to 20 volts.
- the floating gate of transistor may also charge to a voltage which comes close to inadvertently programming transistor 12 .
- all of the unselected word lines must be maintained at a voltage of 9 to 11 volts with a bit line voltage of approximately 3 to 4 volts. Under these bias conditions, the channel potential of transistor 12 is boosted to approximately 7 to 9 volts. As a result, a high gate voltage applied to transistor 12 does not inadvertently program transistor 12 .
- a further disadvantage of memory array 10 includes the requirement to generate the additional different voltages for the bit lines and word lines.
- FIG. 2 Illustrated in FIG. 2 is a cross section of transistors 12 and 14 for illustrating the fact that all of the transistors, floating gate and select transistors, are manufactured in a common well. Taking a cross-section along line 2 — 2 of FIG. 1, it can be seen in FIG. 2 that floating gate 12 of transistor 12 is adjacent floating gate 14 of transistor 14 . Transistors 12 and 14 are electrically isolated by a trench isolation region 15 . The source and drain of each of transistors 12 and 14 are perpendicular to the illustrated view and are therefore not shown. Transistors 12 and 14 share the same well, P well 16 . Below P well 16 is an N well 18 that is immediately above a P substrate 20 .
- the tunnel oxide thickness of the transistors of memory array 10 Because of the tunnel oxide thickness of the transistors of memory array 10 , it takes about 16 to 20 volts across the tunnel oxide to program each transistor. However, because all of the transistors of memory array 10 are contained within P well 16 , the magnitude of the required 16 to 20 volt differential may not be reduced by using a negative voltage because a negative voltage applied to the selected bit line will turn on the N+ to P well diode (not shown) between a drain and the common well. The common P well 16 is at zero volts potential. If the well bias to P well 16 is made negative, then selection of bit lines is lost as all bit lines are programmed on the same word line when a lower positive programming word line voltage is used.
- memory array 30 is a non-volatile memory (NVM) array.
- NVM non-volatile memory
- Memory array 30 has a plurality of select transistors and floating gate transistors that form a plurality of M bit lines having series-connected transistors and a plurality of N word lines, where M and N are arbitrary integers.
- bit line 2 has an N-channel select transistor connected in series with N-channel floating gate transistors 32 , 33 and 34 .
- An arbitrary number of series-connected transistors may be connected between transistor 33 and transistor 34 as indicated by the dots in FIG. 3 .
- the series-connected floating gate transistors 32 , 33 through 34 form a first plurality of memory cells and represent a bit line of the non-volatile memory array.
- the total number of series-connected transistors in any single bit line is a multiple of two, such as sixteen or thirty-two to form multiple sections of series-connected transistors.
- Each section is implemented in a reciprocating fashion so that the first section begins with a select transistor having a drain electrode at the top of the layout and a source at the bottom of the layout.
- a second section is reversed so that it begins with a floating gate transistor having a source electrode at the top of the layout of the second section and a drain of a select transistor at the bottom of the layout.
- each bit line column is electrically isolated from all other bit line columns.
- memory array 30 Before being programmed, memory array is blanket erased by applying a voltage somewhere in a range of approximately 7 to 9 volts on all P wells below the memory array 30 .
- memory array 30 is an electrically erasable programmable read only memory (EEPROM). All N wells are placed at a different bias to prevent a PN diode between each N and P well interface from becoming conductive. A voltage within a range of approximately ⁇ 7 to ⁇ 9 volts is also applied during the erase mode of operation to all word lines. These voltages ensure that all the floating gates in memory array 30 are discharged to a positive potential so that the threshold voltage, V t , of each bit cell will be approximately ⁇ 3 volts to ⁇ 1.5 volt.
- V t threshold voltage
- the drain of the drain select transistors of all non-selected bit lines is placed at substantially zero volt potential. Additionally, the source of the last floating gate transistor in each unselected bit line is also connected to approximately 0 volt. The drain of the drain select transistor of the selected bit line is placed at a voltage in a range approximately of ⁇ 7 to ⁇ 9 volts. Additionally, the source of the last floating gate transistor in the selected bit line is also connected to a voltage in a range approximately ⁇ 7 to ⁇ 9 volts.
- This biasing scheme is possible because each bit line is electrically isolated from each other; in other words, the bit lines do not share a common well.
- Each bit line is a conductive path electrically connecting the drains of transistors in the bit line.
- Each drain select transistor is biased commonly via the drain select line connecting the gate or control electrodes of all drain select transistors, such as transistor 31 , to a voltage in a range of approximately ⁇ 3 to ⁇ 6 volts.
- a selected word line is biased to a voltage in a range of approximately 8 to 10 volts and all non-selected word lines are biased to approximately 0 volt.
- the programming voltage applied via word line 2 is sufficient to charge the floating gate of transistor 33 when the drain of transistor 33 is biased at a voltage in a range of approximately ⁇ 7 to ⁇ 9 volts.
- This bias scheme creates a high threshold voltage, Vt, for transistor 33 that is either a logic one or logic zero state. No other floating gate transistors in word line 2 are programmed because the drains of the drain select transistors of their respective columns are biased at zero volt. As a result, a sufficient charge is not permitted to accumulate within the floating gates of the other transistors in the word line 2 .
- the design of charge pumps in an integrated circuit that contains the memory array taught herein is greatly simplified and associated costs are reduced. Additionally, it should be noted that the tunnel oxide thickness of the floating gate transistors of the memory array has not been sacrificed (i.e. made thinner) in order to obtain lower programming voltages.
- the tunnel oxide thickness that is required is a process parameter that must be met in order to maintain a predetermined level of reliable operation.
- FIG. 4 Illustrated in FIG. 4 is a cross-section of transistors 33 and 36 of FIG. 3 which represent two different bit lines.
- Each of transistors 33 and 36 is controlled by word line 2 that overlies and surrounds each of the floating gates for transistors 33 and 36 .
- the word line 2 and the floating gate are separated by an ONO (oxide-nitride-oxide) insulating layer as is conventional in the art.
- ONO oxide-nitride-oxide
- a tunnel oxide 43 , 44 that separates each floating gate from a P-well 46 region a P-well 47 region, respectively.
- the P wells 46 and 47 are separated by an insulator or isolation structure, such as a shallow trench isolation region 42 .
- N-well 48 is within a P substrate 49 . It should be well understood that the specific conductivities are provided by example only and that the present invention may be implemented by reversing the illustrated conductivities. Additionally, the N-well 48 may be replaced with a buried oxide in an SOI (silicon-on-insulator) structure.
- SOI silicon-on-insulator
- drain select transistor 31 is a floating gate structure which has a floating gate 60 electrically short circuited with a control gate 61 via a tungsten plug 62 .
- Floating gate 60 overlies a tunnel oxide layer 63 .
- Transistor 31 shares a common diffusion 65 with transistor 32 for source/drain electrodes, respectively.
- transistor 32 and transistor 33 share a common diffusion 66 .
- Each of transistors 32 , 33 and 34 has a control gate (not numbered) overlying a floating gate (not numbered) with an intervening insulating dielectric layer such as ONO.
- Transistor 31 has a drain diffusion 67 .
- a tungsten plug 68 is connected to drain diffusion 67 for forming an external contact.
- additional transistors may be inserted in series between transistor 33 and transistor 34 .
- Transistor 34 is a floating gate structure having a drain diffusion 70 and a source diffusion 71 . Within source diffusion 71 is a P+ diffusion 72 that electrically connects the source of transistor 34 to P well 47 .
- Overlying source diffusion 71 and P+ diffusion 72 is a silicide layer 73 . External contact to the source diffusion 71 and P well 47 is made via silicide layer 73 by using a tungsten plug 74 .
- a step 81 is initiated by providing a memory array of N rows and M columns of erased transistors.
- a step 82 each of the M columns of transistors is electrically connected in series.
- a step 83 each of the M columns of transistors is electrically isolated by using separate wells for each column.
- a selection is made of a predetermined bit or memory cell to program. The bit is represented by one transistor in the array. It should be well understood that multiple bits are programmed concurrently, but this example is focused on a single bit being programmed for tutorial purposes.
- bit line that contains the selected bit to be programmed is biased with a negative voltage.
- bit line functions equally being biased with a voltage of opposite sign (i.e. positive to negative or negative to positive) or polarity by modifying the conductivities from that shown above.
- all non-selected bit lines are biased with a different voltage to substantially minimize tunneling current flow in all non-selected bit lines.
- the word line containing the selected bit is biased with a positive voltage while biasing all other word lines with a different voltage than the voltage used to bias the word line containing the selected bit. This operation completes the biasing required to program the memory array.
- all bias voltages are removed and in a step 89 the operation is stopped.
- FIG. 7 Illustrated in FIG. 7 is a semiconductor device 100 having a central processing unit (CPU) 102 connected to a global bus 104 .
- An input/output (I/O) unit 106 is connected to bus 104 .
- Separate and distinct memory arrays in the form of memory array 108 and memory array 110 are connected to bus 104 .
- a row decoder 112 is connected to memory array 110 , and a column decoder 114 is connected to memory array 110 .
- a row decoder 116 is connected to memory array 108 , and a column decoder 118 is connected to memory array 108 .
- memory array 108 and 110 are implemented as two different types of non-volatile memories (NVMs) on a same integrated circuit.
- memory array 108 is implemented as a NAND memory architecture NVM
- memory array 110 is implemented as a NOR memory architecture NVM.
- the NOR architecture NVM is implemented using parallel-connected floating gate transistors having the same semiconductor structure as the illustrated structure for the series-connected transistors.
- process characterizations such as natural threshold voltage, coupling ratio, source and drain junction profile, and trench isolation, are made to be compatible to make different and independent memory array architectures on a single integrated circuit.
- bit line and word line circuitry for the two memory arrays of differing memory architecture are separate and independent bit line and word line circuits.
- nonvolatile memory array using a NAND architecture i.e. series-connected transistors
- the array operation is simplified by eliminating a need for having both an unselected word line voltage and self-boosting. Because the source/drain and well are always at the same potential during high voltage operation, there is a minimum risk of junction break down and source/drain punch-through. Because there are no layout contacts between rows of floating gate transistors, the memory cell size is much reduced as compared to NOR (parallel-connected transistor) memory cells.
Landscapes
- Engineering & Computer Science (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Semiconductor Memories (AREA)
- Non-Volatile Memory (AREA)
Abstract
Description
Claims (14)
Priority Applications (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US09/845,117 US6545310B2 (en) | 2001-04-30 | 2001-04-30 | Non-volatile memory with a serial transistor structure with isolated well and method of operation |
Applications Claiming Priority (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US09/845,117 US6545310B2 (en) | 2001-04-30 | 2001-04-30 | Non-volatile memory with a serial transistor structure with isolated well and method of operation |
Publications (2)
Publication Number | Publication Date |
---|---|
US20020158282A1 US20020158282A1 (en) | 2002-10-31 |
US6545310B2 true US6545310B2 (en) | 2003-04-08 |
Family
ID=25294444
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US09/845,117 Expired - Fee Related US6545310B2 (en) | 2001-04-30 | 2001-04-30 | Non-volatile memory with a serial transistor structure with isolated well and method of operation |
Country Status (1)
Country | Link |
---|---|
US (1) | US6545310B2 (en) |
Cited By (11)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20040071008A1 (en) * | 2002-08-29 | 2004-04-15 | Micron Technology, Inc. | Contactless uniform-tunneling separate p-well (CUSP) non-volatile memory array architecture, fabrication and operation |
US6753570B1 (en) * | 2002-08-20 | 2004-06-22 | Advanced Micro Devices, Inc. | Memory device and method of making |
US20040142547A1 (en) * | 2003-01-22 | 2004-07-22 | Ching-Yu Chang | Method of fabricating non-volatile memory |
US20050087793A1 (en) * | 2003-10-23 | 2005-04-28 | Dongbu Electronics Co., Ltd. | Embedded non-volatile memory and a method for fabricating the same |
US20050263815A1 (en) * | 2004-05-27 | 2005-12-01 | Weon-Ho Park | Memory device and method of manufacturing the same |
US20060118854A1 (en) * | 2004-12-03 | 2006-06-08 | Aplus Flash Technology, Inc. | Unified non-volatile memory device and method for integrating nor and nand-type flash memory and eeprom device on a single substrate |
US20060186481A1 (en) * | 2005-02-23 | 2006-08-24 | Ching-Sung Yang | Non-volatile memory and manufacturing method and operating method thereof |
CN100365818C (en) * | 2003-12-12 | 2008-01-30 | 旺宏电子股份有限公司 | 3D polysilicon read only memory and preparation method |
US20080112231A1 (en) * | 2006-11-09 | 2008-05-15 | Danny Pak-Chum Shum | Semiconductor devices and methods of manufacture thereof |
US20080121995A1 (en) * | 2006-07-10 | 2008-05-29 | Great Wall Semiconductor Corporation | Bi-Directional Mosfet Power Switch with Single Metal Layer |
US20100149882A1 (en) * | 2005-09-09 | 2010-06-17 | Danny Pak-Chum Shum | Methods of Operating Embedded Flash Memory Devices |
Families Citing this family (4)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US7616489B2 (en) * | 2006-02-08 | 2009-11-10 | Micron Technology, Inc. | Memory array segmentation and methods |
KR100890016B1 (en) * | 2007-05-10 | 2009-03-25 | 삼성전자주식회사 | Nonvolatile memory device, memory system having its and program method thereof |
KR101017757B1 (en) * | 2008-09-10 | 2011-02-28 | 한양대학교 산학협력단 | NAND Flash Memory of using Common P-Well and Method of operating the same |
US9018691B2 (en) * | 2012-12-27 | 2015-04-28 | Ememory Technology Inc. | Nonvolatile memory structure and fabrication method thereof |
Citations (16)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US4904615A (en) * | 1986-10-22 | 1990-02-27 | Hitachi, Ltd. | Method of making a read only memory device |
US5789776A (en) | 1995-09-22 | 1998-08-04 | Nvx Corporation | Single poly memory cell and array |
US5959879A (en) * | 1997-06-09 | 1999-09-28 | Samsung Electronics Co., Ltd. | Ferroelectric memory devices having well region word lines and methods of operating same |
US5994732A (en) * | 1996-05-10 | 1999-11-30 | Mitsubishi Denki Kabushiki Kaisha | Nonvolatile semiconductor memory device |
US6025621A (en) * | 1997-12-27 | 2000-02-15 | Samsung Electronics Co., Ltd. | Integrated circuit memory devices having independently biased sub-well regions therein and methods of forming same |
US6067249A (en) * | 1998-06-16 | 2000-05-23 | Hyundai Electronics Industries Co., Ltd. | Layout of flash memory and formation method of the same |
US6115288A (en) * | 1998-03-19 | 2000-09-05 | Nec Corporation | Semiconductor memory device |
US6160297A (en) * | 1997-02-10 | 2000-12-12 | Kabushiki Kaisha Toshiba | Semiconductor memory device having a first source line arranged between a memory cell string and bit lines in the direction crossing the bit lines and a second source line arranged in parallel to the bit lines |
US20010002713A1 (en) * | 1999-12-03 | 2001-06-07 | Kabushiki Toshiba | Semiconductor device |
US6304508B1 (en) * | 1999-04-09 | 2001-10-16 | Oki Electric Industry Co., Ltd. | Semiconductor device |
US6307229B2 (en) * | 1997-05-20 | 2001-10-23 | Stmicroelectronics, S.R.L. | Nonvolatile semiconductor memory device structure with superimposed bit lines and short-circuit metal strips |
US6310374B1 (en) * | 1997-12-25 | 2001-10-30 | Kabushiki Kaisha Toshiba | Nonvolatile semiconductor memory device having extracting electrode |
US20010049168A1 (en) * | 1996-12-20 | 2001-12-06 | Taiji Ema | Manufacture of a semiconductor device with retrograded wells |
US20020011633A1 (en) * | 1999-06-09 | 2002-01-31 | Seiko Epson Corporation | Semiconductor memory device and method of manufacturing the same |
US6424011B1 (en) * | 1997-04-14 | 2002-07-23 | International Business Machines Corporation | Mixed memory integration with NVRAM, dram and sram cell structures on same substrate |
US20020137281A1 (en) * | 1997-04-10 | 2002-09-26 | Kozo Watanabe | Semiconductor integrated circuitry and method for manufacturing the circuitry |
-
2001
- 2001-04-30 US US09/845,117 patent/US6545310B2/en not_active Expired - Fee Related
Patent Citations (16)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US4904615A (en) * | 1986-10-22 | 1990-02-27 | Hitachi, Ltd. | Method of making a read only memory device |
US5789776A (en) | 1995-09-22 | 1998-08-04 | Nvx Corporation | Single poly memory cell and array |
US5994732A (en) * | 1996-05-10 | 1999-11-30 | Mitsubishi Denki Kabushiki Kaisha | Nonvolatile semiconductor memory device |
US20010049168A1 (en) * | 1996-12-20 | 2001-12-06 | Taiji Ema | Manufacture of a semiconductor device with retrograded wells |
US6160297A (en) * | 1997-02-10 | 2000-12-12 | Kabushiki Kaisha Toshiba | Semiconductor memory device having a first source line arranged between a memory cell string and bit lines in the direction crossing the bit lines and a second source line arranged in parallel to the bit lines |
US20020137281A1 (en) * | 1997-04-10 | 2002-09-26 | Kozo Watanabe | Semiconductor integrated circuitry and method for manufacturing the circuitry |
US6424011B1 (en) * | 1997-04-14 | 2002-07-23 | International Business Machines Corporation | Mixed memory integration with NVRAM, dram and sram cell structures on same substrate |
US6307229B2 (en) * | 1997-05-20 | 2001-10-23 | Stmicroelectronics, S.R.L. | Nonvolatile semiconductor memory device structure with superimposed bit lines and short-circuit metal strips |
US5959879A (en) * | 1997-06-09 | 1999-09-28 | Samsung Electronics Co., Ltd. | Ferroelectric memory devices having well region word lines and methods of operating same |
US6310374B1 (en) * | 1997-12-25 | 2001-10-30 | Kabushiki Kaisha Toshiba | Nonvolatile semiconductor memory device having extracting electrode |
US6025621A (en) * | 1997-12-27 | 2000-02-15 | Samsung Electronics Co., Ltd. | Integrated circuit memory devices having independently biased sub-well regions therein and methods of forming same |
US6115288A (en) * | 1998-03-19 | 2000-09-05 | Nec Corporation | Semiconductor memory device |
US6067249A (en) * | 1998-06-16 | 2000-05-23 | Hyundai Electronics Industries Co., Ltd. | Layout of flash memory and formation method of the same |
US6304508B1 (en) * | 1999-04-09 | 2001-10-16 | Oki Electric Industry Co., Ltd. | Semiconductor device |
US20020011633A1 (en) * | 1999-06-09 | 2002-01-31 | Seiko Epson Corporation | Semiconductor memory device and method of manufacturing the same |
US20010002713A1 (en) * | 1999-12-03 | 2001-06-07 | Kabushiki Toshiba | Semiconductor device |
Cited By (22)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US6753570B1 (en) * | 2002-08-20 | 2004-06-22 | Advanced Micro Devices, Inc. | Memory device and method of making |
US7199422B2 (en) | 2002-08-29 | 2007-04-03 | Micron Technology, Inc. | Contactless uniform-tunneling separate P-well (CUSP) non-volatile memory array architecture, fabrication and operation |
US20050099846A1 (en) * | 2002-08-29 | 2005-05-12 | Micron Technology, Inc. | Contactless uniform-tunneling separate P-well (CUSP) non-volatile memory array architecture, fabrication and operation |
US6930350B2 (en) * | 2002-08-29 | 2005-08-16 | Micron Technology, Inc. | Contactless uniform-tunneling separate p-well (CUSP) non-volatile memory array architecture, fabrication and operation |
US7696557B2 (en) * | 2002-08-29 | 2010-04-13 | Micron Technology, Inc. | Contactless uniform-tunneling separate p-well (CUSP) non-volatile memory array architecture, fabrication and operation |
US20040071008A1 (en) * | 2002-08-29 | 2004-04-15 | Micron Technology, Inc. | Contactless uniform-tunneling separate p-well (CUSP) non-volatile memory array architecture, fabrication and operation |
US20070164348A1 (en) * | 2002-08-29 | 2007-07-19 | Micron Technology, Inc. | Contactless uniform-tunneling separate p-well (cusp)non-volatile memory array architecture, fabrication and operation |
US20040142547A1 (en) * | 2003-01-22 | 2004-07-22 | Ching-Yu Chang | Method of fabricating non-volatile memory |
US6794280B2 (en) * | 2003-01-22 | 2004-09-21 | Macronix International Co., Ltd. | Method of fabricating non-volatile memory |
US20050087793A1 (en) * | 2003-10-23 | 2005-04-28 | Dongbu Electronics Co., Ltd. | Embedded non-volatile memory and a method for fabricating the same |
CN100365818C (en) * | 2003-12-12 | 2008-01-30 | 旺宏电子股份有限公司 | 3D polysilicon read only memory and preparation method |
US7317223B2 (en) | 2004-05-27 | 2008-01-08 | Samsung Electronics Co., Ltd. | Memory device and method of manufacturing the same |
US20050263815A1 (en) * | 2004-05-27 | 2005-12-01 | Weon-Ho Park | Memory device and method of manufacturing the same |
US7087953B2 (en) * | 2004-12-03 | 2006-08-08 | Aplus Flash Technology, Inc. | Unified non-volatile memory device and method for integrating NOR and NAND-type flash memory and EEPROM device on a single substrate |
WO2006060600A1 (en) * | 2004-12-03 | 2006-06-08 | Aplus Flash Technology, Inc. | A unified non-volatile memory device and method for integrating nor and nand-type flash memory and eeprom device on a single substrate |
US20060118854A1 (en) * | 2004-12-03 | 2006-06-08 | Aplus Flash Technology, Inc. | Unified non-volatile memory device and method for integrating nor and nand-type flash memory and eeprom device on a single substrate |
US20060186481A1 (en) * | 2005-02-23 | 2006-08-24 | Ching-Sung Yang | Non-volatile memory and manufacturing method and operating method thereof |
US20100149882A1 (en) * | 2005-09-09 | 2010-06-17 | Danny Pak-Chum Shum | Methods of Operating Embedded Flash Memory Devices |
US8031532B2 (en) * | 2005-09-09 | 2011-10-04 | Infineon Technologies Ag | Methods of operating embedded flash memory devices |
US20080121995A1 (en) * | 2006-07-10 | 2008-05-29 | Great Wall Semiconductor Corporation | Bi-Directional Mosfet Power Switch with Single Metal Layer |
US7605435B2 (en) * | 2006-07-10 | 2009-10-20 | Great Wall Semiconductor Corporation | Bi-directional MOSFET power switch with single metal layer |
US20080112231A1 (en) * | 2006-11-09 | 2008-05-15 | Danny Pak-Chum Shum | Semiconductor devices and methods of manufacture thereof |
Also Published As
Publication number | Publication date |
---|---|
US20020158282A1 (en) | 2002-10-31 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US6115287A (en) | Nonvolatile semiconductor memory device using SOI | |
US6136652A (en) | Preventing dielectric thickening over a channel area of a split-gate transistor | |
KR100355662B1 (en) | Semiconductor Non-volatile Memory/Array and Method of Operating the same | |
US5745417A (en) | Electrically programmable and erasable nonvolatile semiconductor memory device and operating method therefor | |
USRE39697E1 (en) | Method of making floating-gate memory-cell array with digital logic transistors | |
US6034893A (en) | Non-volatile memory cell having dual avalanche injection elements | |
US8315100B2 (en) | Memory array of floating gate-based non-volatile memory cells | |
US6653685B2 (en) | Nonvolatile memory device | |
US5483484A (en) | Electrically erasable programmable read-only memory with an array of one-transistor memory cells | |
TWI435417B (en) | Method for programming and erasing an array of nmos eeprom cells that minimizes bit disturbances and voltage withstand requirements for the memory array and supporting circuits | |
EP0690452A2 (en) | Electrically erasable memory and method of erasure | |
US6493262B1 (en) | Method for operating nonvolatile memory cells | |
US6545310B2 (en) | Non-volatile memory with a serial transistor structure with isolated well and method of operation | |
US6137722A (en) | Memory array having Frohmann-Bentchkowsky EPROM cells with a reduced number of access transistors | |
CN105390154A (en) | page or word-erasable composite non-volatile memory | |
US6570788B1 (en) | Semiconductor device and method of driving and method of producing the same | |
US5889303A (en) | Split-Control gate electrically erasable programmable read only memory (EEPROM) cell | |
US6031771A (en) | Memory redundancy circuit using single polysilicon floating gate transistors as redundancy elements | |
WO2002037502A9 (en) | Common source eeprom and flash memory | |
EP0443610A2 (en) | Nonvolatile semiconductor memory device | |
US5576995A (en) | Method for rewriting a flash memory | |
KR100379553B1 (en) | A array of flash memory cell and method for programming of data thereby and method for erased of data thereby | |
US6137721A (en) | Memory device having erasable frohmann-bentchkowsky EPROM cells that use a plate-to-floating gate coupled voltage during erasure | |
US7869279B1 (en) | EEPROM memory device and method of programming memory cell having N erase pocket and program and access transistors | |
US6363016B1 (en) | Method for enhancement of non-volatile memory cell read current |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
AS | Assignment |
Owner name: MOTOROLA, INC., ILLINOIS Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:LI, CHI NAN BRIAN;CHANG, KUO-TUNG;REEL/FRAME:011762/0867;SIGNING DATES FROM 20010424 TO 20010425 |
|
AS | Assignment |
Owner name: FREESCALE SEMICONDUCTOR, INC., TEXAS Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:MOTOROLA, INC.;REEL/FRAME:015698/0657 Effective date: 20040404 Owner name: FREESCALE SEMICONDUCTOR, INC.,TEXAS Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:MOTOROLA, INC.;REEL/FRAME:015698/0657 Effective date: 20040404 |
|
FPAY | Fee payment |
Year of fee payment: 4 |
|
AS | Assignment |
Owner name: CITIBANK, N.A. AS COLLATERAL AGENT, NEW YORK Free format text: SECURITY AGREEMENT;ASSIGNORS:FREESCALE SEMICONDUCTOR, INC.;FREESCALE ACQUISITION CORPORATION;FREESCALE ACQUISITION HOLDINGS CORP.;AND OTHERS;REEL/FRAME:018855/0129 Effective date: 20061201 Owner name: CITIBANK, N.A. AS COLLATERAL AGENT,NEW YORK Free format text: SECURITY AGREEMENT;ASSIGNORS:FREESCALE SEMICONDUCTOR, INC.;FREESCALE ACQUISITION CORPORATION;FREESCALE ACQUISITION HOLDINGS CORP.;AND OTHERS;REEL/FRAME:018855/0129 Effective date: 20061201 |
|
AS | Assignment |
Owner name: CITIBANK, N.A., AS COLLATERAL AGENT,NEW YORK Free format text: SECURITY AGREEMENT;ASSIGNOR:FREESCALE SEMICONDUCTOR, INC.;REEL/FRAME:024397/0001 Effective date: 20100413 Owner name: CITIBANK, N.A., AS COLLATERAL AGENT, NEW YORK Free format text: SECURITY AGREEMENT;ASSIGNOR:FREESCALE SEMICONDUCTOR, INC.;REEL/FRAME:024397/0001 Effective date: 20100413 |
|
REMI | Maintenance fee reminder mailed | ||
LAPS | Lapse for failure to pay maintenance fees | ||
STCH | Information on status: patent discontinuation |
Free format text: PATENT EXPIRED DUE TO NONPAYMENT OF MAINTENANCE FEES UNDER 37 CFR 1.362 |
|
FP | Lapsed due to failure to pay maintenance fee |
Effective date: 20110408 |
|
AS | Assignment |
Owner name: FREESCALE SEMICONDUCTOR, INC., TEXAS Free format text: PATENT RELEASE;ASSIGNOR:CITIBANK, N.A., AS COLLATERAL AGENT;REEL/FRAME:037356/0143 Effective date: 20151207 Owner name: FREESCALE SEMICONDUCTOR, INC., TEXAS Free format text: PATENT RELEASE;ASSIGNOR:CITIBANK, N.A., AS COLLATERAL AGENT;REEL/FRAME:037354/0225 Effective date: 20151207 Owner name: FREESCALE SEMICONDUCTOR, INC., TEXAS Free format text: PATENT RELEASE;ASSIGNOR:CITIBANK, N.A., AS COLLATERAL AGENT;REEL/FRAME:037356/0553 Effective date: 20151207 |