US6038633A - System and method for providing a dual interrupt mechanism to designate the occurrence and termination of an event - Google Patents
System and method for providing a dual interrupt mechanism to designate the occurrence and termination of an event Download PDFInfo
- Publication number
- US6038633A US6038633A US08/912,096 US91209697A US6038633A US 6038633 A US6038633 A US 6038633A US 91209697 A US91209697 A US 91209697A US 6038633 A US6038633 A US 6038633A
- Authority
- US
- United States
- Prior art keywords
- interrupt
- computer system
- flag
- event
- occurrence
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Expired - Lifetime
Links
- 238000000034 method Methods 0.000 title claims abstract description 19
- 230000009977 dual effect Effects 0.000 title abstract description 13
- 230000007246 mechanism Effects 0.000 title abstract description 7
- 230000002950 deficient Effects 0.000 claims abstract description 17
- 230000000630 rising effect Effects 0.000 claims description 3
- 238000012544 monitoring process Methods 0.000 abstract description 5
- 238000013461 design Methods 0.000 description 8
- 230000008859 change Effects 0.000 description 7
- 238000010586 diagram Methods 0.000 description 5
- 230000006870 function Effects 0.000 description 5
- 238000012545 processing Methods 0.000 description 5
- 230000009471 action Effects 0.000 description 4
- 230000000737 periodic effect Effects 0.000 description 4
- 238000010276 construction Methods 0.000 description 3
- 230000007704 transition Effects 0.000 description 3
- 230000008901 benefit Effects 0.000 description 2
- 238000004891 communication Methods 0.000 description 2
- 230000001419 dependent effect Effects 0.000 description 2
- 238000012423 maintenance Methods 0.000 description 2
- 238000007726 management method Methods 0.000 description 2
- 238000004519 manufacturing process Methods 0.000 description 2
- 230000001105 regulatory effect Effects 0.000 description 2
- 238000006467 substitution reaction Methods 0.000 description 2
- 230000002159 abnormal effect Effects 0.000 description 1
- 230000002411 adverse Effects 0.000 description 1
- 238000007796 conventional method Methods 0.000 description 1
- 238000001816 cooling Methods 0.000 description 1
- 230000008878 coupling Effects 0.000 description 1
- 238000010168 coupling process Methods 0.000 description 1
- 238000005859 coupling reaction Methods 0.000 description 1
- 238000013500 data storage Methods 0.000 description 1
- 230000008030 elimination Effects 0.000 description 1
- 238000003379 elimination reaction Methods 0.000 description 1
- 230000003203 everyday effect Effects 0.000 description 1
- 230000036541 health Effects 0.000 description 1
- 230000006872 improvement Effects 0.000 description 1
- 230000007774 longterm Effects 0.000 description 1
- 230000007257 malfunction Effects 0.000 description 1
- 238000012986 modification Methods 0.000 description 1
- 230000004048 modification Effects 0.000 description 1
- 230000002093 peripheral effect Effects 0.000 description 1
- 230000008569 process Effects 0.000 description 1
- 230000008707 rearrangement Effects 0.000 description 1
- 238000009877 rendering Methods 0.000 description 1
- 238000012827 research and development Methods 0.000 description 1
- 238000012163 sequencing technique Methods 0.000 description 1
- 230000005236 sound signal Effects 0.000 description 1
- 238000012546 transfer Methods 0.000 description 1
- 230000001960 triggered effect Effects 0.000 description 1
- 230000003245 working effect Effects 0.000 description 1
Images
Classifications
-
- G—PHYSICS
- G06—COMPUTING; CALCULATING OR COUNTING
- G06F—ELECTRIC DIGITAL DATA PROCESSING
- G06F13/00—Interconnection of, or transfer of information or other signals between, memories, input/output devices or central processing units
- G06F13/14—Handling requests for interconnection or transfer
- G06F13/20—Handling requests for interconnection or transfer for access to input/output bus
- G06F13/24—Handling requests for interconnection or transfer for access to input/output bus using interrupt
Definitions
- the present invention relates generally to a computer system that provides a dual interrupt mechanism to designate the occurrence and termination of an event. More particularly, the present invention is directed to a system and method for facilitating alerting the computer system to event termination, such as when a hot-pluggable component is replaced within the computer system. Even more particularly, the present invention is directed to a dual interrupt control by which the computer system need not monitor or poll the status of a removed component.
- Networks serve the purpose of connecting many different personal computers, workstations, or terminals to each other, and to a host computer, printers, file servers, etc., so that expensive computing assets, programs, files and other data may be shared among many users.
- the client personal computer or workstation
- the server is the supplying machine, both of which are connected via the network, such as a local area network (LAN) or wide area network (WAN).
- LAN local area network
- WAN wide area network
- the client contains the user interface and may perform some or all of the application processing and, as mentioned above, can include a personal computer or workstation.
- the server in a client/server network can be a high-speed microcomputer or minicomputer and, in the case of a high-end server, can include multiple processors and mass data storage, such as multiple hard drives and multiple CD-ROM drives.
- a database server maintains the databases and processes requests from the client to extract data from or update the database.
- An application server provides additional business processing for the clients.
- the network operating system (NOS) together with the database management system (DBMS) and transaction monitor (TP monitor) are responsible for the integrity and security of the server, as is understood in this art.
- Client/server networks are widely used throughout many different industries and business organizations.
- the mass storage and multi-processing capabilities provided by current client/server network systems i.e., high-end servers
- server reliability and serviceability are two valuable design aspects in ensuring that a server will operate with little or no down time.
- the modularity of components within a server has been recognized as an important design consideration in ensuring that the down time of a server will be minimized. Modules can be removed and examined for operability or other purposes much easier than permanently mounted fixtures within a server chassis. When various components of a server can be easily removed in a modular manner, they can also be readily replaced to maintain the operational status of the server.
- Removable modular components today include disc drives and power supplies. As referenced above, the removability of modular components allows for better overall serviceability of the computer system which is a distinct advantage. For example, a defective power supply in the server or any computer system, such as the PC or workstation, generally requires prompt replacement in order to limit downtime. Modular components and connectors facilitate prompt replacement and are thus popular in many computer designs.
- Hot-pluggable components today include storage or disc drives, drive cages, fans, power supplies, system I/O boards, control boards, processor boards, and other subassemblies.
- the "hot" removability of these server components allows for better overall serviceability of the computer system, which is a distinct advantage to both the user and the maintenance technician.
- Component redundancy has also been recognized as an important design consideration in ensuring that a server will operate with little or no down time. Essentially, component redundancy is sometimes provided to better ensure that at least one of the redundant components remains operable. Accordingly, with component redundancy, at least two components are both provided that can perform the same function, such that if one of the components becomes faulty for some reason, operation transfers over to the redundant component. When at least one of the redundant components is operable, continued operation of the computer system is possible even if others of the redundant components fail. Therefore, to further enhance reliability and serviceability, redundant components have been made hot-pluggable.
- Reconfiguration of the server system can also be accomplished with upgradable modular components. This can be accomplished by the addition or substitution of components having different circuits, e.g., updated or upgraded, disposed thereupon. When components are redundant and hot-pluggable, reconfiguration of the server is often possible without taking the server offline.
- Another important design aspect with redundant and hot-pluggable components is to ensure and maintain a safe working environment while the server is operating and being repaired or upgraded. Therefore the exposure of hot connectors and contacts must be kept to a minimum.
- Steps are similarly also taken in the design and construction of the server system to ensure that the server system is readily serviceable, such that when the client/server network system must be serviced the down time can thereby be minimized.
- the server system is readily serviceable, such that when the client/server network system must be serviced the down time can thereby be minimized.
- it is often difficult to obtain important data corresponding to a component failure in order to facilitate the quick serviceability of the server. Therefore, the more information that can be readily provided to locate a defective component or problem with the server, the amount of time the server is down can be minimized.
- a computer server is an exemplary computer system, and is typically utilized when a group of discretely-positioned computer systems are connected together in a networked fashion.
- the computer server, and files contained therein, is selectively accessible by any of the computers in the networked connection with the computer server.
- access to the files stored at the computer server is essential to perform a particular service or function, it is imperative that the computer servers be online and available so that the files stored therein can be accessed.
- a user interface for a computer system provides selected information relating to the computer system in human perceptible form to a user of the computer system.
- a user interface sometimes also permits a user of the computer system to input commands to the computer system.
- a computer keyboard and a video display terminal are exemplary of the user interfaces conventionally used in conjunction with a computer system.
- the action of removing a given, hot-pluggable component triggers an interrupt mechanism to alert the system of this change in operational status.
- the system initiates a polling or monitoring routine to periodically check on the status of the absent unit, i.e., to detect a consequent change back to an operational mode. It should be understood that this polling routine is itself an interrupt-driven mechanism. Depending on the periodicity of the polling schedule, the system eventually detects the replacement of the defective device. Polling is then canceled.
- conventional computer systems may periodically poll a flag value, e.g., a power -- unit -- present flag for a given power unit, associated with the particular action or event to determine the status of the missing (flag set) or present (flag zeroed) device in question.
- a flag value e.g., a power -- unit -- present flag for a given power unit
- the present invention is directed to a system and an associated method providing a dual interrupt mechanism to designate the occurrence and termination of an event.
- a first interrupt is generated to signal the absence of the unit. Polling or other system monitoring of the status of the absent unit is masked or disabled, thereby eliminating unnecessary polling for the missing unit.
- a second interrupt alerts the computer system of the event termination and cancels the polling mask.
- FIG. 1 depicts a block diagram of an exemplary computer system utilizing redundant fan units
- FIG. 2 depicts a block diagram of a second exemplary computer system utilizing redundant power units
- FIG. 3 provides a flow chart of a conventional method for handling interrupt-driven events
- FIG. 4 provides a flow chart of an exemplary method for handling interrupt-driven events in accordance with the present invention
- FIG. 5 is a block diagram of another exemplary computer system using the system and method of the present invention.
- FIG. 6 is a block diagram of a portion of the computer system shown in FIG. 5.
- the computer systems therefore, have primary devices and sub-systems that are normally operational, and redundant devices that would be switched on, for example, when and if the primary devices failed.
- the redundant devices in such example normally stay dormant or off until the primary devices are not operational.
- a primary device and a redundant device Both primary and redundant devices are monitored and controlled by a microcontroller circuit.
- the microcontroller circuit allows the primary device to be operational.
- the primary device is constantly monitored by the microcontroller to make sure that it is functioning properly.
- the microcontoller is in electrical communication with a microprocessor that is responsive to the operating system of the computer system.
- Status information which includes the "health" and presence of the primary and redundant devices within the computer system are relayed from the microcontroller to the operating system and, in turn, provided to the user of the computer system, e.g., the user is notified that a particular component is malfunctioning or down.
- the preferred exemplary embodiment of the present computer system which includes a system and method for dual interrupt control is a computer server system.
- FIG. 1 there is illustrated an exemplary computer server 100 which may be used in practicing the method and apparatus of the present invention.
- the operating system 102 and a microprocessor board 104 perform and handle a majority of the functions of the server system 100.
- the microprocessor board 104 may have a plurality of microcontrollers on board and may further include a plurality of microcontroller boards connected to each other via a backplane or specialized communication busses.
- the fan controller 106 is preferably programmable to monitor multiple sets of primary devices 108 and redundant devices 110.
- the fan controller 106 monitors two sets of primary and redundant fans 108, 110.
- One of the sets is a primary fan 108A and a redundant fan 108A, the other set being primary fan 108B and redundant fan 108B.
- a fan -- presence flag associated with the physical presence or connection of the fan 108A to the system which is normally low (zero) to indicate proper placement and presence of the fan 108A, is set high (one) to indicate the occurrence of an event, i.e., the disconnection and removal of the fan 108A from the system 100.
- the change in flag value triggers a first interrupt which is forwarded to the operating system 102, particularly, an interrupt handler therein, for servicing, as described.
- the disconnection status i.e., a high fan -- presence flag value
- the status of the fan 108A would be continuously monitored until the missing unit was replaced.
- a series of discrete polling interrupts from the operating system 102 to the aforementioned fan-presence flag associated with fan 108A would ensue.
- the system 100 remains informed as to the status of that unit. As described hereinbefore, however, such periodic polling consumes system resources. Further, unless the status check comes just after the unit is replaced, the system 100 may be unaware of the presence of the replacement for some time, which is dependent upon the length of periodicity.
- FIG. 2 Shown in FIG. 2 is a second exemplary embodiment of a computer system 200 having a plurality of microprocessors 202A-D therein.
- Each microprocessor 202 requires its own voltage regulator to regulate, for example, 12 volt and 5 volt supply voltages. The importance of providing the proper regulated power to each microprocessor 202 is readily understood.
- each processor has associated therewith a primary voltage regulator module 204 and a secondary or redundant voltage regulator module 206.
- a voltage regulator controller circuit 208 is connected to the primary 204 and redundant 206 voltage regulator modules. Under normal conditions a voltage regulator controller 208 instructs the primary voltage regulation circuit 204 to provide regulated power to the respective microprocessor 202. The controller 208 monitors the output of respective primary voltage regulators 204 (and operating redundant modules 206) to make sure that the voltage provided to the appropriate microprocessor 202 is within a predetermined voltage window.
- the voltage regulator controller circuit 208 preferably contains therein a microcontroller which can be polled or can provide interrupt signals to other circuits related to the main microprocessors 202.
- An operating system 210 via the microprocessors 202 and related circuitry (not shown) can communicate with the voltage regulator controller circuits 204 and potentially set the voltage window or current window to be provided by the primary or secondary voltage regulators 204, 206.
- a regulator -- presence flag normally low (zero) to indicate proper placement and presence of the module 204A, is set high (one) to indicate the occurrence of the disconnection and removal of the module 204A from the system 200.
- This change in flag value triggers the first interrupt sent to the operating system 210, which, in turn, triggers the periodic polling for the missing component.
- the system interrupt handler awaits (box 300) the occurrence of an interrupt, e.g., caused by the disconnection of the fan 108A or the voltage regulator module 204A from the system 100.
- the handler then ascertains the cause of the interrupt (box 302) and initiates the aforedescribed polling routine (box 304) to periodically check whether the event in question, e.g., the absence of the fan 108A or module 204A, has terminated (box 306).
- the present invention is directed to a system and method incorporating discrete dual interrupts to mark event beginnings and endings, respectively.
- the first interrupt operates in the conventional sense to herald the arrival of a system event condition.
- the second interrupt operates as a closure or resolution signal. Consequently, no polling or monitoring in the conventional sense is needed to ascertain whether the event has been resolved.
- FIG. 4 Shown in FIG. 4 is a flowchart, illustrating some of the steps followed in practicing the method of the present invention.
- the system 100 interrupt handler awaits (box 400) the occurrence of an interrupt, such as caused by the aforedescribed disconnected fan 108A or module 204A.
- the handler then ascertains the interrupt cause (box 402) and performs a check whether polling has been masked for that type of event generating the interrupt (box 404). If not, i.e., the interrupt has just occurred, then polling for that event, which is suitable for dual interrupt handling, is masked (box 406) until event termination, i.e., until the second, closing interrupt for that event occurs.
- control is transferred back to box 400 to await the second (or other) interrupt.
- FIG. 5 there is shown a board-level block diagram of a presently preferred exemplary computer system 500 in which the teachings of the present invention may be beneficially employed. It should be understood by those skilled in the art that while the exemplary computer system 500 is preferably organized as a zero downtime, highly available, high-end server system, the present invention may be practiced in virtually all types of computers.
- the exemplary computer system 500 may include a number of processor boards, for example, processor boards 502A and 502B, each of which, in turn, may include at least one processor such as, for example, processors 506A and 506B, respectively.
- the processor boards 502A and 502B may also include, respectively, a plurality of power modules. For example, power modules 504A and 504B are shown therein.
- Each of the processor boards 502A and 502B is connected to a system board 508 via a suitable bus connector or slot, for example, bus connector slots 510A and 510B, respectively.
- bus connector slots 510A and 510B are compatible to be operable with the Gunning Transistor Logic (GTL) bus protocol.
- GTL Gunning Transistor Logic
- the system board 508 in the exemplary embodiment also contains a plurality of input/output (I/O) subsystems. Accordingly, the system board 508 may also be interchangeably referred to herein as the system I/O board.
- a memory board 512 is also coupled to the system board 508 through a memory connection slot 511.
- the memory board 512 may include several dual in-line memory modules (DIMMs) having known sizes, for example, 8 MB, 16 MB, 32 MB, 64 MB, 128 MB, and 256 MB.
- DIMMs dual in-line memory modules
- the memory provided with the memory board 512 may be organized in any known fashion.
- the exemplary system board 508 includes a plurality of expansion slots, suitable for different bus types. Further, these expansion slots may be selectively provided with "hot-pluggable" capability.
- PCI Peripheral Component Interconnect
- EISA Extended Industry Standard Architecture
- the system board 508 may additionally comprise serial port connections, for example, serial connector 530, parallel port connection, for example, parallel connector 532, and a connector 534 compatible with the Small Computer System Interface (SCSI) bus type.
- serial port connections for example, serial connector 530
- parallel port connection for example, parallel connector 532
- SCSI Small Computer System Interface
- the system board 508 is coupled to a host of input and output devices via cables, for example, a keyboard 518 with cable 524, a pointing device 520 with cable 526, a flexible disk drive 522 with 528, and a monitor 536 with cable 535. As illustrated, a separate power connection path 521 is also provided between the flexible disk drive 522 and the system board 508.
- the exemplary system board 508 may also include an "intelligent I/O" bus connector 515 for accelerating the performance of selected PCI-compatible expansion slots.
- a fan control board 544 is coupled to the system board 508 through a SCSI cable 542, a miscellaneous cable 540 and an Integrated Drive Electronics (IDE) cable.
- the fan control board 544 contains a number of fan connectors, for example, fan connector 546A-546D, which fan connectors are used for coupling hot-pluggable fans.
- the fan control board 544 may be provided with additional SCSI-compatible cables, for example, cables 548A and 548B, a display cable 550 coupled to an integrated management display (IMD) unit 552, and a power switch cable 553 coupled to a power switch 554.
- IMD integrated management display
- the miscellaneous cable connector 540 which joins the fan control board 544 with the system board 508, preferably contains signals generated by the IMD unit 552, various interlock signals provided by an interlock cabling system (not shown) interconnecting various boards, temperature signals, fan control signals, audio signals et cetera.
- the system board 508 of the exemplary computer system 500 is coupled to a power backplane 560 via a sense cable 562 and at least one DC power cable 556. At least one hot-plug power supply unit 558 is connected to the power backplane 560 through a hot-plug power connector 559. Both the fan control board 544 and the power backplane 560 are coupled to a SCSI backplane 568 via an edge connector 564 and a power-SCSI backplane cable 566, respectively.
- the SCSI backplane comprises a plurality of SCSI drive tray connectors, for example tray connector 570. In the exemplary computer system 500, the SCSI drive tray connectors are also provided with the hot-plug capability in order to enhance the high availability aspect thereof.
- a media power cable 578 connects the SCSI backplane 568 to a media bay 574 and CD-ROM drive 576.
- a media SCSI cable 582 and an IDE cable 580 are also disposed between the SCSI backplane and the CD-ROM/media bay 576/574.
- a pair of interrupts are used to monitor high temperature conditions without continuous polling.
- an ambient -- too -- hot flag is used to indicate the occurrence of excess heat within the computer or server chassis.
- the flag normally zeroed to indicate temperatures within operational limits, is set (one) when the ambient temperature exceeds those limits, e.g., a threshold value.
- a inverted counterpart to the ambient -- too -- hot flag referred to herein as the inverted -- too -- hot flag, operates oppositely, i.e., when the flag is zeroed the temperature is too hot and when set the temperature is normal.
- a circuitry configuration for using the above flag pair is shown in FIG. 6.
- pairs of interrupt flags may be used in the particular examples set forth in FIGS. 1 and 2, illustrating redundant device usage.
- the fan -- presence and regulator -- presence flags may be paired with their respective inverted counterparts and utilized in conjunction with shift registers 600, as shown in FIG. 6.
- a pair of shift registers 600A and 600B receive a number of inputs, including a clock (CLK) timing signal, as is understood in the art.
- One of the inputs, e.g., to shift register 600A is the inverted -- too -- hot flag, as shown in FIG. 6.
- An inverter 602 inverts the inverted -- too -- hot flag to form the ambient -- too -- hot flag, when in turn feeds into shift register 600B.
- the values stored within the shift registers 600 are serially shifted bit by bit from shift register 600A to shift register 600B to an Application Specific Integrated Circuit (ASIC), such as within the computer system shown in FIG. 5, for further processing. Accordingly, when the inverted -- too -- hot flag is set (temperature is within limits), the ambient -- too -- hot flag is zeroed, also indicating tolerable temperatures.
- ASIC Application Specific Integrated Circuit
- the ambient -- too -- hot flag which may constitute a single bit, is interrupt enabled and the inverted -- too -- hot flag is disabled or masked by the computer system.
- the enabled ambient -- too -- hot flag goes high and generates an interrupt, box 400 in FIG. 4.
- the first, beginning interrupt is, therefore, a low-to-high trigger.
- the interrupt handler determines the cause of the interrupt (box 402), further system interrupts are temporarily disabled to avoid problematic and potentially conflicting sequencing flows.
- the first interrupt is then completed and the ambient -- too -- hot flag is disabled or masked and the inverted -- too -- hot is unmasked and enabled for interrupts (box 406).
- System interrupt capability is then restored and the system awaits a further interrupt (box 400).
- the inverted -- too -- hot flag remains at zero so long as the ambient chassis temperature (ambient -- too -- hot flag) is above the appropriate threshold.
- the ambient -- too -- hot flag goes low, indicating an acceptable temperature range, and the enabled inverted -- too -- hot flag, previously low, goes high, also acting as a rising-edge trigger.
- the operating system 102 in FIG. 1 then receives another, second interrupt (box 400 in FIG. 4).
- the interrupt handler examines the interrupt cause (box 402). Since polling for the temperature is obviated or masked (box 404) and the event is now terminating (box 408), the flags resume their initial values (box 410).
- the ambient -- too -- hot flag (now zero) is enabled for interrupts and the counterpart inverted -- too -- hot flag (now one) is disabled or masked. Interrupt capability for the system then resumes.
- the paired interrupt flags are in one of two states.
- the first prior to receipt of the first interrupt, may be termed a normal state, i.e., temperature within normal limits, devices present and accounted for, etc.
- the inverted flag With the inverted flag disabled, the "normal" flag enables the system to receive the first interrupt. As discussed, the transition of the enabled normal flag from low to high triggers the first interrupt.
- the normal flag in the second state or mode after the first interrupt, the normal flag (first interrupt) is disabled and the inverted flag is enabled.
- the inverted flag in the second, "abnormal" state is low, being the counterpart of the now high normal flag. Consequently, upon the transition of the enabled inverted flag from low to high the second interrupt is triggered. Both transitions are, therefore, rising edge, and made possible by the simple expedient of the inverter 602 shown in FIG. 6.
- the dual interrupt configuration of the present invention eliminates the need for polling routines for the particular event in question.
- the system therefore, operates without resource draining polling routines stealing cycle time from the processor.
- the system handles interrupt-driven events promptly at their commencement and at their terminus.
- the entire computer server achieves improved performance through conservation of system resources, primarily computer processing time, through elimination of unnecessary polling operations.
Landscapes
- Engineering & Computer Science (AREA)
- Theoretical Computer Science (AREA)
- Physics & Mathematics (AREA)
- General Engineering & Computer Science (AREA)
- General Physics & Mathematics (AREA)
- Hardware Redundancy (AREA)
Abstract
Description
Claims (15)
Priority Applications (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US08/912,096 US6038633A (en) | 1997-08-15 | 1997-08-15 | System and method for providing a dual interrupt mechanism to designate the occurrence and termination of an event |
Applications Claiming Priority (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US08/912,096 US6038633A (en) | 1997-08-15 | 1997-08-15 | System and method for providing a dual interrupt mechanism to designate the occurrence and termination of an event |
Publications (1)
Publication Number | Publication Date |
---|---|
US6038633A true US6038633A (en) | 2000-03-14 |
Family
ID=25431377
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US08/912,096 Expired - Lifetime US6038633A (en) | 1997-08-15 | 1997-08-15 | System and method for providing a dual interrupt mechanism to designate the occurrence and termination of an event |
Country Status (1)
Country | Link |
---|---|
US (1) | US6038633A (en) |
Cited By (15)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US6310792B1 (en) * | 1999-12-29 | 2001-10-30 | Intel Corporation | Shared package for VRM and processor unit |
US6449676B1 (en) * | 1999-03-30 | 2002-09-10 | International Business Machines Corporation | Hot-pluggable voltage regulator module |
US6535944B1 (en) | 1999-03-30 | 2003-03-18 | International Business Machines Corporation | Hot plug control of MP based computer system |
US6601176B1 (en) * | 1999-09-08 | 2003-07-29 | Visteon Global Technologies, Inc. | Automotive computer system and method whereby responsive to detecting engine cranking main processor enters a suspend mode and current state of devices are stored in volatile memory |
US20040024938A1 (en) * | 2002-08-02 | 2004-02-05 | Bian Qiyong B. | Flexible interrupt handling methods for optical networking apparatuses with multiple multi-protocol optical networking modules |
US6775698B1 (en) * | 1997-12-11 | 2004-08-10 | Cisco Technology, Inc. | Apparatus and method for downloading core file in a network device |
US20040201368A1 (en) * | 2003-04-10 | 2004-10-14 | Dell Products L.P. | System and method for reducing inrush current in a blade server |
US20050022059A1 (en) * | 2003-07-07 | 2005-01-27 | Dong Wei | Method and apparatus for providing updated processor polling information |
US20050283686A1 (en) * | 2004-06-18 | 2005-12-22 | International Business Machines Corp. | Monitoring VRM-induced memory errors |
US20060245410A1 (en) * | 2005-04-29 | 2006-11-02 | Sam Shiaw-Shiang Jiang | Method and Apparatus for Polling Transmission Status in a Wireless Communication System |
US20070074071A1 (en) * | 2005-09-27 | 2007-03-29 | Michael Rothman | Processor thermal management |
US20070074226A1 (en) * | 2005-09-28 | 2007-03-29 | Zimmer Vincent J | Systems and methods for device driver isolation |
US7301313B1 (en) * | 1999-03-23 | 2007-11-27 | Intel Corporation | Multiple voltage regulators for use with a single load |
US20120023358A1 (en) * | 2010-07-23 | 2012-01-26 | Panasonic Corporation | Host device, peripheral device, communication system, and communication method |
US10838470B1 (en) * | 2017-02-17 | 2020-11-17 | American Megatrends International, Llc | Monitoring temperature inside computer chassis |
Citations (11)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US5313640A (en) * | 1992-09-23 | 1994-05-17 | International Business Machines Corporation | Method and system for the efficient response to multiple different types of interrupts |
US5526289A (en) * | 1993-06-14 | 1996-06-11 | Compaq Computer Corporation | Temperature dependent fan control circuit for personal computer |
US5542076A (en) * | 1991-06-14 | 1996-07-30 | Digital Equipment Corporation | Method and apparatus for adaptive interrupt servicing in data processing system |
US5613129A (en) * | 1994-05-02 | 1997-03-18 | Digital Equipment Corporation | Adaptive mechanism for efficient interrupt processing |
US5631800A (en) * | 1995-02-24 | 1997-05-20 | Samsung Electronics Co., Ltd. | Apparatus for determining operating state of cooling fan |
US5634038A (en) * | 1994-03-17 | 1997-05-27 | Fujitsu Limited | Common memory protection system in a multiprocessor configuration using semaphore-flags stored at complementary addresses for enabling access to the memory |
US5638895A (en) * | 1996-03-25 | 1997-06-17 | Dodson; Douglas A. | Twin fan cooling device |
US5701494A (en) * | 1995-05-24 | 1997-12-23 | Nec Corporation | Microprocessor with multiple supervisor interrupt processing function |
US5708814A (en) * | 1995-11-21 | 1998-01-13 | Microsoft Corporation | Method and apparatus for reducing the rate of interrupts by generating a single interrupt for a group of events |
US5768599A (en) * | 1995-02-28 | 1998-06-16 | Nec Corporation | Interrupt managing system for real-time operating system |
US5822547A (en) * | 1996-05-31 | 1998-10-13 | Texas Instruments Incorporated | Method and apparatus for providing a portable computer with hot pluggable modular bays |
-
1997
- 1997-08-15 US US08/912,096 patent/US6038633A/en not_active Expired - Lifetime
Patent Citations (12)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US5542076A (en) * | 1991-06-14 | 1996-07-30 | Digital Equipment Corporation | Method and apparatus for adaptive interrupt servicing in data processing system |
US5313640A (en) * | 1992-09-23 | 1994-05-17 | International Business Machines Corporation | Method and system for the efficient response to multiple different types of interrupts |
US5526289A (en) * | 1993-06-14 | 1996-06-11 | Compaq Computer Corporation | Temperature dependent fan control circuit for personal computer |
US5574667A (en) * | 1993-06-14 | 1996-11-12 | Compaq Computer Corporation | Temperature independent fan-error correction circuit |
US5634038A (en) * | 1994-03-17 | 1997-05-27 | Fujitsu Limited | Common memory protection system in a multiprocessor configuration using semaphore-flags stored at complementary addresses for enabling access to the memory |
US5613129A (en) * | 1994-05-02 | 1997-03-18 | Digital Equipment Corporation | Adaptive mechanism for efficient interrupt processing |
US5631800A (en) * | 1995-02-24 | 1997-05-20 | Samsung Electronics Co., Ltd. | Apparatus for determining operating state of cooling fan |
US5768599A (en) * | 1995-02-28 | 1998-06-16 | Nec Corporation | Interrupt managing system for real-time operating system |
US5701494A (en) * | 1995-05-24 | 1997-12-23 | Nec Corporation | Microprocessor with multiple supervisor interrupt processing function |
US5708814A (en) * | 1995-11-21 | 1998-01-13 | Microsoft Corporation | Method and apparatus for reducing the rate of interrupts by generating a single interrupt for a group of events |
US5638895A (en) * | 1996-03-25 | 1997-06-17 | Dodson; Douglas A. | Twin fan cooling device |
US5822547A (en) * | 1996-05-31 | 1998-10-13 | Texas Instruments Incorporated | Method and apparatus for providing a portable computer with hot pluggable modular bays |
Non-Patent Citations (30)
Title |
---|
"CMOS Bus Switches Provide Zero Delay Bus Communication" Application Note AN-09; Quality Semiconductor Inc.; date unknown; pp. 1-9. |
"High-Performance CMOS Analog 8-Channel Switch" QS4A05Q Preliminary; Quality Semiconductor Inc.; May 30, 1996; pp. 1-7. |
"I2 C-Bus Expander" Application Note AN036; Philips Semiconductors Programmable Logic Devices; Oct., 1993; 22 pages. |
"Internal Data Structures, 6.4.3 Semaphores" Basic Concepts; Accessed Jul. 11, 1997; http://linux.www.db.erau.edu/LPG/node47.html. |
"PCI Bus Technology" Information Brief; IBM Personal Computing Solutions; Accessed Jul. 27, 1997; http://www.us. pc.ibm.com/infobrf/ibpci. html. |
"PCI164 Screamer Functional Diagram" Microway; Accessed Jul. 27, 1997; http://www.microway.com/block.html. |
"Quickswitch® Converts TTL Logic to Hot Plug Operation" Application Note AN-13; Quality Semiconductor Inc.; date unknown; pp. 1-5. |
"Re: What's the difference between locks and semaphores?"; Jim Barton (jmb@patton.wpd.sgi.com) Jan. 2, 1991; Accessed Jun. 16, 1997; http://www.sgi.com/Archive/comp.sys.sgi/1991/Jan/0006.html. |
"Remote 8-bit I/O expander for I2 C-Bus" Data Sheet; Philips Semiconductor; Apr. 2, 1997; pp. 1-23. |
"The PCI (Peripheral Component Interconnect) Bus"; Aug. 6, 1997; pci.txt at www.gl.umbc.edu; pp. 1-7. |
"The PCI (Peripheral Component Interconnect) Local Bus" description of PCI Bus: Accessed Jul. 27, 1997; http;//www.sundance. com/pci.html. |
"The PCI Local Bus"; Accessed Jul. 27, 1997; http://www.rns.com/whats new/wh pci.html. |
CMOS Bus Switches Provide Zero Delay Bus Communication Application Note AN 09; Quality Semiconductor Inc.; date unknown; pp. 1 9. * |
Collins, Andy; "Interfacing TMS370 Microcontrollers to I2 C-BusIC"; Logikos; wysiwyg://111/http://www.logikos.com/tms370.html: Jun. 16, 1997; pp. 1-6. |
Collins, Andy; Interfacing TMS370 Microcontrollers to I 2 C BusIC ; Logikos; wysiwyg://111/http://www.logikos.com/tms370.html: Jun. 16, 1997; pp. 1 6. * |
Farnsworth, C.; "Low Power Implementation of an I2 C-Bus Expander"; http://maveric0.uwaterloo.ca/amulet/publications/thesis farnsworth94- msc.html; Jun. 16, 1997; one page. |
Farnsworth, C.; Low Power Implementation of an I 2 C Bus Expander ; http://maveric0.uwaterloo.ca/amulet/publications/thesis farnsworth94 msc.html; Jun. 16, 1997; one page. * |
High Performance CMOS Analog 8 Channel Switch QS4A05Q Preliminary; Quality Semiconductor Inc.; May 30, 1996; pp. 1 7. * |
I 2 C Bus Expander Application Note AN036; Philips Semiconductors Programmable Logic Devices; Oct., 1993; 22 pages. * |
Internal Data Structures, 6.4.3 Semaphores Basic Concepts; Accessed Jul. 11, 1997; http://linux.www.db.erau.edu/LPG/node47.html. * |
PCI Bus Technology Information Brief; IBM Personal Computing Solutions; Accessed Jul. 27, 1997; http://www.us. pc.ibm.com/infobrf/ibpci. html. * |
PCI164 Screamer Functional Diagram Microway; Accessed Jul. 27, 1997; http://www.microway.com/block.html. * |
Quickswitch Converts TTL Logic to Hot Plug Operation Application Note AN 13; Quality Semiconductor Inc.; date unknown; pp. 1 5. * |
Re: What s the difference between locks and semaphores ; Jim Barton (jmb patton.wpd.sgi.com) Jan. 2, 1991; Accessed Jun. 16, 1997; http://www.sgi.com/Archive/comp.sys.sgi/1991/Jan/0006.html. * |
Remote 8 bit I/O expander for I 2 C Bus Data Sheet; Philips Semiconductor; Apr. 2, 1997; pp. 1 23. * |
The I 2 C Bus and how to use it (including specification); Philips Semiconductor; Apr. 1995; pp. 1/24. * |
The I2 C-Bus and how to use it (including specification); Philips Semiconductor; Apr. 1995; pp. 1/24. |
The PCI (Peripheral Component Interconnect) Bus ; Aug. 6, 1997; pci.txt at www.gl.umbc.edu; pp. 1 7. * |
The PCI (Peripheral Component Interconnect) Local Bus description of PCI Bus: Accessed Jul. 27, 1997; http;//www.sundance. com/pci.html. * |
The PCI Local Bus ; Accessed Jul. 27, 1997; http://www.rns.com/whats new/wh pci.html. * |
Cited By (29)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US6775698B1 (en) * | 1997-12-11 | 2004-08-10 | Cisco Technology, Inc. | Apparatus and method for downloading core file in a network device |
US7301313B1 (en) * | 1999-03-23 | 2007-11-27 | Intel Corporation | Multiple voltage regulators for use with a single load |
US6449676B1 (en) * | 1999-03-30 | 2002-09-10 | International Business Machines Corporation | Hot-pluggable voltage regulator module |
US6535944B1 (en) | 1999-03-30 | 2003-03-18 | International Business Machines Corporation | Hot plug control of MP based computer system |
US6601176B1 (en) * | 1999-09-08 | 2003-07-29 | Visteon Global Technologies, Inc. | Automotive computer system and method whereby responsive to detecting engine cranking main processor enters a suspend mode and current state of devices are stored in volatile memory |
US6310792B1 (en) * | 1999-12-29 | 2001-10-30 | Intel Corporation | Shared package for VRM and processor unit |
US20070079023A1 (en) * | 2002-08-02 | 2007-04-05 | Bian Qiyong B | Flexible interrupt handling methods for optical network apparatuses with multiple multi-protocol optical networking modules |
US20040024938A1 (en) * | 2002-08-02 | 2004-02-05 | Bian Qiyong B. | Flexible interrupt handling methods for optical networking apparatuses with multiple multi-protocol optical networking modules |
US7363410B2 (en) | 2002-08-02 | 2008-04-22 | Bian Qiyong B | Flexible interrupt handling methods for optical network apparatuses with multiple multi-protocol optical networking modules |
US7130948B2 (en) * | 2002-08-02 | 2006-10-31 | Bian Qiyong B | Flexible interrupt handling methods for optical networking apparatuses with multiple multi-protocol optical networking modules |
US20040201368A1 (en) * | 2003-04-10 | 2004-10-14 | Dell Products L.P. | System and method for reducing inrush current in a blade server |
US7093048B2 (en) | 2003-04-10 | 2006-08-15 | Dell Products L.P. | System and method for reducing inrush current in a blade server |
US20050022059A1 (en) * | 2003-07-07 | 2005-01-27 | Dong Wei | Method and apparatus for providing updated processor polling information |
US20090100203A1 (en) * | 2003-07-07 | 2009-04-16 | Dong Wei | Method and apparatus for providing updated processor polling information |
US7752500B2 (en) | 2003-07-07 | 2010-07-06 | Hewlett-Packard Development Company, L.P. | Method and apparatus for providing updated processor polling information |
US7484125B2 (en) * | 2003-07-07 | 2009-01-27 | Hewlett-Packard Development Company, L.P. | Method and apparatus for providing updated processor polling information |
US20070162787A1 (en) * | 2004-06-18 | 2007-07-12 | Dart Charles R | Monitoring VRM-Induced Memory Errors |
US7269764B2 (en) * | 2004-06-18 | 2007-09-11 | International Business Machines Corporation | Monitoring VRM-induced memory errors |
US7734955B2 (en) * | 2004-06-18 | 2010-06-08 | International Business Machines Corporation | Monitoring VRM-induced memory errors |
US20050283686A1 (en) * | 2004-06-18 | 2005-12-22 | International Business Machines Corp. | Monitoring VRM-induced memory errors |
US7461303B2 (en) * | 2004-06-18 | 2008-12-02 | International Business Machines Corporation | Monitoring VRM-induced memory errors |
US20090031168A1 (en) * | 2004-06-18 | 2009-01-29 | International Business Machines Corporation | Monitoring VRM-Induced Memory Errors |
US20060245410A1 (en) * | 2005-04-29 | 2006-11-02 | Sam Shiaw-Shiang Jiang | Method and Apparatus for Polling Transmission Status in a Wireless Communication System |
US8134993B2 (en) | 2005-04-29 | 2012-03-13 | Innovative Sonic Limited | Method and apparatus for polling transmission status in a wireless communication system |
US20070074071A1 (en) * | 2005-09-27 | 2007-03-29 | Michael Rothman | Processor thermal management |
US20070074226A1 (en) * | 2005-09-28 | 2007-03-29 | Zimmer Vincent J | Systems and methods for device driver isolation |
US20120023358A1 (en) * | 2010-07-23 | 2012-01-26 | Panasonic Corporation | Host device, peripheral device, communication system, and communication method |
US8650430B2 (en) * | 2010-07-23 | 2014-02-11 | Panasonic Corporation | Enabling a peripheral device to transmit a request for interrupt processing to a host when no clock signal is output from the host device |
US10838470B1 (en) * | 2017-02-17 | 2020-11-17 | American Megatrends International, Llc | Monitoring temperature inside computer chassis |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US5834856A (en) | Computer system comprising a method and apparatus for periodic testing of redundant devices | |
US6038633A (en) | System and method for providing a dual interrupt mechanism to designate the occurrence and termination of an event | |
US6401157B1 (en) | Hot-pluggable component detection logic | |
US6487623B1 (en) | Replacement, upgrade and/or addition of hot-pluggable components in a computer system | |
US7707443B2 (en) | Rack-level power management of computer systems | |
CA2367894C (en) | Hot plug control of multiprocessor based computer system | |
US6101459A (en) | System and associated method for cooling components within a computer system | |
US5918059A (en) | Method and apparatus for responding to actuation of a power supply switch for a computing system | |
US6594771B1 (en) | Method and apparatus for managing power in an electronic device | |
US7461274B2 (en) | Method for maximizing server utilization in a resource constrained environment | |
US6065053A (en) | System for resetting a server | |
CN101350737B (en) | Ipmi systems and electronic apparatus and memory sharing method | |
US5987538A (en) | Apparatus for initiating generation of an inter-processor interrupt by a peripheral device not directly connected to any of the multi-processor local interrupt controllers | |
US20040215991A1 (en) | Power-up of multiple processors when a voltage regulator module has failed | |
US20070169088A1 (en) | Automatic firmware corruption recovery and update | |
US6134579A (en) | Semaphore in system I/O space | |
US6158015A (en) | Apparatus for swapping, adding or removing a processor in an operating computer system | |
US20080126597A1 (en) | Alternative Local Card, Central Management Module and System Management Architecture For Multi-Mainboard System | |
US20120137159A1 (en) | Monitoring system and method of power sequence signal | |
US6055647A (en) | Method and apparatus for determining computer system power supply redundancy level | |
US7404092B2 (en) | Power supply control in a server system | |
US6370657B1 (en) | Hot processor swap in a multiprocessor personal computer system | |
US6108732A (en) | Method for swapping, adding or removing a processor in an operating computer system | |
US6807596B2 (en) | System for removing and replacing core I/O hardware in an operational computer system | |
US20030065861A1 (en) | Dual system masters |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
AS | Assignment |
Owner name: COMPAQ COMPUTER CORPORATION, TEXAS Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:TAVALLAEI, SIAMAK;REEL/FRAME:008758/0462 Effective date: 19970814 |
|
STCF | Information on status: patent grant |
Free format text: PATENTED CASE |
|
AS | Assignment |
Owner name: COMPAQ INFORMATION TECHNOLOGIES GROUP, L.P., TEXAS Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:COMPAQ COMPUTER CORPORATION;REEL/FRAME:012418/0222 Effective date: 20010620 |
|
FPAY | Fee payment |
Year of fee payment: 4 |
|
AS | Assignment |
Owner name: HEWLETT-PACKARD DEVELOPMENT COMPANY, L.P., TEXAS Free format text: CHANGE OF NAME;ASSIGNOR:COMPAQ INFORMATION TECHNOLOGIES GROUP, LP;REEL/FRAME:015000/0305 Effective date: 20021001 |
|
FPAY | Fee payment |
Year of fee payment: 8 |
|
FEPP | Fee payment procedure |
Free format text: PAYER NUMBER DE-ASSIGNED (ORIGINAL EVENT CODE: RMPN); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY Free format text: PAYOR NUMBER ASSIGNED (ORIGINAL EVENT CODE: ASPN); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY |
|
FPAY | Fee payment |
Year of fee payment: 12 |
|
AS | Assignment |
Owner name: HEWLETT PACKARD ENTERPRISE DEVELOPMENT LP, TEXAS Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:HEWLETT-PACKARD DEVELOPMENT COMPANY, L.P.;REEL/FRAME:037079/0001 Effective date: 20151027 |