US5956618A - Process for producing multi-level metallization in an integrated circuit - Google Patents
Process for producing multi-level metallization in an integrated circuit Download PDFInfo
- Publication number
- US5956618A US5956618A US08/828,155 US82815597A US5956618A US 5956618 A US5956618 A US 5956618A US 82815597 A US82815597 A US 82815597A US 5956618 A US5956618 A US 5956618A
- Authority
- US
- United States
- Prior art keywords
- pattern
- mask
- dielectric layer
- opaque
- space filling
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Expired - Lifetime
Links
Images
Classifications
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/70—Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
- H01L21/71—Manufacture of specific parts of devices defined in group H01L21/70
- H01L21/768—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/70—Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
- H01L21/71—Manufacture of specific parts of devices defined in group H01L21/70
- H01L21/768—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics
- H01L21/76838—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the conductors
-
- Y—GENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
- Y10—TECHNICAL SUBJECTS COVERED BY FORMER USPC
- Y10S—TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
- Y10S438/00—Semiconductor device manufacturing: process
- Y10S438/942—Masking
Definitions
- the present invention relates generally to the fabrication of integrated circuits, and, more particularly, to a process for fabricating multi-level metallization in an integrated circuit.
- CMP chemical mechanical polishing
- Another approach that has been used to achieve improved planarization in a multi-level metallization process is to deposit otherwise unused dummy lines or dummy features in the open areas between the locations of the metal lines so that subsequent dielectric deposition will not exhibit the valleys at the open areas.
- a unique mask must be fabricated to produce the dummy lines for each different layout based on a search of the chip for open areas. This process is relatively time consuming and costly.
- CAD computer-aided-design
- the method of the present invention provides an improved technique for forming dummy lines in the open areas between the metallization lines or patterns.
- the method includes the modification of a structure that includes an opaque grid pattern formed on an underlying transparent base layer.
- the line width and spacing between the lines of the grid pattern may be set to meet the process requirements and design rules for the particular chip and process used for its fabrication.
- the pattern of the metal lines and interconnects of that layer is used to modify the grid pattern to remove selectively portions of the grid pattern that correspond to the pattern of the conducting lines and interconnects, leaving a transparent pattern corresponding to the conductive line pattern surrounded by the remaining portions of the opaque grid pattern.
- the conductive pattern may be superimposed in the portion of the grid pattern that has been previously removed.
- the resultant mask is then used to form the dummy features in the open areas at which the conductive lines are not present and, in one embodiment, also to form the metal lines, in each case by otherwise conventional deposition, lithography and etching steps.
- the resulting conductive layer and intermediate dummy features, which are at substantially the same level, are then covered by a dielectric layer, which exhibits a relatively smooth upper surface as a result of the relatively even levels of the underlying conductive metal and dummy layers.
- the present invention provides an improved method for fabricating a multilevel metallization layer in an integrated circuit substantially as claimed and described in the following specification considered with the accompanying drawings in which:
- FIG. 1 is a cross-sectional view of an integrated circuit illustrating two metallization line patterns formed on a dielectric surface spaced by an open area;
- FIG. 2 is a cross-sectional view similar to FIG. 1 following the deposition of a dielectric layer over the metallization layer and open area;
- FIG. 3 illustrates the formation of dummy features in the open area to produce an increased planarization of the overlying dielectric layer
- FIG. 4 is a plan view of a grid pattern structure that may be employed to form a mask that is used in the method of the present invention
- FIG. 5 is a plan view of the grid pattern structure of FIG. 4 in which the pattern of the metal lines is superimposed on the grid pattern and in which the grid lines surrounding the metal lines have been removed;
- FIG. 6 is a cross-section as viewed along the direction of line 6--6 of FIG. 5;
- FIG. 7 is a cross-section of an integrated circuit in which metal lines and dummy features are formed by the use of the mask of FIGS. 5 and 6 in accordance with an embodiment of the present invention
- FIG. 8 is a plan view of a mask similar to FIG. 5, except that the pattern of the master metal lines has been removed from the grid pattern;
- FIG. 9 is a cross section viewed along the line 9--9 of FIG. 8;
- FIG. 10 is a cross section of a dielectric layer overlying a metal layer and intermediate dummy features as formed by the use of the mask of FIG. 8;
- FIG. 11 is a plan view of a typical pattern of metal lines that can be used in the formation of the mask in FIGS. 5 and 8.
- FIG. 1 shows a portion of an integrated circuit including a substrate 10, which typically contains MOS transistors (not shown).
- An insulating dielectric layer 12 which typically consists of silicon dioxide or silicon nitride, is deposited on the upper surface of the substrate 10 and spaced metal lines, 14, 16, typically made of aluminum, are selectively deposited on the surface of dielectric layer 12 by known masking and deposition techniques.
- the region between the metal lines 14, 16, is designated as an open area 18.
- the distance between metal lines 14, 16, i.e. the open area 18, is typically far greater than the spacing between adjacent metal lines, which is typically 0.5 micron.
- a second dielectric layer 20 is deposited over the underlying metal lines 14, 16 and open area 18, typically by the use a chemical vapor deposition (CVD) process.
- the surface of dielectric layer 20 is characterized by a rippled surface having peaks where it overlies metal layers 14, 16 and a reduced height or valley in the open area 18. These irregularities or unevenness in the level of dielectric layer 20 may produce breaks in an overlying metallization layer, especially when signal lines traverse a step in the underlying surface.
- one approach to prevent the formation of the unevenness in the dielectric layer 20, i.e., to achieve improved planarization of the dielectric layer is to form dummy lines or features, that is, otherwise unused features 22 in the open area 18 of substantially the same height and spacing as the metal lines 14, 16, so that the overlying dielectric layer 20 is essentially planar or even and free of the peaks and valleys as in FIG. 2.
- the dummy features 22 may either be made of a suitable metal or polysilicon or a dielectric material. In the past, these dummy features were formed by performing a search of each metallization layer to locate the open areas at which it was desired to form the dummy features.
- the method of the present invention provides an improved way to form the dummy features for multi-level integrated circuit and create an even planar surface in the dielectric layer.
- the prefered embodiment of the present invention encompasses the steps of creating the mask and using the mask to form the dummy features, as well as the mental lines, in order to fabricate an integrate circuit with even, planar dielectric layers.
- a mask structure generally designated 24 that will be subsequently used in the deposition and fabrication of the dummy features initially comprises an opaque grid pattern 26 overlying a transparent base 28.
- the opaque grid pattern 26 may be made of a metal such as chromium and the base 28 may be made of any suitable rigid, transparent material such as glass.
- the line spacing and line widths of the grid pattern 26 are dependent on the type of process and design rules used in the fabrication of the integrated circuit.
- the CAD data of the pattern of each metallization layer is employed to superimpose the pattern of the metal lines 30 along with a suitable spacing over the grid pattern 26, and removing portions of the grid pattern 26 at the locations of the superimposed master metal lines, thereby to produce the mask shown in FIGS. 5 and 6, which consists of the opaque metallization line pattern 30 and remaining opaque grid pattern 26.
- an area surrounding the metal lines 30 is marked by the CAD system as an area which is not to contain the grid pattern 26.
- the CAD system locates this grid-free area by extending the x-y coordinates of the signal lines in both the positive and negative directions in order to create an area similar in form to the metal lines in the grid pattern 26, shown in FIG. 5.
- the thus-formed structure of FIG. 5 is used as a mask to transfer the modified grid pattern to form the metallization layers 34 and 36 and intermediate dummy features 32 shown in FIG. 7, by various techniques known to those skilled in the art, such as selective deposition and resist etchback.
- the mask layout is preferably transferred by photolithographically patterning the photoresist and by etching away the exposed metal layer except at the opaque portions of the grid pattern to define the metal line pattern and dummy features at the locations of the remaining opaque grid pattern in a single lithography operation.
- the metal lines 34, 36 and dummy lines 32 are formed of the same metal (e.g., aluminum) of substantially the same height.
- a dielectric layer 38 is then deposited over the metal lines 34, 36 and dummy lines 32.
- the formation of the dummy features 32 in the open areas between the metal lines 34, 36 by the use of the mask of FIGS. 5 and 6 creates a relatively smooth or planar upper surface of the overlying dielectric layer 38 by filling in the open areas between the master metal lines.
- the dummy features in the open areas are formed in a separate step from the formation of the metal lines.
- the separate step uses the mask with a pattern, as shown in FIGS. 8 and 9, and creates the dummy features 42, 44 on the dielectric layer in the integrated circuit of FIG. 10 through conventional deposition, lithography and etching.
- the dummy feature may be made by either the deposition of a dielectric material or metal.
- the mask of FIG. 11 is used to form the metal lines 46 of the same height as the dummy features 42, 44 so that, as before, a smooth planar dielectric layer 30 can be deposited over the thus-formed metallization layer and dummy features.
Landscapes
- Engineering & Computer Science (AREA)
- Physics & Mathematics (AREA)
- Condensed Matter Physics & Semiconductors (AREA)
- General Physics & Mathematics (AREA)
- Manufacturing & Machinery (AREA)
- Computer Hardware Design (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Power Engineering (AREA)
- Internal Circuitry In Semiconductor Integrated Circuit Devices (AREA)
Abstract
Description
Claims (8)
Priority Applications (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US08/828,155 US5956618A (en) | 1994-11-09 | 1997-03-27 | Process for producing multi-level metallization in an integrated circuit |
Applications Claiming Priority (3)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US33645194A | 1994-11-09 | 1994-11-09 | |
US51490295A | 1995-08-14 | 1995-08-14 | |
US08/828,155 US5956618A (en) | 1994-11-09 | 1997-03-27 | Process for producing multi-level metallization in an integrated circuit |
Related Parent Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US51490295A Continuation | 1994-11-09 | 1995-08-14 |
Publications (1)
Publication Number | Publication Date |
---|---|
US5956618A true US5956618A (en) | 1999-09-21 |
Family
ID=23316149
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US08/828,155 Expired - Lifetime US5956618A (en) | 1994-11-09 | 1997-03-27 | Process for producing multi-level metallization in an integrated circuit |
Country Status (5)
Country | Link |
---|---|
US (1) | US5956618A (en) |
EP (1) | EP0712156A3 (en) |
JP (1) | JPH08213396A (en) |
KR (1) | KR960019663A (en) |
TW (1) | TW272310B (en) |
Cited By (14)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US6396158B1 (en) * | 1999-06-29 | 2002-05-28 | Motorola Inc. | Semiconductor device and a process for designing a mask |
US6528883B1 (en) | 2000-09-26 | 2003-03-04 | International Business Machines Corporation | Shapes-based migration of aluminum designs to copper damascene |
KR20030045451A (en) * | 2001-12-04 | 2003-06-11 | 주식회사 하이닉스반도체 | Semiconductor device |
US6611045B2 (en) | 2001-06-04 | 2003-08-26 | Motorola, Inc. | Method of forming an integrated circuit device using dummy features and structure thereof |
US6696359B1 (en) * | 2002-08-30 | 2004-02-24 | Micron Technology, Inc. | Design layout method for metal lines of an integrated circuit |
US20040044983A1 (en) * | 2002-08-30 | 2004-03-04 | Dillon Michael N. | Method of using filller metal for implementing changes in an integrated circuit design |
US20050028124A1 (en) * | 2003-08-01 | 2005-02-03 | Eilas Gedamu | System and method for automatically routing power for an integrated circuit |
KR100487506B1 (en) * | 1998-01-15 | 2005-08-12 | 삼성전자주식회사 | A method for planarizing an inter-layered dielectric layer with dummy pattern |
US20050286052A1 (en) * | 2004-06-23 | 2005-12-29 | Kevin Huggins | Elongated features for improved alignment process integration |
US20060081988A1 (en) * | 2000-09-26 | 2006-04-20 | Dunham Timothy G | Shapes-based migration of aluminum designs to copper damascene |
KR100753390B1 (en) * | 2001-12-15 | 2007-08-30 | 매그나칩 반도체 유한회사 | Thickness monitoring pattern for oxide cmp process |
US20090142921A1 (en) * | 2005-03-25 | 2009-06-04 | Sandisk 3D Llc | Method for reducing dielectric overetch when making contact to conductive features |
US20100297834A1 (en) * | 2005-03-25 | 2010-11-25 | Dunton Samuel V | Method for reducing dielectric overetch using a dielectric etch stop at a planar surface |
US8802561B1 (en) * | 2013-04-12 | 2014-08-12 | Sandisk 3D Llc | Method of inhibiting wire collapse |
Families Citing this family (8)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
EP0766304A2 (en) * | 1995-09-29 | 1997-04-02 | AT&T Corp. | Method for coating heterogeneous substrates with homogeneous layers |
US5885856A (en) * | 1996-08-21 | 1999-03-23 | Motorola, Inc. | Integrated circuit having a dummy structure and method of making |
TW396510B (en) | 1998-06-03 | 2000-07-01 | United Microelectronics Corp | Shallow trench isolation formed by chemical mechanical polishing |
US6790742B2 (en) | 1998-06-03 | 2004-09-14 | United Microelectronics Corporation | Chemical mechanical polishing in forming semiconductor device |
JP4786006B2 (en) | 1999-06-08 | 2011-10-05 | ルネサスエレクトロニクス株式会社 | Semiconductor device design method and semiconductor device manufacturing method |
US6459156B1 (en) | 1999-12-22 | 2002-10-01 | Motorola, Inc. | Semiconductor device, a process for a semiconductor device, and a process for making a masking database |
US6563148B2 (en) | 2000-04-19 | 2003-05-13 | Mitsubishi Denki Kabushiki Kaisha | Semiconductor device with dummy patterns |
JP3530149B2 (en) * | 2001-05-21 | 2004-05-24 | 新光電気工業株式会社 | Wiring board manufacturing method and semiconductor device |
Citations (10)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US5112761A (en) * | 1990-01-10 | 1992-05-12 | Microunity Systems Engineering | Bicmos process utilizing planarization technique |
US5182235A (en) * | 1985-02-20 | 1993-01-26 | Mitsubishi Denki Kabushiki Kaisha | Manufacturing method for a semiconductor device having a bias sputtered insulating film |
US5281555A (en) * | 1990-11-23 | 1994-01-25 | Hyundai Electronics Industries Co., Ltd. | Method for alleviating the step difference in a semiconductor and a semiconductor device |
US5292689A (en) * | 1992-09-04 | 1994-03-08 | International Business Machines Corporation | Method for planarizing semiconductor structure using subminimum features |
US5371032A (en) * | 1992-01-27 | 1994-12-06 | Sony Corporation | Process for production of a semiconductor device having a cladding layer |
US5439764A (en) * | 1993-07-01 | 1995-08-08 | Micrel, Incorporated | Mask having multiple patterns |
US5441915A (en) * | 1992-09-01 | 1995-08-15 | Taiwan Semiconductor Manufacturing Company Ltd. | Process of fabrication planarized metallurgy structure for a semiconductor device |
US5459093A (en) * | 1993-03-18 | 1995-10-17 | Sony Corporation | Method for forming dummy pattern in a semiconductor device |
US5529862A (en) * | 1993-09-01 | 1996-06-25 | Texas Instruments Incorporated | Method of forming a low distortion stencil mask |
US5597668A (en) * | 1995-07-19 | 1997-01-28 | Vlsi Technology, Inc. | Patterned filled photo mask generation for integrated circuit manufacturing |
Family Cites Families (2)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JPS61276345A (en) * | 1985-05-31 | 1986-12-06 | Oki Electric Ind Co Ltd | Semiconductor device and manufacture thereof |
JPS63240045A (en) * | 1987-03-27 | 1988-10-05 | Matsushita Electric Ind Co Ltd | Semiconductor device |
-
1995
- 1995-02-23 TW TW084101696A patent/TW272310B/en not_active IP Right Cessation
- 1995-11-01 EP EP95307802A patent/EP0712156A3/en not_active Withdrawn
- 1995-11-07 JP JP7287752A patent/JPH08213396A/en active Pending
- 1995-11-09 KR KR1019950040387A patent/KR960019663A/en active IP Right Grant
-
1997
- 1997-03-27 US US08/828,155 patent/US5956618A/en not_active Expired - Lifetime
Patent Citations (10)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US5182235A (en) * | 1985-02-20 | 1993-01-26 | Mitsubishi Denki Kabushiki Kaisha | Manufacturing method for a semiconductor device having a bias sputtered insulating film |
US5112761A (en) * | 1990-01-10 | 1992-05-12 | Microunity Systems Engineering | Bicmos process utilizing planarization technique |
US5281555A (en) * | 1990-11-23 | 1994-01-25 | Hyundai Electronics Industries Co., Ltd. | Method for alleviating the step difference in a semiconductor and a semiconductor device |
US5371032A (en) * | 1992-01-27 | 1994-12-06 | Sony Corporation | Process for production of a semiconductor device having a cladding layer |
US5441915A (en) * | 1992-09-01 | 1995-08-15 | Taiwan Semiconductor Manufacturing Company Ltd. | Process of fabrication planarized metallurgy structure for a semiconductor device |
US5292689A (en) * | 1992-09-04 | 1994-03-08 | International Business Machines Corporation | Method for planarizing semiconductor structure using subminimum features |
US5459093A (en) * | 1993-03-18 | 1995-10-17 | Sony Corporation | Method for forming dummy pattern in a semiconductor device |
US5439764A (en) * | 1993-07-01 | 1995-08-08 | Micrel, Incorporated | Mask having multiple patterns |
US5529862A (en) * | 1993-09-01 | 1996-06-25 | Texas Instruments Incorporated | Method of forming a low distortion stencil mask |
US5597668A (en) * | 1995-07-19 | 1997-01-28 | Vlsi Technology, Inc. | Patterned filled photo mask generation for integrated circuit manufacturing |
Non-Patent Citations (2)
Title |
---|
S. Wolf, "Silicon Processing for the VLSI Era, vol. 1", Lattice Press, 1986, pp. 476-482. |
S. Wolf, Silicon Processing for the VLSI Era, vol. 1 , Lattice Press, 1986, pp. 476 482. * |
Cited By (30)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
KR100487506B1 (en) * | 1998-01-15 | 2005-08-12 | 삼성전자주식회사 | A method for planarizing an inter-layered dielectric layer with dummy pattern |
US6593226B2 (en) | 1999-06-29 | 2003-07-15 | Motorola, Inc. | Method for adding features to a design layout and process for designing a mask |
US6396158B1 (en) * | 1999-06-29 | 2002-05-28 | Motorola Inc. | Semiconductor device and a process for designing a mask |
US7498250B2 (en) | 2000-09-26 | 2009-03-03 | International Business Machines Corporation | Shapes-based migration of aluminum designs to copper damascene |
US7709967B2 (en) | 2000-09-26 | 2010-05-04 | International Business Machines Corporation | Shapes-based migration of aluminum designs to copper damascene |
US7312141B2 (en) | 2000-09-26 | 2007-12-25 | International Business Machines Corporation | Shapes-based migration of aluminum designs to copper damascene |
US20070275551A1 (en) * | 2000-09-26 | 2007-11-29 | Dunham Timothy G | Shapes-based migration of aluminum designs to copper damascene |
US20060081988A1 (en) * | 2000-09-26 | 2006-04-20 | Dunham Timothy G | Shapes-based migration of aluminum designs to copper damascene |
US6992002B2 (en) | 2000-09-26 | 2006-01-31 | International Business Machines Corporation | Shapes-based migration of aluminum designs to copper damascence |
US6528883B1 (en) | 2000-09-26 | 2003-03-04 | International Business Machines Corporation | Shapes-based migration of aluminum designs to copper damascene |
US6611045B2 (en) | 2001-06-04 | 2003-08-26 | Motorola, Inc. | Method of forming an integrated circuit device using dummy features and structure thereof |
KR20030045451A (en) * | 2001-12-04 | 2003-06-11 | 주식회사 하이닉스반도체 | Semiconductor device |
KR100753390B1 (en) * | 2001-12-15 | 2007-08-30 | 매그나칩 반도체 유한회사 | Thickness monitoring pattern for oxide cmp process |
US6696359B1 (en) * | 2002-08-30 | 2004-02-24 | Micron Technology, Inc. | Design layout method for metal lines of an integrated circuit |
US6867498B2 (en) * | 2002-08-30 | 2005-03-15 | Micron Technology, Inc. | Metal line layout of an integrated circuit |
US20040188679A1 (en) * | 2002-08-30 | 2004-09-30 | Ireland Philip J. | Metal line layout of an integrated circuit |
US6748579B2 (en) * | 2002-08-30 | 2004-06-08 | Lsi Logic Corporation | Method of using filler metal for implementing changes in an integrated circuit design |
US20040044983A1 (en) * | 2002-08-30 | 2004-03-04 | Dillon Michael N. | Method of using filller metal for implementing changes in an integrated circuit design |
US20040043591A1 (en) * | 2002-08-30 | 2004-03-04 | Ireland Philip J. | Design layout method for metal lines of an integrated circuit |
US6969952B2 (en) | 2003-08-01 | 2005-11-29 | Hewlett-Packard Development Company, L.P. | System and method for automatically routing power for an integrated circuit |
US20050028124A1 (en) * | 2003-08-01 | 2005-02-03 | Eilas Gedamu | System and method for automatically routing power for an integrated circuit |
US20050286052A1 (en) * | 2004-06-23 | 2005-12-29 | Kevin Huggins | Elongated features for improved alignment process integration |
US20090142921A1 (en) * | 2005-03-25 | 2009-06-04 | Sandisk 3D Llc | Method for reducing dielectric overetch when making contact to conductive features |
US20100297834A1 (en) * | 2005-03-25 | 2010-11-25 | Dunton Samuel V | Method for reducing dielectric overetch using a dielectric etch stop at a planar surface |
US7928007B2 (en) * | 2005-03-25 | 2011-04-19 | Sandisk 3D Llc | Method for reducing dielectric overetch when making contact to conductive features |
US20110189840A1 (en) * | 2005-03-25 | 2011-08-04 | Petti Christopher J | Method for reducing dielectric overetch when making contact to conductive features |
US8008187B2 (en) | 2005-03-25 | 2011-08-30 | Sandisk 3D Llc | Method for reducing dielectric overetch using a dielectric etch stop at a planar surface |
US8497204B2 (en) | 2005-03-25 | 2013-07-30 | Sandisk 3D Llc | Method for reducing dielectric overetch when making contact to conductive features |
US8741768B2 (en) | 2005-03-25 | 2014-06-03 | Sandisk 3D Llc | Method for reducing dielectric overetch when making contact to conductive features |
US8802561B1 (en) * | 2013-04-12 | 2014-08-12 | Sandisk 3D Llc | Method of inhibiting wire collapse |
Also Published As
Publication number | Publication date |
---|---|
EP0712156A3 (en) | 1997-11-26 |
JPH08213396A (en) | 1996-08-20 |
KR960019663A (en) | 1996-06-17 |
TW272310B (en) | 1996-03-11 |
EP0712156A2 (en) | 1996-05-15 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US5956618A (en) | Process for producing multi-level metallization in an integrated circuit | |
US6782512B2 (en) | Fabrication method for a semiconductor device with dummy patterns | |
US6063702A (en) | Global planarization method for inter level dielectric layers using IDL blocks | |
US6563148B2 (en) | Semiconductor device with dummy patterns | |
US6103626A (en) | Method for forming dummy pattern areas in a semiconductor device | |
US6436807B1 (en) | Method for making an interconnect layer and a semiconductor device including the same | |
US5872042A (en) | Method for alignment mark regeneration | |
US6093633A (en) | Method of making a semiconductor device | |
US5861342A (en) | Optimized structures for dummy fill mask design | |
US5909628A (en) | Reducing non-uniformity in a refill layer thickness for a semiconductor device | |
KR0133264B1 (en) | Fabricating method of semiconductor device | |
JP2000340529A (en) | Semiconductor device | |
JP2002009161A (en) | Semiconductor device and arrangement method of dummy pattern | |
US5924006A (en) | Trench surrounded metal pattern | |
JP2000174022A (en) | Method of forming alignment mark | |
US5733798A (en) | Mask generation technique for producing an integrated circuit with optimal polysilicon interconnect layout for achieving global planarization | |
US6487712B1 (en) | Method of manufacturing mask for conductive wirings in semiconductor device | |
US6049134A (en) | Mask generation technique for producing an integrated circuit with optimal metal interconnect layout for achieving global planarization | |
JP2000114258A (en) | Semiconductor device | |
US5948698A (en) | Manufacturing method of semiconductor device using chemical mechanical polishing | |
JP3408746B2 (en) | Method for manufacturing semiconductor device | |
US6664650B2 (en) | Method of forming an alignment key on a semiconductor wafer | |
US6094812A (en) | Dishing avoidance in wide soft metal wires | |
US6143596A (en) | Planarization for interlayer dielectric | |
US5532188A (en) | Global planarization of multiple layers |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
STCF | Information on status: patent grant |
Free format text: PATENTED CASE |
|
FEPP | Fee payment procedure |
Free format text: PAYOR NUMBER ASSIGNED (ORIGINAL EVENT CODE: ASPN); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY |
|
FEPP | Fee payment procedure |
Free format text: PAYOR NUMBER ASSIGNED (ORIGINAL EVENT CODE: ASPN); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY Free format text: PAYER NUMBER DE-ASSIGNED (ORIGINAL EVENT CODE: RMPN); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY |
|
FPAY | Fee payment |
Year of fee payment: 4 |
|
FPAY | Fee payment |
Year of fee payment: 8 |
|
FPAY | Fee payment |
Year of fee payment: 12 |
|
AS | Assignment |
Owner name: DEUTSCHE BANK AG NEW YORK BRANCH, AS COLLATERAL AG Free format text: PATENT SECURITY AGREEMENT;ASSIGNORS:LSI CORPORATION;AGERE SYSTEMS LLC;REEL/FRAME:032856/0031 Effective date: 20140506 |
|
AS | Assignment |
Owner name: AVAGO TECHNOLOGIES GENERAL IP (SINGAPORE) PTE. LTD Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:AGERE SYSTEMS LLC;REEL/FRAME:035365/0634 Effective date: 20140804 |
|
AS | Assignment |
Owner name: AGERE SYSTEMS LLC, PENNSYLVANIA Free format text: TERMINATION AND RELEASE OF SECURITY INTEREST IN PATENT RIGHTS (RELEASES RF 032856-0031);ASSIGNOR:DEUTSCHE BANK AG NEW YORK BRANCH, AS COLLATERAL AGENT;REEL/FRAME:037684/0039 Effective date: 20160201 Owner name: LSI CORPORATION, CALIFORNIA Free format text: TERMINATION AND RELEASE OF SECURITY INTEREST IN PATENT RIGHTS (RELEASES RF 032856-0031);ASSIGNOR:DEUTSCHE BANK AG NEW YORK BRANCH, AS COLLATERAL AGENT;REEL/FRAME:037684/0039 Effective date: 20160201 |
|
AS | Assignment |
Owner name: BELL SEMICONDUCTOR, LLC, ILLINOIS Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:AVAGO TECHNOLOGIES GENERAL IP (SINGAPORE) PTE. LTD.;BROADCOM CORPORATION;REEL/FRAME:044886/0608 Effective date: 20171208 |
|
AS | Assignment |
Owner name: CORTLAND CAPITAL MARKET SERVICES LLC, AS COLLATERA Free format text: SECURITY INTEREST;ASSIGNORS:HILCO PATENT ACQUISITION 56, LLC;BELL SEMICONDUCTOR, LLC;BELL NORTHERN RESEARCH, LLC;REEL/FRAME:045216/0020 Effective date: 20180124 |
|
AS | Assignment |
Owner name: BELL NORTHERN RESEARCH, LLC, ILLINOIS Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:CORTLAND CAPITAL MARKET SERVICES LLC;REEL/FRAME:059720/0719 Effective date: 20220401 Owner name: BELL SEMICONDUCTOR, LLC, ILLINOIS Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:CORTLAND CAPITAL MARKET SERVICES LLC;REEL/FRAME:059720/0719 Effective date: 20220401 Owner name: HILCO PATENT ACQUISITION 56, LLC, ILLINOIS Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:CORTLAND CAPITAL MARKET SERVICES LLC;REEL/FRAME:059720/0719 Effective date: 20220401 |