US5640333A - Communications system using open architecture bus lines - Google Patents

Communications system using open architecture bus lines Download PDF

Info

Publication number
US5640333A
US5640333A US08/546,644 US54664495A US5640333A US 5640333 A US5640333 A US 5640333A US 54664495 A US54664495 A US 54664495A US 5640333 A US5640333 A US 5640333A
Authority
US
United States
Prior art keywords
single board
bus line
signal
open architecture
processor
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Expired - Lifetime
Application number
US08/546,644
Inventor
Steve Keith Hawkins
Bruce Raymond Whitney
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Raytheon Co
Original Assignee
E Systems Inc
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Priority claimed from US07/959,258 external-priority patent/US5384805A/en
Application filed by E Systems Inc filed Critical E Systems Inc
Priority to US08/546,644 priority Critical patent/US5640333A/en
Application granted granted Critical
Publication of US5640333A publication Critical patent/US5640333A/en
Assigned to RAYTHEON E-SYSTEMS, INC., A CORP. OF DELAWARE reassignment RAYTHEON E-SYSTEMS, INC., A CORP. OF DELAWARE CHANGE OF NAME (SEE DOCUMENT FOR DETAILS). Assignors: E-SYSTEMS, INC.
Assigned to RAYTHEON COMPANY, A CORP. OF DELAWARE reassignment RAYTHEON COMPANY, A CORP. OF DELAWARE ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: RAYTHEON E-SYSTEMS, INC., A CORP. OF DELAWARE
Anticipated expiration legal-status Critical
Expired - Lifetime legal-status Critical Current

Links

Images

Classifications

    • GPHYSICS
    • G06COMPUTING; CALCULATING OR COUNTING
    • G06FELECTRIC DIGITAL DATA PROCESSING
    • G06F13/00Interconnection of, or transfer of information or other signals between, memories, input/output devices or central processing units
    • G06F13/38Information transfer, e.g. on bus
    • G06F13/382Information transfer, e.g. on bus using universal interface adapter
    • G06F13/387Information transfer, e.g. on bus using universal interface adapter for adaptation of different data processing systems to different peripheral devices, e.g. protocol converters for incompatible systems, open system

Definitions

  • This invention relates to communication systems, and more particularly to the application of communication systems to an open architecture bus configuration.
  • Box level designs are undesirable because each box unit may not be reconfigured to perform additional functions.
  • one or more box unit must be added to the existing hardware.
  • Present approaches also require that additional upgrades to these systems be customized, thus, creating a new box unit to be added to the existing hardware.
  • Existing box units perform a limited number of functions and may not be easily reconfigured to perform additional or different functions.
  • the addition of functions to a system requires new or additional box units to upgrade the system.
  • the new boxes require the use of additional rack space which may not be available in the rack structure.
  • a box unit based system also creates extensive cabling problems. Whenever a new box is added to the communications system, new cabling must be added for the box. If several new boxes are added, the problems and expense involved with running additional cable to the boxes may include moving existing box structures to make room for the cabling pathway, individually cabling each box into the system and overcoming problems associated with the differing box interfaces. The fact that each box is individually cabled into the system also prevents extensive system remodification from being easily carried out because of the time and investment required for recabling and rack modification.
  • Present communication systems also constrain the operation of existing box units to a limited number of functions. If a box unit should become disabled while in operation and spare units are not available, the system cannot be easily reconfigured to accommodate the failed unit.
  • the lack of flexibility in present communication systems also causes extensive down time while reconfiguration of the communication system takes place.
  • the present invention overcomes the foregoing and other problems by using an open architecture based communication system implementation.
  • the invention consists of a single board receiver exciter (SBRE), a single board modulator/demodulator (SBM), and a system control processor known as a single board processor multiplexer (SBPM).
  • SBRE single board receiver exciter
  • SBM single board modulator/demodulator
  • SBPM single board processor multiplexer
  • Each of these elements is capable of plugging into a standard bus architecture such as a VME bus or FutureBus contained within a multi-media processing chassis (MMPC).
  • MMPC multi-media processing chassis
  • the configuration of the SBRE and SBM boards allows for the flexible and adaptable operation of the communication-system.
  • the boards may operate at a variety of frequency levels such as HF, UHF, SHF, EHF, VHF, etc.
  • the boards are programmable to operate at a variety of modulation schemes, bit rates and data formats according to operation selection. Thus, a board need not be changed or replaced to reconfigure the communications system.
  • the flexibility and adaptability of the present system is achieved by implementing many functions of a receiver/exciter and modulation/demodulation normally implemented by hardware elements using software elements. Programming and control commands for implementing and changing between the plurality of functions (frequencies and modulations) are sent to the board units from the SBPM over the standard bus architecture provided by the MMPC.
  • the SBRE consists on the receiver side of a preselector, converter, synthesizer, and demodulation intermediate frequency (IF) interface.
  • On the transmitter side are the exciter/amplifier, converter, synthesizer and modulation IF interface.
  • a controller processor connected to the transmitter and receiver sides allows for control of the board components over the standard bus interface.
  • the modulation/demodulation and decoder/encoders of the SBM are also implemented in software allowing for change of the type of modulation and the bit rates of the SBM in response to commands received over the standard bus interface.
  • a single board processor multiplexer SBPM operates as a multifunctional communications device and system controller.
  • the SBPM is a programmable device capable of operating in a multiplexing mode, a controller mode, and an intelligent input/output interface mode.
  • the SBPM may be programmed via instruction from the bus line over a standard bus interface.
  • the elements are physically based within the multi-media processor chassis (MMPC) that provides the necessary standard bus lines for interaction between elements.
  • MMPC multi-media processor chassis
  • the MMPC is reconfigurable to handle various information security levels and varying quantities of elements and units.
  • the MMPC has adaptable front panel controls/indicators and application configurable rear panel connectors.
  • Reprogramming of the system software is achieved by means of a keyboard and display panel locally attached to the bus architecture provided by the MMPC or over a remote work station connected by a network to the SBPM.
  • the SBPM is responsible for controlling the command data flow along the standard bus between the SBM and the SBRE and for monitoring the status of the boards during operation of the system and for facilitating operational control of the keyboard and display panel.
  • FIG. 1 is a block diagram illustrating the system architecture of the present invention
  • FIG. 2 is a block diagram illustrating the structure of the single board receiver exciter (SBRE) of the present invention
  • FIG. 3 is a block diagram illustrating the structure of the single board modulator (SBM) of the present invention.
  • FIG. 4 is a block diagram illustrating the structure of the single board processor multiplexer (SBPM) of the present invention
  • FIG. 5 is an illustration of the inner chassis of the multi-media processor chassis (MMPC);
  • FIG. 6 illustrates the removable and reconfigurable chassis front panels of the outer chassis of the multi-media processor chassis (MMPC);
  • FIG. 7 illustrates the removable and reconfigurable chassis back connecter panels of the outer chassis of the multi-media processor chassis (MMPC);
  • FIG. 8 is a block diagram illustrating the preselector of the single board receiver exciter
  • FIG. 9 is a block diagram illustrating the receiver and transmitter synthesizers of the single board receiver exciter
  • FIG. 10 is a block diagram illustrating the exciter amplifier of the single board receiver exciter
  • FIG. 11 is a block diagram illustrating the IF portion of the single board modulator
  • FIG. 12 is a block diagram illustrating the noise blanker portion of the single board modulator.
  • FIG. 13 is a block diagram illustrating the modulator of the single board modulator.
  • FIG. 1 there is shown an illustration of the open architecture system of the present invention.
  • the system operates off a standard bus line architecture such as a VME or FutureBus.
  • a standard bus line architecture such as a VME or FutureBus.
  • Connected to the bus 2 are a single board receiver/exciter (SBRE) 4, a single board modulator/demodulator (SBM) 6, and a single board (SBPM) processor multiplexer 8.
  • SBRE single board receiver/exciter
  • SBM single board modulator/demodulator
  • SBPM single board processor multiplexer 8
  • Each unit is implemented on a single 6U or 9U card.
  • the system provides expansion flexibility because additional SBRE 4 and SBM 6 boards may be added to increase the capabilities of the system or the boards may be software configured or reprogrammed to perform other functions as will be described in more detail herein. Communications between the SBRE 4 and SBM 6 occur over two IF transmission lines 3 and 5.
  • the SBRE 4 is the conversion center of the system. This board provides full duplex communication capabilities and covers a variety of frequencies depending on how the SBRE 4 is programmed by the system operator during system initialization.
  • the SBM 6 is a multi-purpose, multi-media modem. The majority of the modulation and encoding functionality of the SBM is processed using a software based design. This allows for a high degree of flexibility for the SBM 6 in the modulation type and signal rate utilized by the system.
  • the single board processor multiplexer (SBPM) 8 is responsible for the downloading of instructions to the SBRE 4 and the SBM 6 during system initialization and for controlling the boards during system operation.
  • the instructions loaded into the SBRE 4 and the SBM 6 control how the system will operate.
  • the instructions may be passed by the system operator to the SBPM 8 from a front panel display and keyboard 10 locally interfaced to the SBPM or over a network connection from a remote work station 11.
  • FIG. 2 there is shown a block diagram of the SBRE 4 of the present invention.
  • the signal to the receiver side of the SBRE 4 is input from an external antenna/low noise amplifier (LNA) 14. From the antenna/LNA 14, the signal passes to a receive-side preselector 16.
  • LNA low noise amplifier
  • the receive-side preselector 16 (as shown in FIGS. 2 and 8), the signal is amplified and passed through a bank of band-pass filters to remove unwanted frequencies, noise and distortion.
  • the receive-side preselector 16 consists of an input amplifier stage, an input filter switch, a bank of band-pass filters, an output switch, and an output amplifier and mixer.
  • the input amplifier is a switchable low-noise amplifier having approximately 16 dB of gain and a noise figure of 2 dB.
  • the input filter switch is a pin diode using GaAs technology to achieve a low loss and high dynamic range.
  • the filter bank is a series of separate 8 pole, lumped element filters. Each filter has a bandwidth of 35 MHz and the filters are centered on 35 MHz incremental spacing starting at 242 MHz.
  • the output switch is identical to the input switch.
  • the tuning of the preselector is completed by the selection of the proper preselector filter in response to a signal from a single board receiver exciter control processor (SBRECP) 17.
  • SBRECP single board receiver exciter control processor
  • the signal After the amplification and filtering of the signal by the receive-side preselector 16, the signal passes to a receiver converter 18.
  • the signal is mixed with an oscillator signal from a receiver synthesizer 20 (as shown in FIGS. 2 and 9) to convert the receive signal to a 70 MHz intermediate frequency (IF) signal for transmission to the SBM 6.
  • the receiver converter 18 is a high dynamic range and high isolation double balanced mixer. The output of the mixer is filtered and transmitted to the SBM 6 via line 5 by means of an IF interface 22.
  • a signal is received from the SBM 6 over a 70 MHZ intermediate frequency (IF) modulator interface 24.
  • the signal received on line 3 is mixed with an oscillator signal generated by a transmitter synthesizer 25 in a transmitter converter 26 to translate the 70 MHz IF modulated signal from the SBM to the desired output frequency range.
  • the construction of the transmitter converter 26 is the same as that of the receiver converter 18.
  • the signal then passes to an exciter amplifier 28 (as shown in FIGS. 2 and 10) where a bank filter scheme similar to the filters of the receive-side preselector 16 removes spurious mixing products and harmonics from the signal and amplifies the signal for transmission.
  • the exciter amplifier 28 is essentially the same circuitry used in the receive-side preselector 16 except that a monolithic amplifier chain follows the output filter switch to amplify the signal for transmission.
  • the receiver and transmitter synthesizers (20 and 25) used in the SBRE 4 generate the oscillator signals sent to the transmitter and receiver converters 26 and 18.
  • the receiver synthesizer 20 converts the received signal into a 70 MHz IF signal or according to operator frequency selection.
  • the transmitter synthesizer converts IF signals received over line 5 into variable transmission frequencies as selected by the system operator.
  • the synthesizers are controlled (frequency and bandwidth) by the SBRECP 17.
  • the SBRE synthesizers as shown in FIG. 9 have a multi-looped phase locked indirect synthesizer configuration with three dependent loops enabling rapid tuning while providing very low phase noise and spurious outputs.
  • the synthesizer output covers a range of 225-399.995 MHz in 5 KHz increments.
  • the main purpose of the SBRECP software is to process commands received over the bus interface 19 to control the operating modes and frequencies of the SBRE 4.
  • the SBRECP 17 receives commands from the SBPM 8 to establish the transmit and receive frequencies of the system by affecting the operation of the synthesizer 20 and 25, the power amplifier settings and the antenna switch selections to be used by the synthesizer.
  • the SBRECP 17 controls the filter selection within the receive-side preselector 16 and exciter/amplifier 28 to achieve the desired filtering characteristics. Also, the SBRECP 17 tunes the receiver and transmitter synthesizers (20 and 25) to generate oscillator frequencies necessary to achieve the output frequencies designated by the SBPM 8.
  • the software within the SBRECP 17 controls the processing commands received over the standard bus interface to control the filters used by the SBRE 4 and the frequencies the synthesizers are tuned to. In addition, the SBRECP 17 will receive commands requesting the status of the SBRE 4 to which the software must respond.
  • FIG. 3 there is shown a block diagram of the SBM 6 of the present invention.
  • the SBM 6 is responsible for modulation/demodulation and encoding/decoding of data transmitted and received over the system.
  • Many elements of the SBM 6 are software driven to support flexibility of modulation and processing rates.
  • the IF portion, shown in FIG. 11, of the IF and noise blanker 40 incorporates a series of monolithic amplifiers which do not require tuning.
  • the filter structure employed is a combination of SAW and crystal filters.
  • the SAW filters have Gaussian pass-band characteristics and approximately 200 KHz pass band.
  • the crystal filter establishes a narrow noise bandwidth for the follow-on demodulator process. The narrow bandwidth is required to prevent spectral noise components from lowering the effective processing signal to noise ratio within the demodulator processing bandwidth.
  • the noise blanker portion shown in FIG. 12 uses a combination of SAW filters and delay lines to eliminate both high-level CW and pulse interferers or interference.
  • the digital demodulator 42 is implemented by means of a TMS320C30 digital signal processor.
  • a majority of the digital demodulator 42 functions are implemented in software allowing flexibility in the type of demodulation applied to the incoming signal.
  • the software may be changed by the system operator to allow different types of modulating schemes to be carried out such as differential and non-differential binary phase shift key, differential quadrature phase shift key, amplitude modulation, frequency modulation, frequency shift key, etc.
  • the software implementation also allows the use of programmable processing rates to meet different system requirements.
  • the demodulator accepts digital data from an analog to digital (A/D) converter and passes it through a digital formulation of a Costas suppressed carrier tracking loop in an in-phase/mid-phase bit synchronizer for demodulation. After demodulation, the signal is sent to a decoder 46 where decoding and deinterleaving of the signal is carried out.
  • the decoder 46 is implemented with a TMS320C51 digital signal processor.
  • the software in the processor of the decoder 46 uses a straight-forward implementation of the Viterbi convolutional decoding algorithm to decode and deinterleave the signal after demodulation.
  • SBMCP 48 SBM control processor
  • the demodulated and decoded signal is now under control of the software residing in the SBMCP 48.
  • the digital signal processing associated with modulation, demodulation and convolutional coding of signals is under the direct control of the SBMCP control software.
  • the SBMCP 48 is responsible for higher levels of signal timing.
  • the SBMCP 48 tracks master timing and notifies a processor of a modulator 50 and demodulator 42 of upcoming events.
  • the SBMCP 48 is also responsible for controlling communications between the SBM 6 and the standard bus line.
  • the SBMCP 48 provides signal timing by means of a signal timing and counter circuitry 52. This circuitry 52 properly times the modulation and encoding processes of the SBMCP 48.
  • the SBMCP 48 receives instructions over the standard bus interface for implementing the proper modulation/demodulation scheme. Once the instructions are received, the proper commands are forwarded through a dual-port RAM interface to the modulator 50 and demodulator 42.
  • a convolution encoder 54 receives signals from the SBMCP 48 to be transmitted to the SBRE 4.
  • the convolutional encoder 54 encodes and interleaves the data signal before modulation.
  • the encoder 54 is implemented as a part of the same TMS320C51 digital signal processor as the modulator 50 and is substantially software driven. Data is received by the encoder 54 from the SBMCP 48 and convolutionally coded by the software of the control processor. Next, the encoded information is interleaved to randomize potential burst errors and allow the convolutionally coded signal to function in an uncorrelated error environment.
  • the randomization process is software driven using a look-up table where the index of the table corresponds to the current position of a code and the contents of the index position in the table contains the permuted position of the code in a buffer.
  • the modulator 50 design is similar to the demodulator 42 and is flexible with respect to the type of modulation and signal rates it is capable of generating.
  • the modulator 50 utilizes a TMS320C51 digital signal processor, directional digital synthesis (DDS) device and controlling software to accomplish varying types of phase shift key, amplitude modulation, frequency modulation and frequency shift key modulations.
  • the TMS320C51 digital signal processor also operates to convolutionally encode and interleave the transmitted signal prior to modulation. Once modulated and encoded the signal is converted to analog by a digital to analog (D/A) converter and amplified for transmission to the SBRE 4.
  • D/A digital to analog
  • the modulator control processor modulates the signal by generating the digital modulation phase and frequency data necessary for modulation and integrates these words with the transmission signal.
  • the modulator control processor calculates the desired modulating phase signal data input to the DDS device based on the desired output received from the SBMCP 48 and provides the data along with the frequency control data to the DDS necessary to achieve this output.
  • the processor provides the DDS device phase control data. After modulation, the signal is amplified to a 70 MHz IF frequency for transmission to the SBRE.
  • a frequency generator 56 generates frequency signals for the proper down conversion and up conversion of signals within the SBM 6.
  • the frequency generator 56 interacts with most components of the SBM 6 to carry out this function.
  • the single board processor multiplexer (SBPM) 8 provides system level control. Most of the functions of the SBPM 8 are associated with managing the front panel interfaces and communicating configuration and mode information to the SBM 6 and SBRE 4.
  • the SBPM 8 controls all switch group functions and network functions of the system.
  • the SBPM 8 application software provides overall control of the unit and accepts operator commands through a front keyboard panel of the MMPC (120 of FIG. 5) or a remote workstation. Status and control prompts are presented to the operator using menus on a display panel.
  • the SBPM software also controls most of the external digital interfaces used for user communications. In addition to its system initialization responsibilities, the SBPM 8 controls the assignment of operating modes, channel frequencies, and data rates to the SBM 6 and SBRE 4.
  • the functional operation and status of all components of the communications system are monitored through periodic message exchanges between the SBPM 8 and other processors of the system. This includes initiating and reporting unit level self-test activities based on external commands. Thus, failure of system units are detected by the SBPM 8 and other units of the system are notified and reconfigured by the SBPM 8 to compensate for the failed unit.
  • the SBPM 8 consists of a VME bus interface 104, capable of both master and slave operations that interfaces the SBPM 8 to the standard bus line.
  • a control processor 102 provides message handling and also functions as a general purpose control processor.
  • the control processor 102 is comprised of an off-the-shelf MC68030 processor.
  • An ethernet interface 103 provides for control/status interactions between a remote work station (11 in FIG. 1) and the control processor 102.
  • the operating memory for the control processor 102 consists of a dynamic random access memory (DRAM) 106.
  • An electronically erasable programmable read-only memory (EEPROM) 108 connects to the control processor 102 and stores operating system, application code and configuration parameters.
  • the programmable read only memory (PROM) 110 stores SBPM control software.
  • the SBPM 8 further includes seven dual port serial interfaces 112 to support multiple external interfaces for the communication system.
  • the interfaces 112 operate from 2 to 14 input/output channels for sending and receiving data.
  • An optional control processor 114 is included in the SBPM 8 when required to handle the processing of the dual port serial interfaces 112.
  • the optional control processor 114 interfaces with EEPROM 116, PROM 117 and DRAM 118 each performing the same functions as corresponding elements discussed with respect to the control processor 102. This reduces the processing load on the control processor 102.
  • System clocks 115 connect to the control processors 102 and 114 and the serial interfaces 112 allowing synchronous control of data and address transmissions over the dual port serial interfaces.
  • the clocks 115 also assist in local timing functions for the SBPM 8.
  • a dual port memory 119 provides the means for efficient transfer of data between control processors 102 and 114.
  • the MMPC 120 provides slots to enclose board level units.
  • the MMPC 120 also facilitates standard bus line connections to the boards using VME bus, FutureBus, or some other bus architecture back planes.
  • the interior of the MMPC is broken into four separate compartments 122. Each of these compartments 122 have separate back planes and are physically and electronically isolated. This isolation provides the ability to include functions at various security levels (e.g., top secret, secret, top secret sensitive compartmental information, unclassified) within the same chassis. This allows another level of integration of multiple functions into a single box as opposed to current multiple box configurations.
  • An additional flexibility is provided to the MMCP 120 by permitting the compartments to be combined by jumpering the back plane (standard bus lines) in one compartment 122 to the back plane of the adjacent compartment 122. Therefore, the system is configurable to support different security levels of varying board slot capacity from one application to the next.
  • the MMPC 120 provides three separate removable panels 124 on the front of the chassis. This enables the MMPC 120 to be configured for each application by changing the front panels 124 without requiring a new custom designed box or chassis having a new front panel. Replacing only the front panels 124 of the basic chassis from one application to the next provides an economic advantage by standardizing the basic chassis and only configuring the low cost panels 124 to support the necessary controls, switches, indicators, displays, connectors, etc. dictated by the particular application.
  • the same configurable panel implementation is used on the rear panels 126 of the MMPC 120.
  • Removable panels 126 are provided and are configured as required for a particular application.
  • the back panels 126 provide an economic advantage over current boxes or chassis that require the overall chassis to be modified for each application. Varying applications and their associated connector configurations can be accommodated by using applicable specific panels 126 that can be attached to the back of the MMPC 120.

Landscapes

  • Engineering & Computer Science (AREA)
  • Theoretical Computer Science (AREA)
  • Physics & Mathematics (AREA)
  • General Engineering & Computer Science (AREA)
  • General Physics & Mathematics (AREA)
  • Communication Control (AREA)

Abstract

A communications system programmable to operate at a selected one of multiple frequency ranges and any one of a plurality of modulations schemes and data rights including an open architectural bus line for linking a plurality of board level units. A single board receiver exciter operates to receive and transmit signals at a plurality of frequencies and contains means for interfacing the single board receiver exciter with the open architectural bus line. A single board modulator demodulator allows for modulation/demodulation and for encoding/decoding of signals. The single board modulator demodulator also includes means for interfacing with the open architecture bus lines so that instruction and programming commands may be received. A single board processor multiplexer controls operations of the single board receiver exciter and the single board processor multiplexer over the communications link created by the open architecture bus line. The communication system further comprises a multimedia processor chassis for physically enclosing the single board receiver exciter, the single board modulator/demodulator, the single board processor multiplexer, and the open architecture bus line.

Description

RELATED APPLICATION
This is a division of application Ser. No. 08/409,922 filed on Mar. 23, 1995, which is a continuation of pending application Ser. No. 08/084,622 filed Jul. 1, 1993, which is a continuation-in-part of application Ser. No. 07/959,258 filed Oct. 9, 1992, now U.S. Pat. No. 5,384,805, granted on Jan. 24, 1995.
TECHNICAL FIELD
This invention relates to communication systems, and more particularly to the application of communication systems to an open architecture bus configuration.
BACKGROUND OF THE INVENTION
Most present communication systems are based upon box level designs. Current receiver/exciter, demodulation, modulation and baseband communication systems consist of several box units contained within a rack structure taking up a great deal of space. Typically, each box unit performs only a single designated function.
Box level designs are undesirable because each box unit may not be reconfigured to perform additional functions. Thus, in order to upgrade the capabilities of the communications system, one or more box unit must be added to the existing hardware. Present approaches also require that additional upgrades to these systems be customized, thus, creating a new box unit to be added to the existing hardware. Existing box units perform a limited number of functions and may not be easily reconfigured to perform additional or different functions. The addition of functions to a system requires new or additional box units to upgrade the system. The new boxes require the use of additional rack space which may not be available in the rack structure.
A box unit based system also creates extensive cabling problems. Whenever a new box is added to the communications system, new cabling must be added for the box. If several new boxes are added, the problems and expense involved with running additional cable to the boxes may include moving existing box structures to make room for the cabling pathway, individually cabling each box into the system and overcoming problems associated with the differing box interfaces. The fact that each box is individually cabled into the system also prevents extensive system remodification from being easily carried out because of the time and investment required for recabling and rack modification.
Present communication systems also constrain the operation of existing box units to a limited number of functions. If a box unit should become disabled while in operation and spare units are not available, the system cannot be easily reconfigured to accommodate the failed unit. The lack of flexibility in present communication systems also causes extensive down time while reconfiguration of the communication system takes place.
Thus, a need has arisen for a communications system offering flexible operating parameters, having the ability to be easily reconfigured for varying applications, and having fewer physical reconfiguration, cabling and spacing problems than are associated with presently existing communication systems.
SUMMARY OF THE INVENTION
The present invention overcomes the foregoing and other problems by using an open architecture based communication system implementation. The invention consists of a single board receiver exciter (SBRE), a single board modulator/demodulator (SBM), and a system control processor known as a single board processor multiplexer (SBPM). Each of these elements is capable of plugging into a standard bus architecture such as a VME bus or FutureBus contained within a multi-media processing chassis (MMPC). Instead of requiring an entire box unit for each of the above-mentioned elements, the elements are implemented on single 6U or 9U (160 mm or 220 mm) cards. Thus, the space requirements for a communication system utilizing the above assemblies is drastically reduced over currently available box-level solutions.
The configuration of the SBRE and SBM boards allows for the flexible and adaptable operation of the communication-system. The boards may operate at a variety of frequency levels such as HF, UHF, SHF, EHF, VHF, etc. Also, the boards are programmable to operate at a variety of modulation schemes, bit rates and data formats according to operation selection. Thus, a board need not be changed or replaced to reconfigure the communications system. The flexibility and adaptability of the present system is achieved by implementing many functions of a receiver/exciter and modulation/demodulation normally implemented by hardware elements using software elements. Programming and control commands for implementing and changing between the plurality of functions (frequencies and modulations) are sent to the board units from the SBPM over the standard bus architecture provided by the MMPC.
The SBRE consists on the receiver side of a preselector, converter, synthesizer, and demodulation intermediate frequency (IF) interface. On the transmitter side are the exciter/amplifier, converter, synthesizer and modulation IF interface. A controller processor connected to the transmitter and receiver sides allows for control of the board components over the standard bus interface. The modulation/demodulation and decoder/encoders of the SBM are also implemented in software allowing for change of the type of modulation and the bit rates of the SBM in response to commands received over the standard bus interface.
A single board processor multiplexer SBPM operates as a multifunctional communications device and system controller. The SBPM is a programmable device capable of operating in a multiplexing mode, a controller mode, and an intelligent input/output interface mode. The SBPM may be programmed via instruction from the bus line over a standard bus interface.
The elements are physically based within the multi-media processor chassis (MMPC) that provides the necessary standard bus lines for interaction between elements. The MMPC is reconfigurable to handle various information security levels and varying quantities of elements and units. The MMPC has adaptable front panel controls/indicators and application configurable rear panel connectors.
Reprogramming of the system software is achieved by means of a keyboard and display panel locally attached to the bus architecture provided by the MMPC or over a remote work station connected by a network to the SBPM. The SBPM is responsible for controlling the command data flow along the standard bus between the SBM and the SBRE and for monitoring the status of the boards during operation of the system and for facilitating operational control of the keyboard and display panel.
BRIEF DESCRIPTION OF THE DRAWINGS
For a more complete understanding of the present invention and the advantages thereof, reference is now made to the following detailed description taken in conjunction with the accompanying drawings in which:
FIG. 1 is a block diagram illustrating the system architecture of the present invention;
FIG. 2 is a block diagram illustrating the structure of the single board receiver exciter (SBRE) of the present invention;
FIG. 3 is a block diagram illustrating the structure of the single board modulator (SBM) of the present invention;
FIG. 4 is a block diagram illustrating the structure of the single board processor multiplexer (SBPM) of the present invention;
FIG. 5 is an illustration of the inner chassis of the multi-media processor chassis (MMPC);
FIG. 6 illustrates the removable and reconfigurable chassis front panels of the outer chassis of the multi-media processor chassis (MMPC);
FIG. 7 illustrates the removable and reconfigurable chassis back connecter panels of the outer chassis of the multi-media processor chassis (MMPC);
FIG. 8 is a block diagram illustrating the preselector of the single board receiver exciter;
FIG. 9 is a block diagram illustrating the receiver and transmitter synthesizers of the single board receiver exciter;
FIG. 10 is a block diagram illustrating the exciter amplifier of the single board receiver exciter;
FIG. 11 is a block diagram illustrating the IF portion of the single board modulator;
FIG. 12 is a block diagram illustrating the noise blanker portion of the single board modulator; and
FIG. 13 is a block diagram illustrating the modulator of the single board modulator.
DETAILED DESCRIPTION OF THE INVENTION
Referring now to FIG. 1, there is shown an illustration of the open architecture system of the present invention. The system operates off a standard bus line architecture such as a VME or FutureBus. Connected to the bus 2 are a single board receiver/exciter (SBRE) 4, a single board modulator/demodulator (SBM) 6, and a single board (SBPM) processor multiplexer 8. Each unit is implemented on a single 6U or 9U card. The system provides expansion flexibility because additional SBRE 4 and SBM 6 boards may be added to increase the capabilities of the system or the boards may be software configured or reprogrammed to perform other functions as will be described in more detail herein. Communications between the SBRE 4 and SBM 6 occur over two IF transmission lines 3 and 5.
The SBRE 4 is the conversion center of the system. This board provides full duplex communication capabilities and covers a variety of frequencies depending on how the SBRE 4 is programmed by the system operator during system initialization. The SBM 6 is a multi-purpose, multi-media modem. The majority of the modulation and encoding functionality of the SBM is processed using a software based design. This allows for a high degree of flexibility for the SBM 6 in the modulation type and signal rate utilized by the system.
The single board processor multiplexer (SBPM) 8 is responsible for the downloading of instructions to the SBRE 4 and the SBM 6 during system initialization and for controlling the boards during system operation. The instructions loaded into the SBRE 4 and the SBM 6 control how the system will operate. The instructions may be passed by the system operator to the SBPM 8 from a front panel display and keyboard 10 locally interfaced to the SBPM or over a network connection from a remote work station 11.
Referring now to FIG. 2, there is shown a block diagram of the SBRE 4 of the present invention. The signal to the receiver side of the SBRE 4 is input from an external antenna/low noise amplifier (LNA) 14. From the antenna/LNA 14, the signal passes to a receive-side preselector 16. In the receive-side preselector 16 (as shown in FIGS. 2 and 8), the signal is amplified and passed through a bank of band-pass filters to remove unwanted frequencies, noise and distortion. The receive-side preselector 16 consists of an input amplifier stage, an input filter switch, a bank of band-pass filters, an output switch, and an output amplifier and mixer. The input amplifier is a switchable low-noise amplifier having approximately 16 dB of gain and a noise figure of 2 dB. The input filter switch is a pin diode using GaAs technology to achieve a low loss and high dynamic range. The filter bank is a series of separate 8 pole, lumped element filters. Each filter has a bandwidth of 35 MHz and the filters are centered on 35 MHz incremental spacing starting at 242 MHz. The output switch is identical to the input switch. The tuning of the preselector is completed by the selection of the proper preselector filter in response to a signal from a single board receiver exciter control processor (SBRECP) 17.
After the amplification and filtering of the signal by the receive-side preselector 16, the signal passes to a receiver converter 18. At the receiver converter 18, the signal is mixed with an oscillator signal from a receiver synthesizer 20 (as shown in FIGS. 2 and 9) to convert the receive signal to a 70 MHz intermediate frequency (IF) signal for transmission to the SBM 6. The receiver converter 18 is a high dynamic range and high isolation double balanced mixer. The output of the mixer is filtered and transmitted to the SBM 6 via line 5 by means of an IF interface 22.
On the transmitter side of the SBRE 4, a signal is received from the SBM 6 over a 70 MHZ intermediate frequency (IF) modulator interface 24. The signal received on line 3 is mixed with an oscillator signal generated by a transmitter synthesizer 25 in a transmitter converter 26 to translate the 70 MHz IF modulated signal from the SBM to the desired output frequency range. The construction of the transmitter converter 26 is the same as that of the receiver converter 18.
The signal then passes to an exciter amplifier 28 (as shown in FIGS. 2 and 10) where a bank filter scheme similar to the filters of the receive-side preselector 16 removes spurious mixing products and harmonics from the signal and amplifies the signal for transmission. The exciter amplifier 28 is essentially the same circuitry used in the receive-side preselector 16 except that a monolithic amplifier chain follows the output filter switch to amplify the signal for transmission.
The receiver and transmitter synthesizers (20 and 25) used in the SBRE 4 generate the oscillator signals sent to the transmitter and receiver converters 26 and 18. The receiver synthesizer 20 converts the received signal into a 70 MHz IF signal or according to operator frequency selection. The transmitter synthesizer converts IF signals received over line 5 into variable transmission frequencies as selected by the system operator. The synthesizers are controlled (frequency and bandwidth) by the SBRECP 17. The SBRE synthesizers as shown in FIG. 9 have a multi-looped phase locked indirect synthesizer configuration with three dependent loops enabling rapid tuning while providing very low phase noise and spurious outputs. The synthesizer output covers a range of 225-399.995 MHz in 5 KHz increments.
The main purpose of the SBRECP software is to process commands received over the bus interface 19 to control the operating modes and frequencies of the SBRE 4. The SBRECP 17 receives commands from the SBPM 8 to establish the transmit and receive frequencies of the system by affecting the operation of the synthesizer 20 and 25, the power amplifier settings and the antenna switch selections to be used by the synthesizer. The SBRECP 17 controls the filter selection within the receive-side preselector 16 and exciter/amplifier 28 to achieve the desired filtering characteristics. Also, the SBRECP 17 tunes the receiver and transmitter synthesizers (20 and 25) to generate oscillator frequencies necessary to achieve the output frequencies designated by the SBPM 8. The software within the SBRECP 17 controls the processing commands received over the standard bus interface to control the filters used by the SBRE 4 and the frequencies the synthesizers are tuned to. In addition, the SBRECP 17 will receive commands requesting the status of the SBRE 4 to which the software must respond.
Referring now to FIG. 3, there is shown a block diagram of the SBM 6 of the present invention. The SBM 6 is responsible for modulation/demodulation and encoding/decoding of data transmitted and received over the system. Many elements of the SBM 6 are software driven to support flexibility of modulation and processing rates.
Receive signals are input to the SBM 6 via line 5 at an IF and noise blanker 40. The IF and noise blanker 40 converts the 70 MHz IF signal from the SBRE 4 to a 240 KHz IF signal. The IF and noise blanker 40 also amplifies the IF signal while blanking out interfering pulses and filtering undesired noise from the signal. After amplification and conversion to a 240 KHz IF signal, the signal is passed to a digital demodulator 42 and a linear demodulator 44 implemented using a TMS320C30 digital signal processor.
The IF portion, shown in FIG. 11, of the IF and noise blanker 40 incorporates a series of monolithic amplifiers which do not require tuning. The filter structure employed is a combination of SAW and crystal filters. The SAW filters have Gaussian pass-band characteristics and approximately 200 KHz pass band. The crystal filter establishes a narrow noise bandwidth for the follow-on demodulator process. The narrow bandwidth is required to prevent spectral noise components from lowering the effective processing signal to noise ratio within the demodulator processing bandwidth. The noise blanker portion shown in FIG. 12 uses a combination of SAW filters and delay lines to eliminate both high-level CW and pulse interferers or interference.
The digital demodulator 42 is implemented by means of a TMS320C30 digital signal processor. A majority of the digital demodulator 42 functions are implemented in software allowing flexibility in the type of demodulation applied to the incoming signal. The software may be changed by the system operator to allow different types of modulating schemes to be carried out such as differential and non-differential binary phase shift key, differential quadrature phase shift key, amplitude modulation, frequency modulation, frequency shift key, etc. The software implementation also allows the use of programmable processing rates to meet different system requirements.
The demodulator accepts digital data from an analog to digital (A/D) converter and passes it through a digital formulation of a Costas suppressed carrier tracking loop in an in-phase/mid-phase bit synchronizer for demodulation. After demodulation, the signal is sent to a decoder 46 where decoding and deinterleaving of the signal is carried out. The decoder 46 is implemented with a TMS320C51 digital signal processor. The software in the processor of the decoder 46 uses a straight-forward implementation of the Viterbi convolutional decoding algorithm to decode and deinterleave the signal after demodulation.
Once demodulated and decoded, the signal is sent to a SBM control processor (SBMCP) 48. The demodulated and decoded signal is now under control of the software residing in the SBMCP 48. The digital signal processing associated with modulation, demodulation and convolutional coding of signals is under the direct control of the SBMCP control software. The SBMCP 48 is responsible for higher levels of signal timing. The SBMCP 48 tracks master timing and notifies a processor of a modulator 50 and demodulator 42 of upcoming events. The SBMCP 48 is also responsible for controlling communications between the SBM 6 and the standard bus line. The SBMCP 48 provides signal timing by means of a signal timing and counter circuitry 52. This circuitry 52 properly times the modulation and encoding processes of the SBMCP 48.
The SBMCP 48 receives instructions over the standard bus interface for implementing the proper modulation/demodulation scheme. Once the instructions are received, the proper commands are forwarded through a dual-port RAM interface to the modulator 50 and demodulator 42.
A convolution encoder 54 receives signals from the SBMCP 48 to be transmitted to the SBRE 4. The convolutional encoder 54 encodes and interleaves the data signal before modulation. The encoder 54 is implemented as a part of the same TMS320C51 digital signal processor as the modulator 50 and is substantially software driven. Data is received by the encoder 54 from the SBMCP 48 and convolutionally coded by the software of the control processor. Next, the encoded information is interleaved to randomize potential burst errors and allow the convolutionally coded signal to function in an uncorrelated error environment. The randomization process is software driven using a look-up table where the index of the table corresponds to the current position of a code and the contents of the index position in the table contains the permuted position of the code in a buffer.
Referring now to FIGS. 3 and 13, the modulator 50 design is similar to the demodulator 42 and is flexible with respect to the type of modulation and signal rates it is capable of generating. The modulator 50 utilizes a TMS320C51 digital signal processor, directional digital synthesis (DDS) device and controlling software to accomplish varying types of phase shift key, amplitude modulation, frequency modulation and frequency shift key modulations. The TMS320C51 digital signal processor also operates to convolutionally encode and interleave the transmitted signal prior to modulation. Once modulated and encoded the signal is converted to analog by a digital to analog (D/A) converter and amplified for transmission to the SBRE 4.
The modulator control processor modulates the signal by generating the digital modulation phase and frequency data necessary for modulation and integrates these words with the transmission signal. The modulator control processor calculates the desired modulating phase signal data input to the DDS device based on the desired output received from the SBMCP 48 and provides the data along with the frequency control data to the DDS necessary to achieve this output. To generate phase modulated signals, the processor provides the DDS device phase control data. After modulation, the signal is amplified to a 70 MHz IF frequency for transmission to the SBRE.
A frequency generator 56 generates frequency signals for the proper down conversion and up conversion of signals within the SBM 6. The frequency generator 56 interacts with most components of the SBM 6 to carry out this function.
Referring now to FIGS. 1 and 4, the single board processor multiplexer (SBPM) 8 provides system level control. Most of the functions of the SBPM 8 are associated with managing the front panel interfaces and communicating configuration and mode information to the SBM 6 and SBRE 4. The SBPM 8 controls all switch group functions and network functions of the system. The SBPM 8 application software provides overall control of the unit and accepts operator commands through a front keyboard panel of the MMPC (120 of FIG. 5) or a remote workstation. Status and control prompts are presented to the operator using menus on a display panel. The SBPM software also controls most of the external digital interfaces used for user communications. In addition to its system initialization responsibilities, the SBPM 8 controls the assignment of operating modes, channel frequencies, and data rates to the SBM 6 and SBRE 4. The functional operation and status of all components of the communications system are monitored through periodic message exchanges between the SBPM 8 and other processors of the system. This includes initiating and reporting unit level self-test activities based on external commands. Thus, failure of system units are detected by the SBPM 8 and other units of the system are notified and reconfigured by the SBPM 8 to compensate for the failed unit.
Referring now to FIG. 4, there is shown a block diagram of the single board processor multiplexer (SBPM) 8. The SBPM 8 consists of a VME bus interface 104, capable of both master and slave operations that interfaces the SBPM 8 to the standard bus line. A control processor 102 provides message handling and also functions as a general purpose control processor. The control processor 102 is comprised of an off-the-shelf MC68030 processor. An ethernet interface 103 provides for control/status interactions between a remote work station (11 in FIG. 1) and the control processor 102. The operating memory for the control processor 102 consists of a dynamic random access memory (DRAM) 106. An electronically erasable programmable read-only memory (EEPROM) 108 connects to the control processor 102 and stores operating system, application code and configuration parameters. The programmable read only memory (PROM) 110 stores SBPM control software.
The SBPM 8 further includes seven dual port serial interfaces 112 to support multiple external interfaces for the communication system. The interfaces 112 operate from 2 to 14 input/output channels for sending and receiving data. An optional control processor 114 is included in the SBPM 8 when required to handle the processing of the dual port serial interfaces 112. The optional control processor 114 interfaces with EEPROM 116, PROM 117 and DRAM 118 each performing the same functions as corresponding elements discussed with respect to the control processor 102. This reduces the processing load on the control processor 102.
System clocks 115 connect to the control processors 102 and 114 and the serial interfaces 112 allowing synchronous control of data and address transmissions over the dual port serial interfaces. The clocks 115 also assist in local timing functions for the SBPM 8. A dual port memory 119 provides the means for efficient transfer of data between control processors 102 and 114.
Referring now to FIG. 5, there is illustrated the multi-media processing chassis (MMPC) 120 of the present invention. The MMPC 120 provides slots to enclose board level units. The MMPC 120 also facilitates standard bus line connections to the boards using VME bus, FutureBus, or some other bus architecture back planes. The interior of the MMPC is broken into four separate compartments 122. Each of these compartments 122 have separate back planes and are physically and electronically isolated. This isolation provides the ability to include functions at various security levels (e.g., top secret, secret, top secret sensitive compartmental information, unclassified) within the same chassis. This allows another level of integration of multiple functions into a single box as opposed to current multiple box configurations. An additional flexibility is provided to the MMCP 120 by permitting the compartments to be combined by jumpering the back plane (standard bus lines) in one compartment 122 to the back plane of the adjacent compartment 122. Therefore, the system is configurable to support different security levels of varying board slot capacity from one application to the next.
Referring now to FIG. 6, there is illustrated the front panels 124 of the MMPC 120. The MMPC 120 provides three separate removable panels 124 on the front of the chassis. This enables the MMPC 120 to be configured for each application by changing the front panels 124 without requiring a new custom designed box or chassis having a new front panel. Replacing only the front panels 124 of the basic chassis from one application to the next provides an economic advantage by standardizing the basic chassis and only configuring the low cost panels 124 to support the necessary controls, switches, indicators, displays, connectors, etc. dictated by the particular application.
Likewise, referring to FIG. 7, the same configurable panel implementation is used on the rear panels 126 of the MMPC 120. Removable panels 126 are provided and are configured as required for a particular application. As with the front panel configuration, the back panels 126 provide an economic advantage over current boxes or chassis that require the overall chassis to be modified for each application. Varying applications and their associated connector configurations can be accommodated by using applicable specific panels 126 that can be attached to the back of the MMPC 120.
Although a preferred embodiment of the invention has been illustrated in the accompanying drawings and described in the foregoing Detailed Description, it will be understood that the invention is not limited to the embodiment disclosed, but is capable of numerous rearrangements and modifications of parts and elements without departing from the spirit of the invention.

Claims (4)

We claim:
1. A single board processor multiplexer for controlling data flow over an open architecture bus line, comprising:
a bus line interface for establishing communication with the open architecture bus line;
a plurality of dual port serial interface means for multi-channel input/output data communication;
first processing means connected to said bus line interface and said plurality of interface means for controlling operation of the plurality of serial interface means for multi-channel input/output data communication in response to commands received over the open architecture bus line by means of the bus line interface, said first processing means including an operating memory, means for storing an operating system, application code and configuration parameters, and means for storing control software; and
means for providing control/status interactions between a remote station and said first processing means.
2. The single board processor multiplexer of claim 1, further including means for synchronous control of data and address transmissions over the plurality of dual port serial interface means.
3. The single board processor multiplexer of claim 1 further including, second processing means connected to said first processing means and to said plurality of interface means to support the operation of said first processing means.
4. The single board processor multiplexer of claim 3, further including means for storing data for transfer between said first processing means and said second processing means.
US08/546,644 1992-10-09 1995-10-23 Communications system using open architecture bus lines Expired - Lifetime US5640333A (en)

Priority Applications (1)

Application Number Priority Date Filing Date Title
US08/546,644 US5640333A (en) 1992-10-09 1995-10-23 Communications system using open architecture bus lines

Applications Claiming Priority (4)

Application Number Priority Date Filing Date Title
US07/959,258 US5384805A (en) 1992-10-09 1992-10-09 RF communication systems in open architecture bus lines
US08/084,622 US5504777A (en) 1992-10-09 1993-07-01 Communications system using open architecture bus lines
US08/409,922 US5712872A (en) 1992-10-09 1995-03-23 Communications system using open architecture bus lines
US08/546,644 US5640333A (en) 1992-10-09 1995-10-23 Communications system using open architecture bus lines

Related Parent Applications (1)

Application Number Title Priority Date Filing Date
US08/409,922 Division US5712872A (en) 1992-10-09 1995-03-23 Communications system using open architecture bus lines

Publications (1)

Publication Number Publication Date
US5640333A true US5640333A (en) 1997-06-17

Family

ID=26771207

Family Applications (4)

Application Number Title Priority Date Filing Date
US08/084,622 Expired - Lifetime US5504777A (en) 1992-10-09 1993-07-01 Communications system using open architecture bus lines
US08/409,922 Expired - Lifetime US5712872A (en) 1992-10-09 1995-03-23 Communications system using open architecture bus lines
US08/546,644 Expired - Lifetime US5640333A (en) 1992-10-09 1995-10-23 Communications system using open architecture bus lines
US08/547,121 Expired - Lifetime US5689527A (en) 1992-10-09 1995-10-23 Communications system using open architecture bus lines

Family Applications Before (2)

Application Number Title Priority Date Filing Date
US08/084,622 Expired - Lifetime US5504777A (en) 1992-10-09 1993-07-01 Communications system using open architecture bus lines
US08/409,922 Expired - Lifetime US5712872A (en) 1992-10-09 1995-03-23 Communications system using open architecture bus lines

Family Applications After (1)

Application Number Title Priority Date Filing Date
US08/547,121 Expired - Lifetime US5689527A (en) 1992-10-09 1995-10-23 Communications system using open architecture bus lines

Country Status (1)

Country Link
US (4) US5504777A (en)

Cited By (4)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5926232A (en) * 1995-10-26 1999-07-20 Robert Bosch Gmbh Method for optimizing the transmission of signals
US6567474B1 (en) 1999-03-02 2003-05-20 Phonex Corporation Digital wireless phone/modem jack capable of communications over the power lines using differential binary phase shift keying (DBPSK)
CN1316387C (en) * 2002-02-20 2007-05-16 贵州以太科技信息产业有限责任公司 Serial interface bus communication controller
US10901928B2 (en) 2018-02-15 2021-01-26 United States Of America As Represented By The Secretary Of The Air Force Data access control in an open system architecture

Families Citing this family (8)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5504777A (en) * 1992-10-09 1996-04-02 E-Systems, Inc. Communications system using open architecture bus lines
US6113260A (en) 1995-08-16 2000-09-05 Raytheon Company Configurable interface module
US6141376A (en) * 1997-04-01 2000-10-31 Lsi Logic Corporation Single chip communication device that implements multiple simultaneous communication channels
US6128335A (en) * 1997-06-30 2000-10-03 Integrated Telecom Express Software rate adaptable modem with forward compatible and expandable functionality and method of operation
US6353640B1 (en) * 1997-11-03 2002-03-05 Harris Corporation Reconfigurable radio frequency communication system
US6879640B1 (en) * 1999-10-20 2005-04-12 Broadcom Corporation Method, apparatus and system for high-speed transmission on fiber optic channel
CA2301440A1 (en) * 2000-03-20 2001-09-20 Amal Khailtash Method and system for configuring an air interface in a modem
US8310949B2 (en) 2009-07-08 2012-11-13 Broadcom Corporation System and method for enhanced physical layer device autonegotiation

Citations (8)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5191581A (en) * 1990-12-07 1993-03-02 Digital Equipment Corporation Method and apparatus for providing high performance interconnection between interface circuits coupled to information buses
US5307463A (en) * 1990-03-08 1994-04-26 Allen-Bradley Company, Inc. Programmable controller communication module
US5369748A (en) * 1991-08-23 1994-11-29 Nexgen Microsystems Bus arbitration in a dual-bus architecture where one bus has relatively high latency
US5371736A (en) * 1992-12-21 1994-12-06 Abb Power T&D Company, Inc. Universal protocol programmable communications interface
US5384805A (en) * 1992-10-09 1995-01-24 E-Systems, Inc. RF communication systems in open architecture bus lines
US5444643A (en) * 1992-09-08 1995-08-22 Mercedes-Benz Ag Method for programming a bus-compatible electronic motor vehicle controller
US5475818A (en) * 1992-03-18 1995-12-12 Aeg Transportation Systems, Inc. Communications controller central processing unit board
US5504777A (en) * 1992-10-09 1996-04-02 E-Systems, Inc. Communications system using open architecture bus lines

Family Cites Families (10)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4578796A (en) * 1983-11-03 1986-03-25 Bell Telephone Laboratories, Incorporated Programmable multiple type data set
US5040189A (en) * 1987-01-12 1991-08-13 Motorola, Inc. Multiple frequency radio system employing pulse repeaters
US5195092A (en) * 1987-08-04 1993-03-16 Telaction Corporation Interactive multimedia presentation & communication system
US4993046A (en) * 1988-06-24 1991-02-12 Nippon Telegraph And Telephone Corporation Coded modulation communication system
FR2669480B1 (en) * 1990-11-15 1994-04-08 Alcatel Radiotelephone SIGNAL PROCESSING CIRCUIT FOR THE EUROPEAN DIGITAL CELLULAR RADIOTELEPHONE SYSTEM.
US5122691A (en) * 1990-11-21 1992-06-16 Balu Balakrishnan Integrated backplane interconnection architecture
US5202963A (en) * 1990-12-18 1993-04-13 Bull Hn Information Systems Inc. Method and apparatus for adapting a remote communications controller to a variety of types of communications modems
US5210530A (en) * 1991-01-04 1993-05-11 Codex Corporation Network management interface with internal dsd
US5214637A (en) * 1991-04-15 1993-05-25 Codex Corporation High speed two wire modem
US5361296A (en) * 1991-11-25 1994-11-01 Zoom Telephonics, Inc. Modem with ring detection/modem processing capability

Patent Citations (8)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5307463A (en) * 1990-03-08 1994-04-26 Allen-Bradley Company, Inc. Programmable controller communication module
US5191581A (en) * 1990-12-07 1993-03-02 Digital Equipment Corporation Method and apparatus for providing high performance interconnection between interface circuits coupled to information buses
US5369748A (en) * 1991-08-23 1994-11-29 Nexgen Microsystems Bus arbitration in a dual-bus architecture where one bus has relatively high latency
US5475818A (en) * 1992-03-18 1995-12-12 Aeg Transportation Systems, Inc. Communications controller central processing unit board
US5444643A (en) * 1992-09-08 1995-08-22 Mercedes-Benz Ag Method for programming a bus-compatible electronic motor vehicle controller
US5384805A (en) * 1992-10-09 1995-01-24 E-Systems, Inc. RF communication systems in open architecture bus lines
US5504777A (en) * 1992-10-09 1996-04-02 E-Systems, Inc. Communications system using open architecture bus lines
US5371736A (en) * 1992-12-21 1994-12-06 Abb Power T&D Company, Inc. Universal protocol programmable communications interface

Cited By (4)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5926232A (en) * 1995-10-26 1999-07-20 Robert Bosch Gmbh Method for optimizing the transmission of signals
US6567474B1 (en) 1999-03-02 2003-05-20 Phonex Corporation Digital wireless phone/modem jack capable of communications over the power lines using differential binary phase shift keying (DBPSK)
CN1316387C (en) * 2002-02-20 2007-05-16 贵州以太科技信息产业有限责任公司 Serial interface bus communication controller
US10901928B2 (en) 2018-02-15 2021-01-26 United States Of America As Represented By The Secretary Of The Air Force Data access control in an open system architecture

Also Published As

Publication number Publication date
US5504777A (en) 1996-04-02
US5689527A (en) 1997-11-18
US5712872A (en) 1998-01-27

Similar Documents

Publication Publication Date Title
EP0847628B1 (en) Common transmit module for a programmable digital radio
US5640333A (en) Communications system using open architecture bus lines
US6009130A (en) Multiple access digital transmitter and receiver
KR100199316B1 (en) Multi channel digital transceiver and method thereof
US6125266A (en) Dual band architectures for mobile stations having transmitter linearization feedback
US5511236A (en) Half duplex RF transceiver
US6091939A (en) Mobile radio transmitter with normal and talk-around frequency bands
EP0979557B1 (en) Configurable single-chip transceiver integrated circuit architecture
US5894592A (en) Wideband frequency synthesizer for direct conversion transceiver
US5438590A (en) Transmitting and receiving apparatus and method including punctured convolutional encoding and decoding
US7424560B2 (en) Universal serial bus hub with wireless communication to remote peripheral devices
US6075996A (en) Intermediate frequency selecting device for use in dual band cellular telephone and method thereof
EP0762661A2 (en) Channelized multi-carrier signal processor
US5926514A (en) Apparatus for clock shifting in an integrated transceiver
CA2206311C (en) Multiple access digital transmitter/receiver and method
WO2009063447A2 (en) Multi-mode baseband-if converter
EP1224743B1 (en) Switched sideband frequency low-if transmitter
US5752169A (en) Integrated circuit and transmitter/receiver
CA2220911C (en) Code division switching scheme
US5384805A (en) RF communication systems in open architecture bus lines
US6643499B1 (en) Apparatus and method for controlling a phase-locked loop circuit
US7058037B1 (en) Radio frequency transmitting device of mobile radio communication base station system in code division multiple access system
WO2001011476A1 (en) Universal serial bus hub with wireless communication to remote peripheral devices
US5590413A (en) Radio transceiver having shared modulation and demodulation mixer circuits
WO2004006452A1 (en) A control system for controlling an output signal power level of a wireless transmitter

Legal Events

Date Code Title Description
STCF Information on status: patent grant

Free format text: PATENTED CASE

AS Assignment

Owner name: RAYTHEON E-SYSTEMS, INC., A CORP. OF DELAWARE, TEX

Free format text: CHANGE OF NAME;ASSIGNOR:E-SYSTEMS, INC.;REEL/FRAME:009507/0603

Effective date: 19960703

FEPP Fee payment procedure

Free format text: PAYOR NUMBER ASSIGNED (ORIGINAL EVENT CODE: ASPN); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY

AS Assignment

Owner name: RAYTHEON COMPANY, A CORP. OF DELAWARE, MASSACHUSET

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:RAYTHEON E-SYSTEMS, INC., A CORP. OF DELAWARE;REEL/FRAME:009570/0001

Effective date: 19981030

FPAY Fee payment

Year of fee payment: 4

REMI Maintenance fee reminder mailed
FEPP Fee payment procedure

Free format text: PAYER NUMBER DE-ASSIGNED (ORIGINAL EVENT CODE: RMPN); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY

Free format text: PAYOR NUMBER ASSIGNED (ORIGINAL EVENT CODE: ASPN); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY

FPAY Fee payment

Year of fee payment: 8

FPAY Fee payment

Year of fee payment: 12