US5589708A - Radiation hard integrated circuits with implanted silicon in gate oxide layer, field oxide region, and interlevel dielectric layer - Google Patents
Radiation hard integrated circuits with implanted silicon in gate oxide layer, field oxide region, and interlevel dielectric layer Download PDFInfo
- Publication number
- US5589708A US5589708A US08/368,889 US36888995A US5589708A US 5589708 A US5589708 A US 5589708A US 36888995 A US36888995 A US 36888995A US 5589708 A US5589708 A US 5589708A
- Authority
- US
- United States
- Prior art keywords
- radiation
- field oxide
- interlevel dielectric
- dielectric layer
- gate oxide
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Expired - Lifetime
Links
Images
Classifications
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D64/00—Electrodes of devices having potential barriers
- H10D64/01—Manufacture or treatment
- H10D64/013—Manufacture or treatment of electrodes having a conductor capacitively coupled to a semiconductor by an insulator
- H10D64/01302—Manufacture or treatment of electrodes having a conductor capacitively coupled to a semiconductor by an insulator the insulator being formed after the semiconductor body, the semiconductor being silicon
- H10D64/01332—Making the insulator
- H10D64/01336—Making the insulator on single crystalline silicon, e.g. chemical oxidation using a liquid
- H10D64/0134—Making the insulator on single crystalline silicon, e.g. chemical oxidation using a liquid with a treatment, e.g. annealing, after the formation of the insulator and before the formation of the conductor
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D64/00—Electrodes of devices having potential barriers
- H10D64/01—Manufacture or treatment
- H10D64/013—Manufacture or treatment of electrodes having a conductor capacitively coupled to a semiconductor by an insulator
- H10D64/01302—Manufacture or treatment of electrodes having a conductor capacitively coupled to a semiconductor by an insulator the insulator being formed after the semiconductor body, the semiconductor being silicon
- H10D64/01332—Making the insulator
- H10D64/01336—Making the insulator on single crystalline silicon, e.g. chemical oxidation using a liquid
- H10D64/01338—Making the insulator on single crystalline silicon, e.g. chemical oxidation using a liquid with a treatment, e.g. annealing, after the formation of the conductor
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D84/00—Integrated devices formed in or on semiconductor substrates that comprise only semiconducting layers, e.g. on Si wafers or on GaAs-on-Si wafers
- H10D84/01—Manufacture or treatment
- H10D84/0123—Integrating together multiple components covered by H10D12/00 or H10D30/00, e.g. integrating multiple IGBTs
- H10D84/0126—Integrating together multiple components covered by H10D12/00 or H10D30/00, e.g. integrating multiple IGBTs the components including insulated gates, e.g. IGFETs
- H10D84/0144—Manufacturing their gate insulating layers
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D84/00—Integrated devices formed in or on semiconductor substrates that comprise only semiconducting layers, e.g. on Si wafers or on GaAs-on-Si wafers
- H10D84/01—Manufacture or treatment
- H10D84/02—Manufacture or treatment characterised by using material-based technologies
- H10D84/03—Manufacture or treatment characterised by using material-based technologies using Group IV technology, e.g. silicon technology or silicon-carbide [SiC] technology
- H10D84/038—Manufacture or treatment characterised by using material-based technologies using Group IV technology, e.g. silicon technology or silicon-carbide [SiC] technology using silicon technology, e.g. SiGe
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10P—GENERIC PROCESSES OR APPARATUS FOR THE MANUFACTURE OR TREATMENT OF DEVICES COVERED BY CLASS H10
- H10P95/00—Generic processes or apparatus for manufacture or treatments not covered by the other groups of this subclass
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D64/00—Electrodes of devices having potential barriers
- H10D64/60—Electrodes characterised by their materials
- H10D64/66—Electrodes having a conductor capacitively coupled to a semiconductor by an insulator, e.g. MIS electrodes
- H10D64/68—Electrodes having a conductor capacitively coupled to a semiconductor by an insulator, e.g. MIS electrodes characterised by the insulator, e.g. by the gate insulator
-
- Y—GENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
- Y10—TECHNICAL SUBJECTS COVERED BY FORMER USPC
- Y10S—TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
- Y10S257/00—Active solid-state devices, e.g. transistors, solid-state diodes
- Y10S257/906—Dram with capacitor electrodes used for accessing, e.g. bit line is capacitor plate
-
- Y—GENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
- Y10—TECHNICAL SUBJECTS COVERED BY FORMER USPC
- Y10S—TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
- Y10S257/00—Active solid-state devices, e.g. transistors, solid-state diodes
- Y10S257/921—Radiation hardened semiconductor device
-
- Y—GENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
- Y10—TECHNICAL SUBJECTS COVERED BY FORMER USPC
- Y10S—TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
- Y10S257/00—Active solid-state devices, e.g. transistors, solid-state diodes
- Y10S257/925—Bridge rectifier module
-
- Y—GENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
- Y10—TECHNICAL SUBJECTS COVERED BY FORMER USPC
- Y10S—TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
- Y10S438/00—Semiconductor device manufacturing: process
- Y10S438/953—Making radiation resistant device
Definitions
- the present invention relates generally to semiconductor integrated circuit processing, and more specifically to forming radiation hard integrated circuits.
- Ionizing radiation is known to produce defects in semiconductors. For example, radiation generates unwanted holes and electrons in gate oxides and other oxide dielectric layers. Throughout the dielectric, radiation generates electron-hole pairs. Some of these electron-hole pairs will recombine while others will not, yielding free electrons and holes. If an irradiated dielectric is a gate oxide, by applying a negative voltage to the gate electrode, the electrons will move toward the substrate and the holes will move toward the gate electrode. If a positive voltage is applied to the gate electrode, the reverse will occur, the electrons will move toward the gate electrode and the holes will move toward the substrate. This movement of and subsequent trapping of electrons and holes on intrinsic trapping sites causes a shift in the threshold voltage due to the radiation.
- Radiation ultimately induces a build up of positive charge within the dielectric due to large capture cross-sections of hole traps.
- Various methods have been employed to form radiation hard gate oxides to compensate for the build up of positive charges and to prevent such shifts in the threshold voltage from occurring when the integrated circuit or device is subjected to radiation.
- One such method of forming radiation hard gate oxides is to form a nitrided oxide or oxidized nitrided oxide. While no definitive explanation appears to be able to explain all of the observed phenomena for this approach, two plausible explanations exist as to why the oxide becomes radiation hard as more fully described in "Role of Electron Traps in the Radiation Hardness of Thermally Nitrided Silicon Dioxide," by K. Ramesh et al, IEEE Electron Device Letters, Vol. 12, December 1991. One explanation suggests that during nitridation, the oxide is structurally changed which results in fewer hole traps to capture the holes generated by radiation.
- Ramesh et al demonstrated that electron trapping does play a significant role in radiation hardness of nitride oxides.
- This invention describes a new method of forming radiation hard gate oxides and dielectric layers by implanting silicon into the silicon dioxide to increase the number of electron traps.
- the invention may be incorporated into a method for forming a semiconductor device structure, and the semiconductor device structure formed thereby, by forming a dielectric layer over an active area, and implanting silicon into the dielectric layer to a sufficient dosage of less than or equal to approximately 1 ⁇ 10 14 /cm 2 to form electron traps to capture radiation induced electrons.
- FIGS. 1-2 are cross-sectional views of the fabrication of a semiconductor device structure according to the present invention.
- a field oxide region 12 is formed over a substrate 10.
- An oxide layer is formed over the substrate 10 and a polysilicon layer is formed over the oxide layer.
- the polysilicon layer is patterned and etched to form a gate electrode 16 over a gate oxide layer 14 by conventional process steps.
- sidewall oxide spacers 18 are formed adjacent to the gate oxide and gate electrode.
- Lightly doped source and drain regions 19 and 21 and heavily doped source and drain regions 20 and 22 are formed in the substrate also by conventional methods.
- a mask is formed (not shown) so that an implant can be made into the gate oxide 14 and field oxide 12 as shown by the arrows 23 and 25. Silicon ions are then implanted into the gate oxide 14 and field oxide 12 as represented by the Xs.
- the implant should produce a desired density of electron traps with a capture cross section of 1-3 ⁇ 10 -18 cm -2 .
- the density of electron traps will be approximately equal to the density of excess silicon in the silicon dioxide regions after the silicon ions are implanted.
- the silicon is implanted to a sufficient dosage of less than or equal to approximately 1 ⁇ 10 14 /cm -2 and having an implant energy level of between approximately 15 to 250 keV.
- Implanting silicon ions thus forming electron traps, will enable the gate oxide and field oxide regions to capture radiation-induced electrons. Electron capture will compensate for the positive trapped charges created by radiation or radiation-induced holes.
- the radiation hardness of each region, the gate oxide and field oxide can be enhanced by separate implants, shown by 23 and 25, having different doses and energies. This would require a different mask for each implant.
- An alternative method of forming the radiation hard gate oxide is to implant the silicon ions before the gate electrode 16 is formed.
- the anneal step will "clean" the interface of the implant-induced surface states.
- This anneal can be either a furnace anneal or rapid thermal annealing of the gate oxide layer in an oxygen containing ambient.
- a polysilicon layer is formed over the integrated circuit, patterned and etched to form region 24.
- Region 24 may act as a resistor to connect source/drain region 22 to another conductive region (not shown in the plane of the drawing).
- Interlevel dielectric layer 26 is formed over the integrated circuit.
- a mask is formed (not shown) and silicon ions are implanted into the interlevel dielectric layer 26 in the region shown as 28. This implant will form a radiation hard dielectric represented by the Xs in layer 26 over the resistor 24.
- the formation of electron traps in dielectric 26 will compensate for the radiation-induced holes or positive charge which could effect the performance of the resistor over time.
- radiation hard transistors as well as standard transistors can be formed on the same integrated circuit.
- a different mask may be required to prevent silicon implantation into those transistors which are to remain radiation soft during the implant into the gate oxides.
- the two different types of transistors will then degrade or recover from the ionizing radiation at different rates.
- a sensor located on the chip could then determine the difference between the two types of transistors and sense the accumulated dose of radiation.
- a "self-adapting" circuit could be used to compensate for the loss of performance due to the ionizing radiation.
- a substrate biasing circuit composed of the two types of transistors could be used to sense the different degradation characteristics of the transistors and a differential signal could then be used to adjust for the radiation-induced loss of performance.
- Forming electron traps by implanting silicon ions into the various dielectric regions on the integrated circuit will compensate for the radiation-induced holes or positive charge created by ionizing radiation. Compensating for the positive charge build-up in the gate oxide will reduce threshold voltage shift. Compensating for the positive charge build-up in the field oxide and interlevel dielectric regions will enhance device performance of surrounding devices.
Landscapes
- Insulated Gate Type Field-Effect Transistor (AREA)
Abstract
A method is provided for forming a radiation hard dielectric region of a semiconductor integrated circuit, and an integrated circuit formed according to the same. A field oxide region, a gate oxide layer and an interlevel dielectric layer are formed over the integrated circuit. Silicon ions are implanted separately into the field oxide region, gate oxide layer and interlevel dielectric layer to a sufficient dosage of less than or equal to approximately 1×1014 /cm2 to form electron traps to capture radiation induced electrons. This method allows for selective enhancement of radiation hardness of a portion of a circuit, thus providing an on-chip "dosimeter" which can be used to compensate the circuit for the loss of performance due to ionizing radiation.
Description
This is a division of application Ser. No. 07/905,020, filed Jun. 26, 1992, now U.S. Pat. No. 5,418,174.
The present invention relates generally to semiconductor integrated circuit processing, and more specifically to forming radiation hard integrated circuits.
Ionizing radiation is known to produce defects in semiconductors. For example, radiation generates unwanted holes and electrons in gate oxides and other oxide dielectric layers. Throughout the dielectric, radiation generates electron-hole pairs. Some of these electron-hole pairs will recombine while others will not, yielding free electrons and holes. If an irradiated dielectric is a gate oxide, by applying a negative voltage to the gate electrode, the electrons will move toward the substrate and the holes will move toward the gate electrode. If a positive voltage is applied to the gate electrode, the reverse will occur, the electrons will move toward the gate electrode and the holes will move toward the substrate. This movement of and subsequent trapping of electrons and holes on intrinsic trapping sites causes a shift in the threshold voltage due to the radiation. Radiation ultimately induces a build up of positive charge within the dielectric due to large capture cross-sections of hole traps. Various methods have been employed to form radiation hard gate oxides to compensate for the build up of positive charges and to prevent such shifts in the threshold voltage from occurring when the integrated circuit or device is subjected to radiation.
One such method of forming radiation hard gate oxides is to form a nitrided oxide or oxidized nitrided oxide. While no definitive explanation appears to be able to explain all of the observed phenomena for this approach, two plausible explanations exist as to why the oxide becomes radiation hard as more fully described in "Role of Electron Traps in the Radiation Hardness of Thermally Nitrided Silicon Dioxide," by K. Ramesh et al, IEEE Electron Device Letters, Vol. 12, December 1991. One explanation suggests that during nitridation, the oxide is structurally changed which results in fewer hole traps to capture the holes generated by radiation. Another explanation, as further described in "Rapid-Thermal Nitridation of SiO2 for Radiation-Hardened MOS Gate Dielectrics," by R. Sundaresan et al, IEEE Transactions on Nucclear Science, Vol. NS-30, page 4141, 1983, suggests that large electron traps are formed which capture the electrons generated by radiation and compensate for the trapped holes. Additional methods of forming radiation hard dielectrics include gate oxide formation in the presence of steam and gate oxide formation in ultra-dry high temperatures which excludes hydrogen. These method are known to either reduce hole traps or increase electron traps.
Ramesh et al demonstrated that electron trapping does play a significant role in radiation hardness of nitride oxides. This invention describes a new method of forming radiation hard gate oxides and dielectric layers by implanting silicon into the silicon dioxide to increase the number of electron traps.
It is therefore an object of this invention to provide a method of forming radiation hard dielectrics by implanting silicon into silicon dioxide regions.
It is a further object of this invention to provide such a method which utilizes conventional process flows.
Other objects and advantages of the invention will be apparent to those of ordinary skill in the art having reference to the following specification together with the drawings.
The invention may be incorporated into a method for forming a semiconductor device structure, and the semiconductor device structure formed thereby, by forming a dielectric layer over an active area, and implanting silicon into the dielectric layer to a sufficient dosage of less than or equal to approximately 1×1014 /cm2 to form electron traps to capture radiation induced electrons.
The novel features believed characteristic of the invention are set forth in the appended claims. The invention itself, however, as well as a preferred mode of use, and further objects and advantages thereof, will best be understood by reference to the following detailed description of illustrative embodiments when read in conjunction with the accompanying drawings, wherein:
FIGS. 1-2 are cross-sectional views of the fabrication of a semiconductor device structure according to the present invention.
The process steps and structures described below do not form a complete process flow for manufacturing integrated circuits. The present invention can be practiced in conjunction with integrated circuit fabrication techniques currently used in the art, and only so much of the commonly practiced process steps are included as are necessary for an understanding of the present invention. The figures representing cross-sections of portions of an integrated circuit during fabrication are not drawn to scale, but instead are drawn so as to illustrate the important features of the invention.
Referring to FIG. 1, a field oxide region 12 is formed over a substrate 10. An oxide layer is formed over the substrate 10 and a polysilicon layer is formed over the oxide layer. The polysilicon layer is patterned and etched to form a gate electrode 16 over a gate oxide layer 14 by conventional process steps. Typically sidewall oxide spacers 18 are formed adjacent to the gate oxide and gate electrode. Lightly doped source and drain regions 19 and 21 and heavily doped source and drain regions 20 and 22 are formed in the substrate also by conventional methods.
A mask is formed (not shown) so that an implant can be made into the gate oxide 14 and field oxide 12 as shown by the arrows 23 and 25. Silicon ions are then implanted into the gate oxide 14 and field oxide 12 as represented by the Xs. The implant should produce a desired density of electron traps with a capture cross section of 1-3×10-18 cm-2. The density of electron traps will be approximately equal to the density of excess silicon in the silicon dioxide regions after the silicon ions are implanted. Preferably the silicon is implanted to a sufficient dosage of less than or equal to approximately 1×1014 /cm-2 and having an implant energy level of between approximately 15 to 250 keV. Implanting silicon ions, thus forming electron traps, will enable the gate oxide and field oxide regions to capture radiation-induced electrons. Electron capture will compensate for the positive trapped charges created by radiation or radiation-induced holes. The radiation hardness of each region, the gate oxide and field oxide, can be enhanced by separate implants, shown by 23 and 25, having different doses and energies. This would require a different mask for each implant.
An alternative method of forming the radiation hard gate oxide is to implant the silicon ions before the gate electrode 16 is formed. In this method, it is preferable to anneal the gate oxide in a diluted oxygen gas before gate electrode formation to separate the distribution of the implanted silicon ions from the silicon substrate-silicon dioxide interface. The anneal step will "clean" the interface of the implant-induced surface states. This anneal can be either a furnace anneal or rapid thermal annealing of the gate oxide layer in an oxygen containing ambient.
Referring to FIG. 2, a polysilicon layer is formed over the integrated circuit, patterned and etched to form region 24. Region 24 may act as a resistor to connect source/drain region 22 to another conductive region (not shown in the plane of the drawing). Interlevel dielectric layer 26 is formed over the integrated circuit. A mask is formed (not shown) and silicon ions are implanted into the interlevel dielectric layer 26 in the region shown as 28. This implant will form a radiation hard dielectric represented by the Xs in layer 26 over the resistor 24. The formation of electron traps in dielectric 26 will compensate for the radiation-induced holes or positive charge which could effect the performance of the resistor over time.
With the above described method, radiation hard transistors as well as standard transistors can be formed on the same integrated circuit. A different mask may be required to prevent silicon implantation into those transistors which are to remain radiation soft during the implant into the gate oxides. The two different types of transistors will then degrade or recover from the ionizing radiation at different rates. A sensor located on the chip could then determine the difference between the two types of transistors and sense the accumulated dose of radiation. A "self-adapting" circuit could be used to compensate for the loss of performance due to the ionizing radiation. For example, a substrate biasing circuit composed of the two types of transistors could be used to sense the different degradation characteristics of the transistors and a differential signal could then be used to adjust for the radiation-induced loss of performance.
Forming electron traps by implanting silicon ions into the various dielectric regions on the integrated circuit will compensate for the radiation-induced holes or positive charge created by ionizing radiation. Compensating for the positive charge build-up in the gate oxide will reduce threshold voltage shift. Compensating for the positive charge build-up in the field oxide and interlevel dielectric regions will enhance device performance of surrounding devices.
As will be appreciated by those skilled in the art, the process steps described above can be used with nearly any conventional process flow. While the invention has been particularly shown and described with reference to a preferred embodiment, it will be understood by those skilled in the art that various changes in form and detail may be made therein without departing from the spirit and scope of the invention.
Claims (3)
1. A structure consisting of a portion of an integrated circuit, comprising:
an active area;
a plurality of field oxide regions;
a lightly doped polysilicon structure over a portion of the active area and filed oxide regions;
an interlevel dielectric layer disposed over the active area, field oxide regions, and lightly doped polysilicon structure, wherein selected portions of the interlevel dielectric layer have implanted silicon ions of a sufficient dose to form electron traps to capture radiation induced electrons, wherein the dose is less than 1×1014 /cm2.
2. The structure of claim 1, wherein the lightly doped polysilicon layer comprises a resistor.
3. A structure consisting of a portion of an integrated circuit, comprising:
a field oxide region disposed over a substrate wherein the field oxide region has implanted silicon ions of a sufficient dose, of less than 1×1014 /cm2, to form electron traps to capture radiation induced electrons;
a gate oxide layer disposed over a portion of the substrate wherein the gate oxide layer has implanted silicon ions of a sufficient dose, of less than 1×1014 /cm2, to form electron traps to capture radiation induced electrons;
a resistive load device disposed over a portion of the field oxide region and an active area within the substrate; and
an interlevel dielectric layer disposed over the resistive load device and active area wherein the interlevel dielectric has implanted silicon ions of a sufficient dose, of less than 1×1014 /cm2, to form electron traps to capture radiation induced electrons.
Priority Applications (1)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| US08/368,889 US5589708A (en) | 1992-06-26 | 1995-01-05 | Radiation hard integrated circuits with implanted silicon in gate oxide layer, field oxide region, and interlevel dielectric layer |
Applications Claiming Priority (2)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| US07/905,020 US5418174A (en) | 1992-06-26 | 1992-06-26 | Method of forming radiation hard integrated circuits |
| US08/368,889 US5589708A (en) | 1992-06-26 | 1995-01-05 | Radiation hard integrated circuits with implanted silicon in gate oxide layer, field oxide region, and interlevel dielectric layer |
Related Parent Applications (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| US07/905,020 Division US5418174A (en) | 1992-06-26 | 1992-06-26 | Method of forming radiation hard integrated circuits |
Publications (1)
| Publication Number | Publication Date |
|---|---|
| US5589708A true US5589708A (en) | 1996-12-31 |
Family
ID=25420178
Family Applications (2)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| US07/905,020 Expired - Lifetime US5418174A (en) | 1992-06-26 | 1992-06-26 | Method of forming radiation hard integrated circuits |
| US08/368,889 Expired - Lifetime US5589708A (en) | 1992-06-26 | 1995-01-05 | Radiation hard integrated circuits with implanted silicon in gate oxide layer, field oxide region, and interlevel dielectric layer |
Family Applications Before (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| US07/905,020 Expired - Lifetime US5418174A (en) | 1992-06-26 | 1992-06-26 | Method of forming radiation hard integrated circuits |
Country Status (1)
| Country | Link |
|---|---|
| US (2) | US5418174A (en) |
Cited By (11)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US6071791A (en) * | 1996-05-31 | 2000-06-06 | The United States Of America As Represented By The Secretary Of The Navy | Radiation-hardening of microelectronic devices by ion implantation into the oxide and annealing |
| US6794733B1 (en) * | 1999-06-11 | 2004-09-21 | Bae Systems | Increasing the susceptability of an integrated circuit to ionizing radiation |
| US7045865B2 (en) * | 2001-03-05 | 2006-05-16 | Renesas Technology Corp. | Semiconductor device with resistor elements formed on insulating film |
| US7087503B1 (en) * | 2003-02-14 | 2006-08-08 | National Semiconductor Corporation | Shallow self isolated doped implanted silicon process |
| US20080266734A1 (en) * | 2007-04-27 | 2008-10-30 | Roy Mark Miller | Radiation-triggered semiconductor shutdown device |
| US20100035393A1 (en) * | 2008-08-06 | 2010-02-11 | Aitken John M | Method for fabricating semiconductor device having radiation hardened insulators |
| US20100032795A1 (en) * | 2008-08-06 | 2010-02-11 | Aitken John M | Design structure for semiconductor device having radiation hardened insulators and structure thereof |
| US20110092016A1 (en) * | 2008-03-06 | 2011-04-21 | Canon Kabushiki Kaisha | Method of treating semiconductor element |
| US8361829B1 (en) | 2011-08-31 | 2013-01-29 | International Business Machines Corporation | On-chip radiation dosimeter |
| US8410575B2 (en) | 2010-03-30 | 2013-04-02 | Infineon Technologies Austria Ag | High voltage semiconductor devices and methods of forming the same |
| US8614111B2 (en) | 2011-07-25 | 2013-12-24 | International Business Machines Corporation | Fully depleted silicon on insulator neutron detector |
Families Citing this family (9)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US5670413A (en) * | 1996-01-16 | 1997-09-23 | Harris Corporation | Method and apparatus for radiation hardened isolation |
| US6069054A (en) * | 1997-12-23 | 2000-05-30 | Integrated Device Technology, Inc. | Method for forming isolation regions subsequent to gate formation and structure thereof |
| US6258693B1 (en) | 1997-12-23 | 2001-07-10 | Integrated Device Technology, Inc. | Ion implantation for scalability of isolation in an integrated circuit |
| US6165821A (en) * | 1998-02-09 | 2000-12-26 | International Rectifier Corp. | P channel radhard device with boron diffused P-type polysilicon gate |
| US6440826B1 (en) * | 2001-02-20 | 2002-08-27 | Advanced Micro Devices, Inc. | NiSi contacting extensions of active regions |
| US6764929B1 (en) * | 2002-05-16 | 2004-07-20 | Advanced Micro Devices, Inc. | Method and system for providing a contact hole in a semiconductor device |
| KR100503951B1 (en) * | 2003-04-30 | 2005-07-26 | 주식회사 하이닉스반도체 | Method of manufacturing a semiconductor device |
| JP5367390B2 (en) * | 2009-01-28 | 2013-12-11 | ラピスセミコンダクタ株式会社 | Semiconductor device and manufacturing method thereof |
| CN114520150A (en) * | 2022-02-16 | 2022-05-20 | 中国电子科技集团公司第五十八研究所 | High-radiation-resistance reinforced VDMOS gate oxide reverse breakdown preparation method |
Citations (7)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US4043024A (en) * | 1974-11-22 | 1977-08-23 | Hitachi, Ltd. | Method of manufacturing a semiconductor storage device |
| US4868618A (en) * | 1988-03-24 | 1989-09-19 | Northern Telecom Limited | Ion implanted semiconductor device |
| US4934774A (en) * | 1989-06-08 | 1990-06-19 | Northern Telecom Limited | Optical waveguide and method for its manufacture |
| US4961103A (en) * | 1987-11-27 | 1990-10-02 | Nec Corporation | Semiconductor device having polycrystalline silicon resistor |
| US5156994A (en) * | 1990-12-21 | 1992-10-20 | Texas Instruments Incorporated | Local interconnect method and structure |
| US5168072A (en) * | 1990-10-12 | 1992-12-01 | Texas Instruments Incorporated | Method of fabricating an high-performance insulated-gate field-effect transistor |
| US5219766A (en) * | 1990-04-25 | 1993-06-15 | Oki Electric Industry Co., Ltd. | Semiconductor device having a radiation resistance and method for manufacturing same |
Family Cites Families (3)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US4047974A (en) * | 1975-12-30 | 1977-09-13 | Hughes Aircraft Company | Process for fabricating non-volatile field effect semiconductor memory structure utilizing implanted ions to induce trapping states |
| US4356042A (en) * | 1980-11-07 | 1982-10-26 | Mostek Corporation | Method for fabricating a semiconductor read only memory |
| DE3138960A1 (en) * | 1981-09-30 | 1983-04-14 | Siemens AG, 1000 Berlin und 8000 München | METHOD FOR PRODUCING ELECTRICALLY CONDUCTING LAYERS |
-
1992
- 1992-06-26 US US07/905,020 patent/US5418174A/en not_active Expired - Lifetime
-
1995
- 1995-01-05 US US08/368,889 patent/US5589708A/en not_active Expired - Lifetime
Patent Citations (8)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US4043024A (en) * | 1974-11-22 | 1977-08-23 | Hitachi, Ltd. | Method of manufacturing a semiconductor storage device |
| US4961103A (en) * | 1987-11-27 | 1990-10-02 | Nec Corporation | Semiconductor device having polycrystalline silicon resistor |
| US4868618A (en) * | 1988-03-24 | 1989-09-19 | Northern Telecom Limited | Ion implanted semiconductor device |
| US4934774A (en) * | 1989-06-08 | 1990-06-19 | Northern Telecom Limited | Optical waveguide and method for its manufacture |
| US5035916A (en) * | 1989-06-08 | 1991-07-30 | Northern Telecom Limited | Optical waveguide and method for its manufacture |
| US5219766A (en) * | 1990-04-25 | 1993-06-15 | Oki Electric Industry Co., Ltd. | Semiconductor device having a radiation resistance and method for manufacturing same |
| US5168072A (en) * | 1990-10-12 | 1992-12-01 | Texas Instruments Incorporated | Method of fabricating an high-performance insulated-gate field-effect transistor |
| US5156994A (en) * | 1990-12-21 | 1992-10-20 | Texas Instruments Incorporated | Local interconnect method and structure |
Non-Patent Citations (8)
| Title |
|---|
| Dunn, G. J., "Hole Trapping in Reoxidized Nitrided Silicon Dioxide," Journal of Applied Physics, vol. 65, No. 12, Jun. 15, 1989, pp. 4879-4883. |
| Dunn, G. J., Hole Trapping in Reoxidized Nitrided Silicon Dioxide, Journal of Applied Physics, vol. 65, No. 12, Jun. 15, 1989, pp. 4879 4883. * |
| Kalnitsky, A., et al. "A Model of Charge Transport in Thermal SiO2 Implanted with Sl," Solid State Electronics, vol. 33, No. 7, pp. 893-905, 1990. |
| Kalnitsky, A., et al. A Model of Charge Transport in Thermal SiO 2 Implanted with Sl, Solid State Electronics, vol. 33, No. 7, pp. 893 905, 1990. * |
| Ramesh, K., et al. "Role of Electron Tapes in the Radiation Hardness of Thermally Nitrided Silicon Dioxide," IEEE, vol. 12, No. 12, Dec. 1991, pp. 658-660. |
| Ramesh, K., et al. Role of Electron Tapes in the Radiation Hardness of Thermally Nitrided Silicon Dioxide, IEEE, vol. 12, No. 12, Dec. 1991, pp. 658 660. * |
| Sundaresan, et al., "Rapid-Thermal Nitridation of SiO2 for Radiation-Hardened MOS Gate Dielectrics," IEEE Trans. Nuc. Sci., vol. NS-30, pp. 4141, 1983. |
| Sundaresan, et al., Rapid Thermal Nitridation of SiO 2 for Radiation Hardened MOS Gate Dielectrics, IEEE Trans. Nuc. Sci., vol. NS 30, pp. 4141, 1983. * |
Cited By (22)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US6071791A (en) * | 1996-05-31 | 2000-06-06 | The United States Of America As Represented By The Secretary Of The Navy | Radiation-hardening of microelectronic devices by ion implantation into the oxide and annealing |
| US6794733B1 (en) * | 1999-06-11 | 2004-09-21 | Bae Systems | Increasing the susceptability of an integrated circuit to ionizing radiation |
| US20110012231A1 (en) * | 2001-03-05 | 2011-01-20 | Mitsubishi Denki Kabushiki Kaisha | Semiconductor device and method for manufacturing the same |
| US20060175679A1 (en) * | 2001-03-05 | 2006-08-10 | Renesas Technology Corp. | Semiconductor device and method for manufacturing the same |
| US20080116526A1 (en) * | 2001-03-05 | 2008-05-22 | Renesas Technology Corp. | Semiconductor device and method for manufacturing the same |
| US8089136B2 (en) | 2001-03-05 | 2012-01-03 | Renesas Electronics Corporation | Semiconductor device |
| US7821078B2 (en) | 2001-03-05 | 2010-10-26 | Renesas Electronics Corporation | Semiconductor device having resistor elements and method for manufacturing the same |
| US7045865B2 (en) * | 2001-03-05 | 2006-05-16 | Renesas Technology Corp. | Semiconductor device with resistor elements formed on insulating film |
| US7087503B1 (en) * | 2003-02-14 | 2006-08-08 | National Semiconductor Corporation | Shallow self isolated doped implanted silicon process |
| US7880340B2 (en) * | 2007-04-27 | 2011-02-01 | Advanced Micro Devices, Inc. | Radiation-triggered semiconductor shutdown device |
| US20080266734A1 (en) * | 2007-04-27 | 2008-10-30 | Roy Mark Miller | Radiation-triggered semiconductor shutdown device |
| US8084331B2 (en) * | 2008-03-06 | 2011-12-27 | Canon Kabushiki Kaisha | Method of treating semiconductor element |
| US20110092016A1 (en) * | 2008-03-06 | 2011-04-21 | Canon Kabushiki Kaisha | Method of treating semiconductor element |
| TWI387119B (en) * | 2008-03-06 | 2013-02-21 | Canon Kk | Method of processing semiconductor components |
| US7935609B2 (en) | 2008-08-06 | 2011-05-03 | International Business Machines Corporation | Method for fabricating semiconductor device having radiation hardened insulators |
| US7943482B2 (en) | 2008-08-06 | 2011-05-17 | International Business Machines Corporation | Method for semiconductor device having radiation hardened insulators and design structure thereof |
| US20100032795A1 (en) * | 2008-08-06 | 2010-02-11 | Aitken John M | Design structure for semiconductor device having radiation hardened insulators and structure thereof |
| US20100035393A1 (en) * | 2008-08-06 | 2010-02-11 | Aitken John M | Method for fabricating semiconductor device having radiation hardened insulators |
| US8410575B2 (en) | 2010-03-30 | 2013-04-02 | Infineon Technologies Austria Ag | High voltage semiconductor devices and methods of forming the same |
| US8614111B2 (en) | 2011-07-25 | 2013-12-24 | International Business Machines Corporation | Fully depleted silicon on insulator neutron detector |
| US8361829B1 (en) | 2011-08-31 | 2013-01-29 | International Business Machines Corporation | On-chip radiation dosimeter |
| US8476683B2 (en) | 2011-08-31 | 2013-07-02 | International Business Machines Corporation | On-chip radiation dosimeter |
Also Published As
| Publication number | Publication date |
|---|---|
| US5418174A (en) | 1995-05-23 |
Similar Documents
| Publication | Publication Date | Title |
|---|---|---|
| US5589708A (en) | Radiation hard integrated circuits with implanted silicon in gate oxide layer, field oxide region, and interlevel dielectric layer | |
| US4199773A (en) | Insulated gate field effect silicon-on-sapphire transistor and method of making same | |
| US4642878A (en) | Method of making MOS device by sequentially depositing an oxidizable layer and a masking second layer over gated device regions | |
| US6091109A (en) | Semiconductor device having different gate oxide thicknesses by implanting halogens in one region and nitrogen in the second region | |
| JPS61156862A (en) | Semiconductor memory device | |
| US4252574A (en) | Low leakage N-channel SOS transistors and method of making them | |
| US5225357A (en) | Low P+ contact resistance formation by double implant | |
| US4603472A (en) | Method of making MOS FETs using silicate glass layer as gate edge masking for ion implantation | |
| KR100262235B1 (en) | Method of manufacturing semiconductor integrated circuit | |
| KR100367740B1 (en) | Method for fabricating gate oxide film | |
| US6413814B2 (en) | Manufacture of a semiconductor device with retrograded wells | |
| US6781202B2 (en) | Semiconductor devices and their fabrication methods | |
| US5898007A (en) | Method for forming wells of a semiconductor device | |
| US5851873A (en) | Method of making semiconductor memory device | |
| US4877751A (en) | Method of forming an N+ poly-to- N+ silicon capacitor structure utilizing a deep phosphorous implant | |
| US5219766A (en) | Semiconductor device having a radiation resistance and method for manufacturing same | |
| JPS62145860A (en) | Method for manufacturing semiconductor memory device | |
| US6225178B1 (en) | Radiation hardened field oxide for VLSI sub-micron MOS device | |
| US6054367A (en) | Ion implant of the moat encroachment region of a LOCOS field isolation to increase the radiation hardness | |
| JPH05136404A (en) | Semiconductor device and its manufacture | |
| CN101431027B (en) | High voltage semiconductor device and manufacturing method thereof | |
| JP2897215B2 (en) | Method for manufacturing semiconductor device | |
| EP0650190A1 (en) | Single event upset hardening of commercial VLSI technology without circuit redesign | |
| JP2990774B2 (en) | Semiconductor device and manufacturing method thereof | |
| JPH01137645A (en) | Manufacture of semiconductor device |
Legal Events
| Date | Code | Title | Description |
|---|---|---|---|
| STCF | Information on status: patent grant |
Free format text: PATENTED CASE |
|
| FPAY | Fee payment |
Year of fee payment: 4 |
|
| FPAY | Fee payment |
Year of fee payment: 8 |
|
| FPAY | Fee payment |
Year of fee payment: 12 |