US5528540A - Redundant address decoder - Google Patents
Redundant address decoder Download PDFInfo
- Publication number
- US5528540A US5528540A US08/319,518 US31951894A US5528540A US 5528540 A US5528540 A US 5528540A US 31951894 A US31951894 A US 31951894A US 5528540 A US5528540 A US 5528540A
- Authority
- US
- United States
- Prior art keywords
- address
- circuit
- redundant
- selection signal
- redundancy selection
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Expired - Lifetime
Links
Images
Classifications
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C29/00—Checking stores for correct operation ; Subsequent repair; Testing stores during standby or offline operation
- G11C29/70—Masking faults in memories by using spares or by reconfiguring
Definitions
- the present invention relates to an address decoder for replacing defective memory cells with redundant (auxiliary) memory cells, which may be used in various types of semiconductor memory devices.
- redundant memory cells are provided in the semiconductor memory device, to improve the yield by replacing defective memory cells with the redundant memory cells. The replacement is performed in units of rows or columns in the memory cell array.
- FIG. 5 shows a circuit related to the row address decoder which is provided with a function to replace defective memory cells in units of rows.
- the addresses are assigned five bits, A4 to A0 and 2 redundant word lines RWL0 and RWL1 are provided for the 32 word lines WL0 to WL31 which are obtained by decoding the addresses.
- the addresses A4 to A0 are supplied to the pre-decoder 2 via the address buffer 1 and, for instance, the two bits A2 and A1 are decoded in the pre-decoder 2 to become B0 to B3 and the addresses A4, A3 and A0 and B0 to B3, which are addresses A2 and A1 when decoded, are supplied to the main decoder 3 to be fully decoded. Then, one of the word lines WL0 to WL31 is selected and is set to high.
- the word line WL0 may be selected in the following manner using the nMOS transistor 30 for drive and the decoders 31 and 32: When the output of the decoder 32 is set to high (potential VCC) and, at the same time, the output of the decoder 31 is set to high (potential VCC+ ⁇ ) the nMOS transistor 30 is turned ON to set the word line WL0 to high.
- the following information on the redundant addresses is written in the redundant address memory unit 4, with the row address that includes the defective memory cell assigned as RA.
- the low order three bits of the RA and the redundancy selection signals S0, S1 are written at the addresses indicated with the two high-order bits of the RA in the redundant address memory unit 4.
- the aforementioned three bits of the RA that are thus output from the redundant address memory unit 4 are supplied to one set of the input terminals of the comparator circuit 5 and to the other set of input terminals of the comparator circuit 5, the low order three bits of the address from the address buffer 1 are supplied. If these three-bit sets match, the comparator circuit 5 sets the match signal EQ to high.
- the match signal EQ is supplied to the decoder 31 which is a component within the main decoder 3 and all the other circuits that are similar to it. When the match signal EQ is at high, the output from the decoder 31 and the outputs from all the other similar circuits in the main decoder 3 are at the ground potential VSS.
- the redundant decoder 6 is provided with two sets of components, one of which consists of the nMOS transistor 60 which is identical to the nMOS transistor 30 in the main decoder 3, the decoder 61 and the gate driver 62, which are similar to the decoders 31 and 32 in the main decoder 3.
- the other set consists of the nMOS transistor 63, the decoder 64 and the gate driver 65.
- the only difference between the gate drivers 62 and the decoder 32 is that the decoder 32 has a decoding circuit added to the back stage of the gate driver.
- the match signal EQ is also supplied to the gate drivers 62 and 65.
- the redundancy selection signals S0 and S1 are supplied to the decoders 61 and 64 respectively.
- the output of the decoder 61 is set to high (VCC+ ⁇ ) when the match signal EQ is at ⁇ 1 ⁇ and the redundancy selection signal S0 is at ⁇ 1 ⁇ .
- the output of the decoder 64 is set to high (VCC+ ⁇ ) when the match signal EQ is at ⁇ 1 ⁇ and the redundancy selection signal S1 is at ⁇ 1 ⁇ .
- the outputs of the gate drivers 62 and 65 are set to high (VCC) when the match signal EQ is at ⁇ 1 ⁇ .
- the redundant word line RWL0 is selected to replace the word line WL0.
- the word line WL0 is set to the ground potential VSS and the redundant word line RWL0 is set to the potential. VCC+ ⁇ .
- the number of stages in the logic gates between the input and the output of the main decoder 3, the number of stages in the logic gates between the input and the output of the comparator circuit 5 and the number of stages in the logic gates between the input and the output of the redundant decoder 6 is relatively large, for example, at 12, 4 and 8 respectively, as shown in FIGS. 2 and 3. While the difference in the number of stages of logic gates in the decoder 31 and the decoder 32 is 8, the difference in the number of stages between the decoder 61 and the gate driver 62 is relatively low, i.e., 3.
- the gate of the nMOS transistor 60 must be fully charged with the power-supply potential.
- the nMOS transistor 622 in FIG. 3 for example that is connected to this gate, operates at approximately the threshold potential when its source nears the power-supply voltage VCC, the ON resistance is increased and it takes a considerable length of time to charge the gate of the nMOS transistor 60. Because of this, the double boost wiring GL1 that connects the output terminal of the gate driver 62 with the gate of the nMOS transistor 60 is increased comparatively gently as shown in FIG. 4A.
- the output potential of tile decoder 61 rises before the potential of the double boost wiring GL1 has risen sufficiently.
- the speed at which the potential of the redundant word line RWL0 rises to the vicinity of the VCC+ ⁇ is reduced. This delays access to the memory cell. Even if the pre-charge time for the redundant word line RWL0 is lengthened to ensure that the potential of the redundant word line RWL0 will rise sufficiently, the access is delayed for that amount of time.
- an object of the present invention is to provide a redundant address decoder which can improve the memory access speed by providing a sufficient increase in potential for a redundant word line when the redundant word line is selected.
- a redundant address decoder comprising: a first circuit for outputting a match signal with active state when an input address AD matches a stored redundant address RA and for outputting a redundancy selection signal in response to a first part AD1 of the input address AD; an FET having a source connected to a redundant word line, a drain and a gate; a second circuit for supplying to the drain of the FET a high potential in case of the match signal being active and the redundancy selection signal being active and a low potential in case of others; and a third circuit for supplying to the gate of the FET a high potential in case of the redundancy selection signal being active and a low potential in case of the redundancy selection signal being inactive.
- the FET may be an enhanced type MIS FET such as nMOS FET or an enhanced type MES FET such as GaAs FET.
- the third circuit can start operating sooner than in the prior art by the signal propagation delay time in the comparator portion when the potential of the drain of the FET rises, the potential of the gate of the FET will have already risen sufficiently high. As a result, the increase in potential of the redundant word line is sufficient, improving the memory access speed.
- the first circuit comprises: a redundant address memory circuit for outputting a value D2 and a redundancy selection signal in response to the first part AD1 of the address AD, the value D2 being equal to a first part RA1 of the redundant address RA in case of the first part AD1 of the address AD being equal to a second part RA2 of the redundant address RA; and a comparator circuit for comparing the second part AD2 of the address AD and the value D2 from the redundant address memory circuit and for outputting the match signal with active state when the AD2 and the D2 match each other.
- the second circuit outputs a high potential more than that of the third circuit.
- the redundant address decoder further comprises an address buffer resistor for holding an input address and outputting the address AD.
- any one of the redundant address decoder described above is in a semiconductor memory device.
- FIG. 1 is a block diagram showing a circuit related to the row address decoder in an embodiment according to the present invention
- FIG. 2 shows a schematic diagram of a part of the circuit in FIG, 1 to indicate the number of logical gate stages
- FIG. 3 shows a schematic diagram of another part of the circuit in FIG. 1 to indicate the number of logical gate stages
- FIG. 4A is a signal waveform diagram that shows an operation performed in the circuit in FIG. 5;
- FIG. 4B is a signal waveform diagram that shows an operation performed in the circuit in FIG. 1;
- FIG. 5 is a block diagram that shows a circuit related to a row address decoder in the prior art
- FIG. 1 shows a circuit related to the row address decoder in an embodiment according to the present invention.
- the same reference numbers are assigned to components that are identical to those in FIG. 5 and their explanation is omitted here.
- the redundancy selection signal S0 is supplied to the gate driver 62 and the redundancy selection signal S1 is supplied to the gate driver 65 in this embodiment.
- the redundancy selection signals S0 and S1 are output even when the match signal EQ is at low.
- the redundant word line RWL0 is set to high when both the outputs from decoder 61 and the gate driver 62 are at high. There is no trouble here, since the match signal EQ is always set to high when the decoder 61 is at high.
- the gate driver 62 can start operating sooner than in the prior art by the equivalent of the signal propagation delay time for the number of stages of logic gates in the comparator circuit 5, e.g., four stages, when the potential of the wire RWD that connects the output terminal of the decoder 61 and the drain of the nMOS transistor 60 rises, the potential of the wire GL1 which is connected to the gate of the nMOS transistor 60 will have already risen sufficiently as shown in FIG. 4B. As a result, the increase in potential of the redundant word line RWL0 is sufficient, improving the memory access speed.
- FIGS. 2 and 3 show the number of stages of the logic gates using a schematic circuit.
- the comparator circuit 5 is provided with 4-stage logic gates 50 to 53.
- the decoder 31 is provided with 7-stage logic gates 310 to 316 and the decoder 32 is provided with 3-stage logic gates 320 to 322.
- the logic gates 314, 315 and 316 constitute a step-up circuit that shifts the signal level from the power-supply potential VCC to a slightly higher potential VCC+ ⁇ for speeding up the access.
- the decoder 61 and the gate driver 62 are similar to the decoders 31 and 32 respectively in FIG.
- the decoder 61 is provided with 7-stage logic gates 610 to 616 and the gate driver 62 is provided with the 3-stage logic gates 620 to 622.
- the logic gates 614, 615 and 616 constitute a step-up circuit that shifts the signal level to the potential VCC+ ⁇ for speeding up the access.
- a redundant decoder for row addresses is explained, but the present invention can be similarly applied to a redundant decoder for column addresses.
- the decoder 32 is provided with a decoding function, the structure may be such that only the decoder 31 has a decoding function.
- the ⁇ may be 0.
- the nMOS transistor 60 may be other type of FET such as an enhanced type FET of MIS or MES structure.
Landscapes
- For Increasing The Reliability Of Semiconductor Memories (AREA)
- Dram (AREA)
Abstract
Description
Claims (8)
Applications Claiming Priority (2)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
JP5-253509 | 1993-10-08 | ||
JP25350993A JP3224317B2 (en) | 1993-10-08 | 1993-10-08 | Redundant address decoder |
Publications (1)
Publication Number | Publication Date |
---|---|
US5528540A true US5528540A (en) | 1996-06-18 |
Family
ID=17252369
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US08/319,518 Expired - Lifetime US5528540A (en) | 1993-10-08 | 1994-10-07 | Redundant address decoder |
Country Status (3)
Country | Link |
---|---|
US (1) | US5528540A (en) |
JP (1) | JP3224317B2 (en) |
KR (1) | KR0145165B1 (en) |
Cited By (9)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US5666316A (en) * | 1995-08-09 | 1997-09-09 | Siemens Aktiengesellschaft | Integrated seminconductor memory |
US5677883A (en) * | 1995-09-07 | 1997-10-14 | Nec Corporation | Semiconductor associative memory device with address corrector for generating formal address signal representative of one of regular memory words partially replaced with redundant memory word |
US5801986A (en) * | 1995-07-15 | 1998-09-01 | Kabushiki Kaisha Toshiba | Semiconductor memory device having both redundancy and test capability and method of manufacturing the same |
US5901106A (en) * | 1996-10-30 | 1999-05-04 | Samsung Electronics, Co., Ltd. | Decoder circuit using redundancy signal having a short pulse format |
US5959909A (en) * | 1997-10-28 | 1999-09-28 | Holtek Semiconductor Inc. | Memory circuit with auto redundancy |
US6002620A (en) * | 1998-01-09 | 1999-12-14 | Information Storage Devices, Inc. | Method and apparatus of column redundancy for non-volatile analog and multilevel memory |
US6055203A (en) * | 1997-11-19 | 2000-04-25 | Waferscale Integration | Row decoder |
US6314031B1 (en) * | 1999-11-11 | 2001-11-06 | Infineon Technologies Ag | Memory device |
US6909645B2 (en) * | 2002-07-16 | 2005-06-21 | Intel Corporation | Cluster based redundancy scheme for semiconductor memories |
Families Citing this family (1)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JP2004259338A (en) * | 2003-02-25 | 2004-09-16 | Hitachi Ltd | Semiconductor integrated circuit device |
Citations (1)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US5359559A (en) * | 1991-05-21 | 1994-10-25 | Texas Instruments Incorporated | Semiconductor memory device having redundant memory cells |
-
1993
- 1993-10-08 JP JP25350993A patent/JP3224317B2/en not_active Expired - Lifetime
-
1994
- 1994-10-05 KR KR1019940025653A patent/KR0145165B1/en active IP Right Grant
- 1994-10-07 US US08/319,518 patent/US5528540A/en not_active Expired - Lifetime
Patent Citations (1)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US5359559A (en) * | 1991-05-21 | 1994-10-25 | Texas Instruments Incorporated | Semiconductor memory device having redundant memory cells |
Cited By (9)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US5801986A (en) * | 1995-07-15 | 1998-09-01 | Kabushiki Kaisha Toshiba | Semiconductor memory device having both redundancy and test capability and method of manufacturing the same |
US5666316A (en) * | 1995-08-09 | 1997-09-09 | Siemens Aktiengesellschaft | Integrated seminconductor memory |
US5677883A (en) * | 1995-09-07 | 1997-10-14 | Nec Corporation | Semiconductor associative memory device with address corrector for generating formal address signal representative of one of regular memory words partially replaced with redundant memory word |
US5901106A (en) * | 1996-10-30 | 1999-05-04 | Samsung Electronics, Co., Ltd. | Decoder circuit using redundancy signal having a short pulse format |
US5959909A (en) * | 1997-10-28 | 1999-09-28 | Holtek Semiconductor Inc. | Memory circuit with auto redundancy |
US6055203A (en) * | 1997-11-19 | 2000-04-25 | Waferscale Integration | Row decoder |
US6002620A (en) * | 1998-01-09 | 1999-12-14 | Information Storage Devices, Inc. | Method and apparatus of column redundancy for non-volatile analog and multilevel memory |
US6314031B1 (en) * | 1999-11-11 | 2001-11-06 | Infineon Technologies Ag | Memory device |
US6909645B2 (en) * | 2002-07-16 | 2005-06-21 | Intel Corporation | Cluster based redundancy scheme for semiconductor memories |
Also Published As
Publication number | Publication date |
---|---|
JP3224317B2 (en) | 2001-10-29 |
JPH07111099A (en) | 1995-04-25 |
KR0145165B1 (en) | 1998-08-17 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
JP3964584B2 (en) | Semiconductor memory device | |
KR100228453B1 (en) | Level converting circuit | |
US4837747A (en) | Redundary circuit with a spare main decoder responsive to an address of a defective cell in a selected cell block | |
US5617364A (en) | Semiconductor memory device | |
US7064990B1 (en) | Method and apparatus for implementing multiple column redundancy for memory | |
US4639897A (en) | Priority encoded spare element decoder | |
EP0881571B1 (en) | Semiconductor memory device with redundancy | |
EP0121394A2 (en) | Static semiconductor memory device incorporating redundancy memory cells | |
US5528540A (en) | Redundant address decoder | |
US5706231A (en) | Semiconductor memory device having a redundant memory cell | |
JPH06259991A (en) | Column redundant circuit device for memory | |
KR100230393B1 (en) | Semiconductor memory device | |
US4987560A (en) | Semiconductor memory device | |
US6515911B2 (en) | Circuit structure for providing a hierarchical decoding in semiconductor memory devices | |
US20050232035A1 (en) | Semiconductor memory device having redundancy cell array shared by a plurality of memory cell arrays | |
US5359563A (en) | Memory system with adaptable redundancy | |
US5305265A (en) | Semiconductor memory device having column selection circuit activated subsequently to sense amplifier after first or second period of time | |
US5877992A (en) | Data-bit redundancy in semiconductor memories | |
US6982912B2 (en) | Semiconductor memory device | |
US5749090A (en) | Cache tag RAM having separate valid bit array with multiple step invalidation and method therefor | |
US20050077916A1 (en) | Programming circuit and method having extended duration programming capabilities | |
US6246631B1 (en) | Semiconductor memory device | |
US6487138B2 (en) | Semiconductor memory | |
US6314033B1 (en) | Semiconductor memory device with redundancy circuit | |
US6249466B1 (en) | Row redundancy scheme |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
AS | Assignment |
Owner name: FUJITSU LIMITED, JAPAN Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:SHIBATA, KENJI;KODAMA, YUKINORI;REEL/FRAME:007181/0219 Effective date: 19941004 |
|
FEPP | Fee payment procedure |
Free format text: PAYOR NUMBER ASSIGNED (ORIGINAL EVENT CODE: ASPN); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY |
|
STCF | Information on status: patent grant |
Free format text: PATENTED CASE |
|
FPAY | Fee payment |
Year of fee payment: 4 |
|
FPAY | Fee payment |
Year of fee payment: 8 |
|
FPAY | Fee payment |
Year of fee payment: 12 |
|
AS | Assignment |
Owner name: FUJITSU MICROELECTRONICS LIMITED, JAPAN Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:FUJITSU LIMITED;REEL/FRAME:021998/0645 Effective date: 20081104 Owner name: FUJITSU MICROELECTRONICS LIMITED,JAPAN Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:FUJITSU LIMITED;REEL/FRAME:021998/0645 Effective date: 20081104 |
|
AS | Assignment |
Owner name: FUJITSU SEMICONDUCTOR LIMITED, JAPAN Free format text: CHANGE OF NAME;ASSIGNOR:FUJITSU MICROELECTRONICS LIMITED;REEL/FRAME:024982/0245 Effective date: 20100401 |