US5504358A - Asymmetric non-volatile memory cell - Google Patents

Asymmetric non-volatile memory cell Download PDF

Info

Publication number
US5504358A
US5504358A US08/445,943 US44594395A US5504358A US 5504358 A US5504358 A US 5504358A US 44594395 A US44594395 A US 44594395A US 5504358 A US5504358 A US 5504358A
Authority
US
United States
Prior art keywords
substrate
gate
layer
dielectric material
conductive
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Expired - Fee Related
Application number
US08/445,943
Inventor
Gary Hong
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
United Microelectronics Corp
Original Assignee
United Microelectronics Corp
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by United Microelectronics Corp filed Critical United Microelectronics Corp
Priority to US08/445,943 priority Critical patent/US5504358A/en
Application granted granted Critical
Publication of US5504358A publication Critical patent/US5504358A/en
Anticipated expiration legal-status Critical
Expired - Fee Related legal-status Critical Current

Links

Images

Classifications

    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L29/00Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
    • H01L29/66Types of semiconductor device ; Multistep manufacturing processes therefor
    • H01L29/66007Multistep manufacturing processes
    • H01L29/66075Multistep manufacturing processes of devices having semiconductor bodies comprising group 14 or group 13/15 materials
    • H01L29/66227Multistep manufacturing processes of devices having semiconductor bodies comprising group 14 or group 13/15 materials the devices being controllable only by the electric current supplied or the electric potential applied, to an electrode which does not carry the current to be rectified, amplified or switched, e.g. three-terminal devices
    • H01L29/66409Unipolar field-effect transistors
    • H01L29/66477Unipolar field-effect transistors with an insulated gate, i.e. MISFET
    • H01L29/66825Unipolar field-effect transistors with an insulated gate, i.e. MISFET with a floating gate
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L29/00Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
    • H01L29/66Types of semiconductor device ; Multistep manufacturing processes therefor
    • H01L29/68Types of semiconductor device ; Multistep manufacturing processes therefor controllable by only the electric current supplied, or only the electric potential applied, to an electrode which does not carry the current to be rectified, amplified or switched
    • H01L29/76Unipolar devices, e.g. field effect transistors
    • H01L29/772Field effect transistors
    • H01L29/78Field effect transistors with field effect produced by an insulated gate
    • H01L29/788Field effect transistors with field effect produced by an insulated gate with floating gate
    • H01L29/7881Programmable transistors with only two possible levels of programmation
    • H01L29/7884Programmable transistors with only two possible levels of programmation charging by hot carrier injection
    • H01L29/7885Hot carrier injection from the channel

Definitions

  • This invention relates to semiconductors and more particularly to MOSFET memory devices.
  • a method of making a source-side injection EPROM/Flash EPROM cell is to use a one side spacer (oxide or polysilicon) which needs a critical masking step to etch one side of a spacer away.
  • U.S. Pat. No. 5,073,513 of Ito et al discloses the formation of an LDD MOSFET using LATID to form the N- and then uses vertical ion implantation to form the N+ region.
  • An object of this invention is a process which avoids any critical masking steps needed to fabricate an asymmetric, non-volatile memory cell.
  • a semiconductor is formed using a Large-Angle-Implant (LAI) process to generate an off-set region for formation of an asymmetric source/drain region that can enhance the programmability by using the characteristics of source-sided injection in programming operations.
  • LAI Large-Angle-Implant
  • An EPROM memory cell on a semiconductor substrate doped with a dopant of a first conductivity type and a method of forming the cell comprises the steps of:
  • the conductive gate being electrically insulated from the substrate by the first layer of dielectric material
  • the first conductive material comprises a floating gate.
  • the EPROM memory cell wherein the conductive layers consist essentially of doped polysilicon.
  • the acute angle is an angle selected between about 15 and 45 degrees.
  • the EPROM memory cell is held in fixed position rotationally during the ion implantation process.
  • the EPROM memory cell wherein sidewall dielectric spacers are formed adjacent to an edge of the gate prior to the angular ion implantation.
  • the EPROM memory cell wherein sidewall dielectric spacers are formed adjacent to an edge of the gate subsequent to the angular ion implantation.
  • FIG. 1 shows a sectional view of an EPROM cell.
  • FIG. 2 shows the cell of FIG. 1 after a first an ion implantation has been performed with ions directed at a substantially normal (perpendicular) angle to the surface of the substrate forming the first regions of the source and the drain.
  • FIG. 3 shows the product of FIG. 2 after dielectric spacers have been formed adjacent to the gate.
  • FIG. 4 shows the product of FIG. 3 after the second source and drain ion implantation is made using the process of Large-Angle-Implant (LAI.)
  • FIG. 5 shows a schematic diagram of the dimensions of the profile of an EPROM memory transistor.
  • FIGS. 6 and 7 show an alternative method to the process of FIGS. 1-4 wherein the spacer is absent during large angle ion implantation as illustrated in FIG. 6.
  • FIG. 6 shows the product of the process illustrated in FIG. 2 and shows the Large Angle ion implantation of N+ ions prior to formation of the spacers.
  • spacers have been formed.
  • First and second sidewall dielectric spacers are Juxtaposed adjacent to the first edge and the second opposing edge, respectively of the gate of the EPROM cell.
  • FIG. 1 shows a sectional view of an EPROM cell 8.
  • Cell 8 includes a semiconductor substrate 10 composed of silicon lightly doped with boron P- sub or P- well.
  • a thin layer of gate oxide 12 is deposited upon the substrate 10.
  • the oxide has a thickness of between about 100 ⁇ and about 300 ⁇ .
  • the oxide is deposited by the process of thermal oxidation at a temperature of about 800° C. to about 900° C. in a furnace.
  • a gate 26 composed of layers including lower conductor layer 14 which serves as a floating gate, dielectric layer 16 and upper conductor layer 18 which serves as a control gate is formed by a series of steps.
  • Lower conductor layer 14 which forms the lower portion of the gate 26 of EPROM cell 8 composed of polysilicon 1 (poly 1) is deposited having a thickness of about 1500 ⁇ on top of gate oxide layer 12.
  • Lower conductor layer 14 comprises a heavily doped layer of polysilicon formed preferably by thermal decomposition of silane (SiH 4 ) in a reactor at a temperature between about 580° C. and about 650° C.
  • an interconductor dielectric layer 16 composed preferably of oxide-nitride-oxide (ONO) or another suitable interpoly dielectric or oxide is deposited.
  • the lower oxide is formed by thermal oxidation of about 150 ⁇ at a temperature of from about 900° C. and about 1000° C.
  • the nitride layer is deposited in a thickness of about 150 ⁇ at a temperature of between about 700° C. and about 800° C.
  • the top oxide is formed by thermal oxidation between about 20 ⁇ and about 50 ⁇ at a temperature of between about 900° C. and about 1000° C. employing wet oxidation for ten minutes.
  • the upper conductor layer 18 is formed on top of dielectric layer 16.
  • Upper conductor layer 18 can comprise a heavily doped layer of polysilicon formed by thermal reduction of SiH 4 in the same way as polysilicon 1 lower conductor layer 14.
  • Polycide is commonly used for the polysilicon 2 (word line.)
  • an ion implantation is performed with ions directed at a substantially normal (perpendicular) angle to the surface of the substrate 10.
  • the implantation forms (near the surface of the substrate 10) the regions 22 and 24 doped N-.
  • N- is used only for the source side, not major source/drain regions.
  • the N+ ions 17 are applied with the following parameters: chemical species of the dopant implanted is arsenic (As) or phosphorous (P) with a dose within the range of between about 10 13 cm -2 and about 10 14 cm -2 , an energy within the range of about between about 50 keV and about 100 kev in a conventional type of tool, and the implantation is applied at an angle substantially normal to the surface of the substrate 10, and in any event is not applied at a large angle.
  • chemical species of the dopant implanted is arsenic (As) or phosphorous (P) with a dose within the range of between about 10 13 cm -2 and about 10 14 cm -2 , an energy within the range of about between about 50 keV and about 100 kev in a conventional type of tool, and the implantation is applied at an angle substantially normal to the surface of the substrate 10, and in any event is not applied at a large angle.
  • spacers 20 have been formed.
  • First and second sidewall dielectric spacers 20 are juxtaposed adjacent to the first edge and the second opposing edge, respectively of the EPROM cell 8.
  • the spacers 20 are formed by CVD deposition of SiO 2 .
  • the SiO 2 is deposited in a reactor to a thickness within the range of between about 2000 ⁇ and about 3000 ⁇ by CVD (chemical vapor deposition) from gases selected from the group consisting of a reactant gas selected from the group consisting of SiH 4 , O 2 and N 2 with the carrier gas comprising N 2 .
  • CVD chemical vapor deposition
  • the source and drain ion implantation is shown with N+ ions 19 being applied using the process of Large-Angle-Implant (LAI) between about 15 and 45 degrees to generate an off-set in Source/Drain regions 22, 25 in the substrate 10 of the EPROM device.
  • LAI Large-Angle-Implant
  • N+ ions are implanted into the source region 22 forming N+ region 29 and the forming the N+ lower region 28 below region 24 of drain 25. Region 28 is offset from the gate 26 by the LAI angle forming the N+ region 28 below the N- region 24.
  • the chemical species of the dopant implanted is arsenic (As) with a dose within the range of between about 1 ⁇ 10 15 cm -2 and about 5 ⁇ 10 15 cm -2 , an energy of within the range of between about 50 keV and about 100 keV in a type of implanter tool performing a high current, large-angle-implantation process.
  • As arsenic
  • FIG. 5 shows a schematic diagram of the dimensions of the profile of an EPROM memory transistor.
  • the height of the gate 26.structure is "H.”
  • a distance “L” extends from the periphery of the spacer 20 to the source region 25.
  • a line drawn from from the inner border of the source region 25 to the nearest edge of the top edge of spacer 20 forms a line at the angle ⁇ , which is the angle at which the arsenic (As) N+ ions are implanted.
  • is the angle at which the arsenic (As) N+ ions are implanted.
  • the desired value of L is about 2000 ⁇ which determines the desired result.
  • the wafer and wafer holder be retained in fixed angular position without rotation during the LAI process.
  • the interpoly dielectric layer 16 is protected by the polysilicon 2 upper conductor layer 18 and the sidewalls 20 during the LAI.
  • FIGS. 6 and 7 show an alternative method to the process of FIGS. 1-4 wherein the spacer is absent during large angle ion implantation as illustrated in FIG. 6.
  • the spacer is formed later as shown in FIG. 7.
  • FIG. 6 takes the product of the process illustrated in FIG. 2 and performs the Large Angle ion implantation of N+ ions 19.
  • the source and drain ion implantation is shown with N+ ions 19 being applied as above using the process of Large-Angle-Implant (LAI) between about 15 and 45 degrees to generate an off-set in Source/Drain regions 22, 25 in the substrate 10 of the EPROM device.
  • LAI Large-Angle-Implant
  • Next N+ ions are implanted into the source region 22 and the drain region 25. Drain region 25 is offset from the gate 26 by the LAI angle.
  • First and second sidewall dielectric spacers 20 are Juxtaposed adjacent to the first edge and the second opposing edge, respectively of the gate 26 of EPROM cell 8.

Landscapes

  • Engineering & Computer Science (AREA)
  • Microelectronics & Electronic Packaging (AREA)
  • Power Engineering (AREA)
  • Physics & Mathematics (AREA)
  • Ceramic Engineering (AREA)
  • Condensed Matter Physics & Semiconductors (AREA)
  • General Physics & Mathematics (AREA)
  • Computer Hardware Design (AREA)
  • Manufacturing & Machinery (AREA)
  • Non-Volatile Memory (AREA)
  • Semiconductor Memories (AREA)

Abstract

An EPROM memory cell and its fabrication are described. The semiconductor substrate is a first conductivity type. The process begins by forming a conductive gate overlying the substrate, but electrically insulated therefrom by a layer of a first dielectric material. The gate includes a first conductive material, a second layer of dielectric material, and a second conductive layer. A sidewall dielectric spacer is formed adjacent to an edge of the gate. Ions are implanted into the substrate of a species of an opposite conductivity type, at a substantial acute angle relative to a vertical angle with respect to the substrate, with the spacer protecting the substrate from ion implantation adjacent to the gate. Alternatively, the sidewall can be formed subsequent to the second deposition of doping ions at an acute angle.

Description

This is a division of U.S. application Ser. No. 08/100,305 filed Aug. 2, 1993 and now U.S. Pat. No. 5,432,106.
BACKGROUND OF THE INVENTION
1. Field of the Invention
This invention relates to semiconductors and more particularly to MOSFET memory devices.
2. Description of Related Art
Currently a method of making a source-side injection EPROM/Flash EPROM cell is to use a one side spacer (oxide or polysilicon) which needs a critical masking step to etch one side of a spacer away.
There are several known ways of making asymmetric EPROM or flash memory structures which require critical alignment masking steps with all the known problems attendant therewith such as D. Liu, et al, "Optimization of a Source-Side-Injection FAMOS cell for Flash EPROM Applications" IEDM 91 315-318, IEEE (1991).
There is a technology called large tilted angle ion implantation which allows ion implantation to be preformed at angles other than the vertical, that is 0°. This technique has been used to make various MOSFET LDD integrated circuit devices. The U.S. Pat. Nos. 4,771,012 to Yabu et al; 5,073,514 to Ito et al; 5,158,901 to Koss et al and 5,147,811 of E. Sakagami all show the sue of tilted angle ion implantation to make integrated circuit devices. U.S. Pat. No. 5,147,811 describes the formation of a P region under a gate using LATID and then a vertical ion implantation to form the N+ S/D regions. The publication "1/4 μm LATID (LArge-Tilted-angle Implanted Drain) TECHNOLOGY" by T. Hori, published in IEDM 89 pages 777/780 and "Graded-Junction Gage/N- Overlapped LDD MOSFET Structures for High Hot-Carrier Reliability" by U. Okumura et al published in the IEEE Transactions on Electron Devices, Vol. 38, No. 12, December 1991 (pages 2647-2656) show further use of tilted angle ion implantation. These references all use single tilted angle ion implantation to improved device performance.
U.S. Pat. No. 5,073,513 of Ito et al discloses the formation of an LDD MOSFET using LATID to form the N- and then uses vertical ion implantation to form the N+ region.
An object of this invention is a process which avoids any critical masking steps needed to fabricate an asymmetric, non-volatile memory cell.
In accordance with this invention a semiconductor is formed using a Large-Angle-Implant (LAI) process to generate an off-set region for formation of an asymmetric source/drain region that can enhance the programmability by using the characteristics of source-sided injection in programming operations.
SUMMARY OF THE INVENTION
An EPROM memory cell on a semiconductor substrate doped with a dopant of a first conductivity type and a method of forming the cell, comprises the steps of:
a) forming a first layer of dielectric material on the substrate,
b) forming a conductive gate overlying the dielectric material,
c) the gate being formed by the steps of
1) depositing a first conductive material on the first dielectric material,
2) forming a second layer of dielectric material on the first conductive material, and
3) depositing a second conductive layer on the second layer of dielectric material,
the conductive gate being electrically insulated from the substrate by the first layer of dielectric material, and
d) performing an angular ion implantation into the substrate of a dopant of an opposite conductivity type from the substrate, at a substantial acute angle relative to a vertical angle with respect to the substrate.
Preferably, the first conductive material comprises a floating gate. Preferably, the EPROM memory cell wherein the conductive layers consist essentially of doped polysilicon. Preferably, the acute angle is an angle selected between about 15 and 45 degrees. Preferably, the EPROM memory cell is held in fixed position rotationally during the ion implantation process. Preferably, the EPROM memory cell wherein sidewall dielectric spacers are formed adjacent to an edge of the gate prior to the angular ion implantation. Preferably, the EPROM memory cell wherein sidewall dielectric spacers are formed adjacent to an edge of the gate subsequent to the angular ion implantation.
BRIEF DESCRIPTION OF THE DRAWINGS
The foregoing and other aspects and advantages of this invention are explained and described below with reference to the accompanying drawings, in which:
FIG. 1 shows a sectional view of an EPROM cell.
FIG. 2 shows the cell of FIG. 1 after a first an ion implantation has been performed with ions directed at a substantially normal (perpendicular) angle to the surface of the substrate forming the first regions of the source and the drain.
FIG. 3 shows the product of FIG. 2 after dielectric spacers have been formed adjacent to the gate.
FIG. 4 shows the product of FIG. 3 after the second source and drain ion implantation is made using the process of Large-Angle-Implant (LAI.)
FIG. 5 shows a schematic diagram of the dimensions of the profile of an EPROM memory transistor.
FIGS. 6 and 7 show an alternative method to the process of FIGS. 1-4 wherein the spacer is absent during large angle ion implantation as illustrated in FIG. 6. FIG. 6 shows the product of the process illustrated in FIG. 2 and shows the Large Angle ion implantation of N+ ions prior to formation of the spacers. In FIG. 7 spacers have been formed. First and second sidewall dielectric spacers are Juxtaposed adjacent to the first edge and the second opposing edge, respectively of the gate of the EPROM cell.
DESCRIPTION OF THE PREFERRED EMBODIMENT
FIG. 1 shows a sectional view of an EPROM cell 8. Cell 8 includes a semiconductor substrate 10 composed of silicon lightly doped with boron P- sub or P- well. A thin layer of gate oxide 12 is deposited upon the substrate 10. The oxide has a thickness of between about 100 Å and about 300 Å. The oxide is deposited by the process of thermal oxidation at a temperature of about 800° C. to about 900° C. in a furnace.
Next, a gate 26 composed of layers including lower conductor layer 14 which serves as a floating gate, dielectric layer 16 and upper conductor layer 18 which serves as a control gate is formed by a series of steps. Lower conductor layer 14 which forms the lower portion of the gate 26 of EPROM cell 8 composed of polysilicon 1 (poly 1) is deposited having a thickness of about 1500 Å on top of gate oxide layer 12. Lower conductor layer 14 comprises a heavily doped layer of polysilicon formed preferably by thermal decomposition of silane (SiH4) in a reactor at a temperature between about 580° C. and about 650° C. at between about 0.2 and about 1.0 Torr using 100% silane or a diluted mixture of between about 20% and about 30% silane in nitrogen at about the same pressure, as described in Sze, VLSI Technology, McGraw Hill Book Company pp. 238-239 (1988).
Next an interconductor dielectric layer 16 composed preferably of oxide-nitride-oxide (ONO) or another suitable interpoly dielectric or oxide is deposited. The lower oxide is formed by thermal oxidation of about 150 Å at a temperature of from about 900° C. and about 1000° C. The nitride layer is deposited in a thickness of about 150 Å at a temperature of between about 700° C. and about 800° C. The top oxide is formed by thermal oxidation between about 20 Å and about 50 Å at a temperature of between about 900° C. and about 1000° C. employing wet oxidation for ten minutes.
An upper conductor layer 18 of polysilicon 2 (poly 2) or polycide, having a thickness of about 4000 Å, forms the upper portion of EPROM cell 8. The upper conductor layer 18 is formed on top of dielectric layer 16. Upper conductor layer 18 can comprise a heavily doped layer of polysilicon formed by thermal reduction of SiH4 in the same way as polysilicon 1 lower conductor layer 14. Polycide is commonly used for the polysilicon 2 (word line.)
In FIG. 2, an ion implantation is performed with ions directed at a substantially normal (perpendicular) angle to the surface of the substrate 10. The implantation forms (near the surface of the substrate 10) the regions 22 and 24 doped N-. Eventually N- is used only for the source side, not major source/drain regions. The N+ ions 17 are applied with the following parameters: chemical species of the dopant implanted is arsenic (As) or phosphorous (P) with a dose within the range of between about 1013 cm-2 and about 1014 cm-2, an energy within the range of about between about 50 keV and about 100 kev in a conventional type of tool, and the implantation is applied at an angle substantially normal to the surface of the substrate 10, and in any event is not applied at a large angle.
In FIG. 3 spacers 20 have been formed. First and second sidewall dielectric spacers 20 are juxtaposed adjacent to the first edge and the second opposing edge, respectively of the EPROM cell 8. The spacers 20 are formed by CVD deposition of SiO2. The SiO2 is deposited in a reactor to a thickness within the range of between about 2000 Å and about 3000 Å by CVD (chemical vapor deposition) from gases selected from the group consisting of a reactant gas selected from the group consisting of SiH4, O2 and N2 with the carrier gas comprising N2. Alternatively, please refer to Sze "VLSI Technology McGraw Hill Book Company (1988) page 235 for deposition processes for silicon dioxide.
In FIG. 4, the source and drain ion implantation is shown with N+ ions 19 being applied using the process of Large-Angle-Implant (LAI) between about 15 and 45 degrees to generate an off-set in Source/ Drain regions 22, 25 in the substrate 10 of the EPROM device. During the process of FIG. 4 N+ ions are implanted into the source region 22 forming N+ region 29 and the forming the N+ lower region 28 below region 24 of drain 25. Region 28 is offset from the gate 26 by the LAI angle forming the N+ region 28 below the N- region 24. The chemical species of the dopant implanted is arsenic (As) with a dose within the range of between about 1×1015 cm-2 and about 5×1015 cm-2, an energy of within the range of between about 50 keV and about 100 keV in a type of implanter tool performing a high current, large-angle-implantation process.
FIG. 5 shows a schematic diagram of the dimensions of the profile of an EPROM memory transistor. The height of the gate 26.structure is "H." A distance "L" extends from the periphery of the spacer 20 to the source region 25. A line drawn from from the inner border of the source region 25 to the nearest edge of the top edge of spacer 20 forms a line at the angle Θ, which is the angle at which the arsenic (As) N+ ions are implanted. The relationship between the parameters defined above is stated by equation (1).
L=H×tan θ
L≈0.2 μm                                        (1)
In the practical application illustrated by FIGS. 1-4, an example of thicknesses of the layers of the gate 26 are as follows:
______________________________________
polysilicon 2    (layer 18)
                           2000 Å
ONO              (layer 16)
                            500 Å
polysilicon 1    (layer 14)
                           2000 Å
                 TOTALS    4500 Å
______________________________________
Applying the above thickness of 4500 Å which serves as the height H in equation 1 and assuming that L is to be about 2000 Å, and choosing tan Θ=0.445, to balance the equation (1) as below
L=H×tan θ=4500 Å×0.445=2002 Å    (2)
we find that angle θ=24° giving tan θ=0.445.
Thus in this example, the desired value of L is about 2000 Å which determines the desired result. One can adjust H and/or θ to get other desired values of L.
Manifestly to achieve the desired result it is required that the wafer and wafer holder be retained in fixed angular position without rotation during the LAI process. The interpoly dielectric layer 16 is protected by the polysilicon 2 upper conductor layer 18 and the sidewalls 20 during the LAI.
FIGS. 6 and 7 show an alternative method to the process of FIGS. 1-4 wherein the spacer is absent during large angle ion implantation as illustrated in FIG. 6. The spacer is formed later as shown in FIG. 7.
FIG. 6 takes the product of the process illustrated in FIG. 2 and performs the Large Angle ion implantation of N+ ions 19. The source and drain ion implantation is shown with N+ ions 19 being applied as above using the process of Large-Angle-Implant (LAI) between about 15 and 45 degrees to generate an off-set in Source/ Drain regions 22, 25 in the substrate 10 of the EPROM device. Next N+ ions are implanted into the source region 22 and the drain region 25. Drain region 25 is offset from the gate 26 by the LAI angle.
In FIG. 7 spacers 20 have been formed. First and second sidewall dielectric spacers 20 are Juxtaposed adjacent to the first edge and the second opposing edge, respectively of the gate 26 of EPROM cell 8.
While this invention has been described in terms of the above specific embodiment(s), those skilled in the art will recognize that the invention can be practiced with modifications within the spirit and scope of the appended claims, i.e. that changes can be made in form and detail, without departing from the spirit and scope of the invention. Accordingly all such changes come within the purview of the present invention and the invention encompasses the subject matter of the claims which follow.

Claims (1)

Having thus described the invention, what is claimed as new and desirable to be secured by Letters Patent is as follows:
1. An EPROM memory cell on a semiconductor substrate doped with a dopant of a first conductivity type, comprising:
a) a first layer of dielectric material on said substrate,
b) a conductive gate overlying said dielectric material,
c) said gate being formed of
1) a floating gate comprising a first conductive material formed on said first dielectric material,
2) a second layer of dielectric material formed on said first conductive material, and
3) a second conductive layer on said second layer of dielectric material, said conductive gate being electrically insulated from said substrate by said first layer of dielectric material, and
4) a first ion implanted region in said substrate formed by ions directed at an angle substantially normal to the surface of said substrate,
(5) sidewall dielectric spacers adjacent to an edge of said gate,
d) an angular ion implanted region in said substrate implanted with a dopant of an opposite conductivity type from said substrate, at a substantial acute angle relative to a vertical axis with respect to said substrate, an N+ source region and a drain region, with said N+ source region spaced from said spacer by a distance L where the height of said gate is H, a distance L extends from the periphery of said spacer towards a source region and a line drawn from the inner border of said source region to nearest edge of the top edge of said spacer forms an angle Θ which is said substantial acute angle in accordance with the equation:
L=H×tan Θ,
an EPROM memory cell wherein said conductive layers consist essentially of doped polysilicon and said first implantation of dopant implanted is a dopant selected from the group of dopants consisting of arsenic (As) and phosphorous (P) with a dose within the range of between about 1013 cm-2 and about 1014 cm-2, implanted at an energy within the range of about between about 50 keV and about 100 keV, and the implantation was applied at an angle substantially normal to the surface of the substrate,
whereby large-angle-implant regions are off-set providing an asymmetric source/drain region that can enhance programmability by using the characteristics of source sided injection in programming operations.
US08/445,943 1993-08-02 1995-05-22 Asymmetric non-volatile memory cell Expired - Fee Related US5504358A (en)

Priority Applications (1)

Application Number Priority Date Filing Date Title
US08/445,943 US5504358A (en) 1993-08-02 1995-05-22 Asymmetric non-volatile memory cell

Applications Claiming Priority (2)

Application Number Priority Date Filing Date Title
US08/100,305 US5432106A (en) 1993-08-02 1993-08-02 Manufacture of an asymmetric non-volatile memory cell
US08/445,943 US5504358A (en) 1993-08-02 1995-05-22 Asymmetric non-volatile memory cell

Related Parent Applications (1)

Application Number Title Priority Date Filing Date
US08/100,305 Division US5432106A (en) 1993-08-02 1993-08-02 Manufacture of an asymmetric non-volatile memory cell

Publications (1)

Publication Number Publication Date
US5504358A true US5504358A (en) 1996-04-02

Family

ID=22279114

Family Applications (2)

Application Number Title Priority Date Filing Date
US08/100,305 Expired - Fee Related US5432106A (en) 1993-08-02 1993-08-02 Manufacture of an asymmetric non-volatile memory cell
US08/445,943 Expired - Fee Related US5504358A (en) 1993-08-02 1995-05-22 Asymmetric non-volatile memory cell

Family Applications Before (1)

Application Number Title Priority Date Filing Date
US08/100,305 Expired - Fee Related US5432106A (en) 1993-08-02 1993-08-02 Manufacture of an asymmetric non-volatile memory cell

Country Status (1)

Country Link
US (2) US5432106A (en)

Cited By (5)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5569946A (en) * 1994-09-12 1996-10-29 United Microelectronics Corporation Flash memory cell with self-aligned tunnel dielectric area above LDD structure
US5912487A (en) * 1994-11-23 1999-06-15 United Microelectronics Corp. Split gate flash EEPROM memory cell structure
US6188101B1 (en) * 1998-01-14 2001-02-13 Advanced Micro Devices, Inc. Flash EPROM cell with reduced short channel effect and method for providing same
US6489223B1 (en) 2001-07-03 2002-12-03 International Business Machines Corporation Angled implant process
US20090267146A1 (en) * 2008-04-24 2009-10-29 James Pan Structure and method for semiconductor power devices

Families Citing this family (28)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5625212A (en) * 1992-03-23 1997-04-29 Matsushita Electric Industrial Co., Ltd. Semiconductor memory device and method of manufacturing the same
US5568418A (en) * 1992-09-30 1996-10-22 Sgs-Thomson Microelectronics S.R.L. Non-volatile memory in an integrated circuit
US5624859A (en) * 1995-06-07 1997-04-29 Advanced Micro Devices, Inc. Method for providing device isolation and off-state leakage current for a semiconductor device
US5949117A (en) * 1995-12-26 1999-09-07 Micron Technology, Inc. Highly efficient transistor for fast programming of flash memories
KR970052183A (en) * 1995-12-30 1997-07-29 김주용 Ion implanter with adjustable ion beam angle
US6020232A (en) * 1996-12-03 2000-02-01 Advanced Micro Devices, Inc. Process of fabricating transistors having source and drain regions laterally displaced from the transistors gate
US5900666A (en) * 1996-12-03 1999-05-04 Advanced Micro Devices, Inc. Ultra-short transistor fabrication scheme for enhanced reliability
US5898202A (en) * 1996-12-03 1999-04-27 Advanced Micro Devices, Inc. Selective spacer formation for optimized silicon area reduction
US5926714A (en) 1996-12-03 1999-07-20 Advanced Micro Devices, Inc. Detached drain MOSFET
TW317653B (en) * 1996-12-27 1997-10-11 United Microelectronics Corp Manufacturing method of memory cell of flash memory
US5770485A (en) * 1997-03-04 1998-06-23 Advanced Micro Devices, Inc. MOSFET device with an amorphized source and fabrication method thereof
TW400641B (en) * 1997-03-13 2000-08-01 United Microelectronics Corp The manufacture method of flash memory unit
US6133101A (en) * 1998-04-09 2000-10-17 Texas Instruments - Acer Incorporated Low mask count process to fabricate mask read only memory devices
US6124610A (en) 1998-06-26 2000-09-26 Advanced Micro Devices, Inc. Isotropically etching sidewall spacers to be used for both an NMOS source/drain implant and a PMOS LDD implant
US6346441B1 (en) * 1999-03-19 2002-02-12 United Microelectronics Corp. Method of fabricating flash memory cell using two tilt implantation steps
US6153534A (en) * 1999-07-27 2000-11-28 Advanced Micro Devices, Inc. Method for fabricating a dual material gate of a short channel field effect transistor
DE10029287A1 (en) * 2000-06-14 2002-01-03 Infineon Technologies Ag Method for producing a field effect transistor with a floating gate
CN1309085C (en) * 2002-05-21 2007-04-04 旺宏电子股份有限公司 Structure of hood curtain type read-only storage
US20040087094A1 (en) * 2002-10-30 2004-05-06 Advanced Micro Devices, Inc. Semiconductor component and method of manufacture
US7208383B1 (en) 2002-10-30 2007-04-24 Advanced Micro Devices, Inc. Method of manufacturing a semiconductor component
US6833307B1 (en) 2002-10-30 2004-12-21 Advanced Micro Devices, Inc. Method for manufacturing a semiconductor component having an early halo implant
US7294882B2 (en) * 2004-09-28 2007-11-13 Sandisk Corporation Non-volatile memory with asymmetrical doping profile
US7977186B2 (en) * 2006-09-28 2011-07-12 Sandisk Corporation Providing local boosting control implant for non-volatile memory
US7705387B2 (en) * 2006-09-28 2010-04-27 Sandisk Corporation Non-volatile memory with local boosting control implant
CN102024703B (en) * 2009-09-17 2012-07-25 中芯国际集成电路制造(上海)有限公司 Doping method
US20150021689A1 (en) * 2013-07-18 2015-01-22 International Business Machines Corporation Asymmetrical replacement metal gate field effect transistor
US9064901B1 (en) * 2013-12-23 2015-06-23 International Business Machines Corporation Fin density control of multigate devices through sidewall image transfer processes
US9496270B2 (en) * 2014-05-30 2016-11-15 Qualcomm Incorporated High density single-transistor antifuse memory cell

Citations (4)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4771012A (en) * 1986-06-13 1988-09-13 Matsushita Electric Industrial Co., Ltd. Method of making symmetrically controlled implanted regions using rotational angle of the substrate
US5073514A (en) * 1989-07-18 1991-12-17 Sony Corporation Method of manufacturing mis semiconductor device
US5147811A (en) * 1990-03-13 1992-09-15 Kabushiki Kaisha Toshiba Method of manufacturing semiconductor device by controlling the profile of the density of p-type impurities in the source/drain regions
US5158901A (en) * 1991-09-30 1992-10-27 Motorola, Inc. Field effect transistor having control and current electrodes positioned at a planar elevated surface and method of formation

Family Cites Families (5)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JPS59144175A (en) * 1983-02-07 1984-08-18 Mitsubishi Electric Corp Manufacture of field effect transistor
JPH03175641A (en) * 1989-12-04 1991-07-30 Seiko Instr Inc Manufacture of mos semiconductor device
JPH04171730A (en) * 1990-11-02 1992-06-18 Mitsubishi Electric Corp Semiconductor device
JPH04280422A (en) * 1991-03-08 1992-10-06 Kawasaki Steel Corp Manufacture of semiconductor device
JPH04330732A (en) * 1991-05-02 1992-11-18 Matsushita Electron Corp Semiconductor device and manufacture thereof

Patent Citations (4)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4771012A (en) * 1986-06-13 1988-09-13 Matsushita Electric Industrial Co., Ltd. Method of making symmetrically controlled implanted regions using rotational angle of the substrate
US5073514A (en) * 1989-07-18 1991-12-17 Sony Corporation Method of manufacturing mis semiconductor device
US5147811A (en) * 1990-03-13 1992-09-15 Kabushiki Kaisha Toshiba Method of manufacturing semiconductor device by controlling the profile of the density of p-type impurities in the source/drain regions
US5158901A (en) * 1991-09-30 1992-10-27 Motorola, Inc. Field effect transistor having control and current electrodes positioned at a planar elevated surface and method of formation

Non-Patent Citations (6)

* Cited by examiner, † Cited by third party
Title
"1/4μm LATID (LArge-Tilted-angle Implanted Drain) Technology" by T. Hori, published in IEDM '89, pp. 777-780.
"Graded-Junction Gate/N-Overlapped LDD MOSFET Structures for High Hot-Carrier Reliability" by U. Okumura et al. Pub. in IEEE Trans on Electron Devices vol. 38, No. 12, Dec. '91 pp. 2647-2656.
"Optimization of a Source-Side-Injection FAMOS Cell for Flash EPROM Applications" IEDM '91, pp. 315-318, IEEE (1991).
Graded Junction Gate/N Overlapped LDD MOSFET Structures for High Hot Carrier Reliability by U. Okumura et al. Pub. in IEEE Trans on Electron Devices vol. 38, No. 12, Dec. 91 pp. 2647 2656. *
m LATID (LArge Tilted angle Implanted Drain) Technology by T. Hori, published in IEDM 89, pp. 777 780. *
Optimization of a Source Side Injection FAMOS Cell for Flash EPROM Applications IEDM 91, pp. 315 318, IEEE (1991). *

Cited By (8)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5569946A (en) * 1994-09-12 1996-10-29 United Microelectronics Corporation Flash memory cell with self-aligned tunnel dielectric area above LDD structure
US5912487A (en) * 1994-11-23 1999-06-15 United Microelectronics Corp. Split gate flash EEPROM memory cell structure
US6188101B1 (en) * 1998-01-14 2001-02-13 Advanced Micro Devices, Inc. Flash EPROM cell with reduced short channel effect and method for providing same
US6489223B1 (en) 2001-07-03 2002-12-03 International Business Machines Corporation Angled implant process
US20090267146A1 (en) * 2008-04-24 2009-10-29 James Pan Structure and method for semiconductor power devices
US7910995B2 (en) * 2008-04-24 2011-03-22 Fairchild Semiconductor Corporation Structure and method for semiconductor power devices
US20110133275A1 (en) * 2008-04-24 2011-06-09 James Pan Structure and method for semiconductor power devices
US8541840B2 (en) 2008-04-24 2013-09-24 Fairchild Semiconductor Corporation Structure and method for semiconductor power devices

Also Published As

Publication number Publication date
US5432106A (en) 1995-07-11

Similar Documents

Publication Publication Date Title
US5504358A (en) Asymmetric non-volatile memory cell
US5483487A (en) Electrically programmable memory device with improved dual floating gates
US6074915A (en) Method of making embedded flash memory with salicide and sac structure
US5840607A (en) Method of forming undoped/in-situ doped/undoped polysilicon sandwich for floating gate application
US6750525B2 (en) Non-volatile memory device having a metal-oxide-nitride-oxide-semiconductor gate structure
US7160774B2 (en) Method of forming polysilicon layers in non-volatile memory
US6514830B1 (en) Method of manufacturing high voltage transistor with modified field implant mask
US5635749A (en) High performance field effect transistor with lai region
JPH04229654A (en) Method for manufacture of contactless floating gate memory array
US5918125A (en) Process for manufacturing a dual floating gate oxide flash memory cell
US6538292B2 (en) Twin bit cell flash memory device
US5514890A (en) Electrically erasable programmable memory device with improved erase and write operation
US7115949B2 (en) Method of forming a semiconductor device in a semiconductor layer and structure thereof
US20060145254A1 (en) Semiconductor devices including carrier accumulation layers and methods for fabricating the same
US6674133B2 (en) Twin bit cell flash memory device
US5744834A (en) Flash memory cell with tunnel oxide layer protected from thermal cycling
US7952133B2 (en) Flash memory and method for manufacturing the same
US5470772A (en) Silicidation method for contactless EPROM related devices
US6417046B1 (en) Modified nitride spacer for solving charge retention issue in floating gate memory cell
US5496747A (en) Split-gate process for non-volatile memory
US6800891B2 (en) Self-aligned source pocket for flash memory cells
US6759296B2 (en) Method of manufacturing a flash memory cell
US6800901B2 (en) Process for the selective formation of salicide on active areas of MOS devices
US6248627B1 (en) Method for protecting gate edges from charge gain/loss in semiconductor device
US6686276B2 (en) Semiconductor chip having both polycide and salicide gates and methods for making same

Legal Events

Date Code Title Description
FPAY Fee payment

Year of fee payment: 4

FEPP Fee payment procedure

Free format text: PAYOR NUMBER ASSIGNED (ORIGINAL EVENT CODE: ASPN); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY

REMI Maintenance fee reminder mailed
LAPS Lapse for failure to pay maintenance fees
FP Lapsed due to failure to pay maintenance fee

Effective date: 20040402

STCH Information on status: patent discontinuation

Free format text: PATENT EXPIRED DUE TO NONPAYMENT OF MAINTENANCE FEES UNDER 37 CFR 1.362