US4994691A - TTL-to-CML translator circuit - Google Patents
TTL-to-CML translator circuit Download PDFInfo
- Publication number
- US4994691A US4994691A US07/509,649 US50964990A US4994691A US 4994691 A US4994691 A US 4994691A US 50964990 A US50964990 A US 50964990A US 4994691 A US4994691 A US 4994691A
- Authority
- US
- United States
- Prior art keywords
- cml
- ttl
- transistor
- input
- schottky diode
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Expired - Lifetime
Links
Images
Classifications
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03K—PULSE TECHNIQUE
- H03K19/00—Logic circuits, i.e. having at least two inputs acting on one output; Inverting circuits
- H03K19/0175—Coupling arrangements; Interface arrangements
- H03K19/018—Coupling arrangements; Interface arrangements using bipolar transistors only
- H03K19/01806—Interface arrangements
- H03K19/01812—Interface arrangements with at least one differential stage
Definitions
- This invention relates generally to logic level translators and more particularly, it relates to a logic translator circuit for converting transistor-transistor-logic (TTL) level signals to current-mode-logic (CML) level signals which have a higher speed of operation, a reduction in power dissipation and immunity from ground bounce noise.
- TTL transistor-transistor-logic
- CML current-mode-logic
- TTL one logic type
- CML/ECL another logic type
- TTL logic circuits typically operate on logic signal levels below +0.8 volts and above +2.0 volts while CML logic circuits typically operate on different logic levels between -1.0 to -1.6 volts. While the precise levels utilized in the CML/ECL logic circuits differ among manufacturers, the voltage swing between the two CML logic levels is commonly less than the voltage swing between the two TTL logic levels. Further, the TTL circuit makes use of a positive power source voltage VCC (i.e., +5.0 volts) and a ground potential TGND). On the other hand, the CML circuit makes use of a negative power supply voltage VEE (i.e., -5.2 volts) and a ground potential CGND). Both ground potentials TGND and CGND are typically at zero volts.
- VCC positive power source voltage
- VEE negative power supply voltage
- Prior art translators use diodes and other semiconductor devices to obtain a fixed voltage drop to translate from one type of binary signal level to another type of binary signal level.
- these prior art translators suffer from the disadvantage in that they used a common ground which is shared by both the TTL input and CML output signals.
- the TTL input signals and the CML output signals would share the same bus line as a common ground.
- Such a logic level translator 10 of the prior art is shown in FIG. 1 and has been labeled "Prior Art.” This prior art translator can be found in "Analysis and Design of Digital Integrated Circuits" written by David A. Hodges and Horace G. Jackson, p. 296, published in 1983 by McGraw-Hill, Inc.
- any TTL currents flowing in the commonly shared ground bus (GND) will produce noise signals (referred to as ground bounce noise) in the CML output stage 14 of the translator.
- any variations in the positive power supply potential VCC used in the TTL input stage 12 would be coupled to the CML output stage 14 of the translator.
- the input threshold of the TTL input stage depends directly on the value of the voltage V r at the base of the transistor Q5 and the value of the voltage V BB at the base of the transistor Q2.
- the use of a resistor R3 to perform a level shifting limits the transient current, thereby causing propagation delays which reduces the speed of operation of the translator.
- the first input transistor has its collector connected to a TTL ground potential via a first load resistor and its base connected to the other end of the translation chain.
- the second input transistor has its collector connected to the TTL ground potential via a second load resistor and its base connected to a reference potential.
- a first current source is connected between the common emitters of the first and second input transistors and a negative supply potential.
- a second current source is connected between the common emitters of the third and fourth input transistors and the negative supply potential.
- the collector of the third input transistor is connected to a first output terminal for providing a true CML logic level signal
- the collector of the fourth input transistor is connected to a second output terminal for providing a complementary CML logic level signal.
- FIG. 1 is a detailed schematic diagram of a TTL-to-CML logic translator circuit of the prior art.
- FIG. 2 is a detailed schematic diagram of a TTL-to-CML translator circuit, constructed in accordance with the principles of the present invention.
- FIG. 1 a schematic circuit diagram of a conventional prior art TTL-to-CML translator device 10 which is used for converting TTL logic level signals to CML-compatible logic level signals.
- the translator device 10 is comprised of a TTL input stage 12, a level shifter 13, a CML output stage 14 and a reference voltage generator circuit 16.
- the TTL input stage 12 consists of diodes D1, D2, D8, D9; resistors R1, R2; and a transistor Q1.
- the input stage 12 is coupled between a positive power supply potential VCC (+5.0 volts) and a ground potential GND on a ground bus line 18.
- the input stage receives TTL-level data input signals V in1 and V in2 respectively on its nodes A and B.
- the level shifter 13 is formed of diodes D3-D5; resistors R3, R4, R5; and transistors Q2, Q3.
- the CML/ECL output stage 14 includes an output differential pair formed of transistors Q4, Q5; a current source formed of a transistor Q6 and a resistor R6; load resistors R7, R8; and emitter follower transistors Q9, Q10.
- the output stage is coupled between a negative power supply potential VEE (-5.2 volts) and the same ground potential GND on the common bus line 18.
- VEE negative power supply potential
- a CML-level output voltage V out1 representing the AND logic of the two input signals V in1 and V in2 appears at collector of the transistor Q5.
- a corresponding ECL-level output voltage V out2 appears at the emitter of the transistor Q1O.
- a CML-level output signal V out3 representing the NAND logic of the two input signals at V in1 and V in2 , appear at the collector of the transistor Q4.
- a corresponding ECL-level output signal V out4 appears at the emitter of the transistor Q9.
- the reference voltage generator circuit 16 includes diodes D6, D7; resistors R9-Rl3; and transistors Q7, Q8.
- a first reference voltage V R is provided at the junction of the emitter of the transistor Q7 and the base of the transistor Q5.
- a second reference voltage V CS is provided at a junction of the emitter of the transistor Q8 and the base of the transistor Q6.
- a third reference voltage V BB is provided at the junction of the anode of the diode D6 and the bases of the transistors Q2 and Q8.
- FIG. 2 of the drawings there is shown a schematic circuit diagram of a TTL-to-CML translator device 110 which is constructed in accordance with the principles of the present invention.
- the translator device 110 is comprised of a TTL input stage 20, a translator chain 22, a first CML differential pair 24, a level shifter 26, and a second CML differential pair 28.
- the translator device 110 further includes a plurality of constant current sources 30-40.
- a TTL level signal applied to input terminal Din is converted or translated into a CML level signal at output terminals D1 and D1B. It will be noted that the TTL ground GTTL and the CML ground GCML are isolated by the level shifter 26.
- this isolation between the TTL ground and the CML ground coupled with the use of the second CML differential pair 28 serves to greatly reduce any noise that appears on the TTL ground bus GTTL from being transferred to the CML ground bus GCML.
- this translation device 110 is capable of producing relatively noise free CML-compatible output signals at the output terminals D1 and D1B.
- the translation chain 22 is formed of a diodeconnected transistor Q409 and Schottky diodes D401, D404, and D405.
- the emitter of the transistor Q401 is connected to the base-to-collector terminal of the transistor Q409.
- the emitter of the transistor Q409 is tied to the anode of the diode D401.
- the cathode of the diode D401 is tied to the anode of the diode D404.
- the cathode of the diode D404 is joined to the anode of the diode D405.
- the cathode of the diode D405 is joined to the base of an input transistor Q405 in the first differential pair 24 and to the current source 30.
- the first CML or translator differential pair 24 includes the first input transistor Q405 and a second input or reference transistor Q406, and load resistors R403, R404.
- the input transistor Q405 has its collector connected to one end of the load resistor R403, and the second input transistor Q406 has its collector connected to one end of the load resistor R404.
- the other ends of the resistors R403 and R404 are connected to a TTL ground bus line GTTL which is typically at zero volts.
- the emitters of the input transistors Q405 and Q406 are connected together and to the current source 32.
- the current source 32 is formed of a transistor Q412 and a resistor R406.
- the transistor Q412 has its collector connected to the common emitters of the input transistors Q405 and Q406, its base connected to the reference voltage VCS, and its emitter connected to one end of the resistor R406. The other end of the resistor R406 is connected to the negative power supply potential VEE.
- a reference generator formed by a pair of seriesconnected Schottky diodes D406 and D409 is interconnected between the TTL ground bus line GTTL and the base of the second input transistor Q406.
- the anode of the diode Q409 is connected to the bus line GTTL
- the cathode of the diode D406 is connected to the base of the transistor Q406.
- the diodes D406 and D409 are selected so that their operating characteristics are substantially identical to the diodes D404 and D405.
- the cathode of the diode D406 is also connected to the current source 34.
- the current source 34 is identical to the current source 30 so as to eliminate matching errors and is formed of a transistor Q413 and a resistor R407.
- the transistor Q413 has its collector connected to the base of the transistor Q406, its base connected to the reference voltage VCS, and its emitter connected to one end of the resistor R407. The other end of the resistor R407 is connected to the negative power supply potential VEE.
- a reference voltage V REF will be developed at the base (node A) of the second input transistor Q406 which is approximately 1.0 volts below the bus line GTTL or -1.0 volts. Thus, this will also be the trip voltage on the base (node C) of the first input transistor Q405. Further, the voltage at the node B will be at zero volts or virtual ground since the voltage V B is two Schottky diode drops above the voltage V C at the base of the transistor Q405 and is given by: ##EQU1##
- threshold voltage V TH at the input terminal Din is referenced to the TTL ground bus line GTTL and is calculated to be equal to 2V BE as follows: ##EQU2## Since there is no resistor in the translation chain 22, such as the resistor R3 in the prior art of FIG. 1, there is achieved a higher speed of operation. This higher speed is obtained by eliminating of this resistor R3 which will allow the current in the translation chain 22 not to be limited, and all of this current will be available to charge/discharge the capacitance at the base of the input transistor Q405. Moreover, this serves to reduce the amount of power dissipation.
- the level shifter 26 consists of a first emitter follower transistor Q417, a first emitter resistor R412, a second emitter follower transistor Q418, and a second emitter resistor R411.
- the transistor Q417 has its collector connected to the TTL ground bus line GTTL, its base connected to the collector of the transistor Q406 and its emitter connected to one end of the resistor R412.
- the other end of the resistor R412 is connected to the current source 36.
- the current source 36 is formed of a transistor Q414 and a resistor R408.
- the transistor Q414 has its collector connected to the other end of the resistor R412, its base connected to the reference voltage VCS, its emitter connected to one end of the resistor R408.
- the other end of the resistor R408 is connected to the negative power supply potential VEE.
- the transistor Q418 has its collector connected to the TTL ground bus line GTTL, its base connected to the collector of the transistor Q405, and its emitter connected to one end of the resistor R411.
- the other end of the resistor R411 is connected to the current source 38.
- the current source 38 is formed of a transistor Q415 and a resistor R409.
- the transistor Q415 has its collector connected to the other end of the resistor R411, its base connected to the reference voltage VCS, and its emitter connected to one end of the resistor R409.
- the other end of the resistor R409 is connected to the negative power supply potential VEE.
- the transistor Q417 and the resistor R412 acts as buffer and level shifts the voltage at the collector (node E) of the transistor Q406 to a new voltage V 1 at node K.
- This voltage V 1 is applied to the base of the input transistor Q420 in the second CML differential pair 28.
- the transistor Q418 and the resistor R411 serves as a buffer and level shifts the voltage at the collector (node F) of the transistor Q405 to a new voltage V 2 at node J.
- the voltage V 2 is applied to the base of the transistor Q419 in the second CML differential pair.
- the common-mode voltage of voltages V 1 and V 2 (their center value) is centered between its maximum allowable range which is dictated by the saturation of the switching transistors Q419, Q420 or the current source transistor Q416. This scheme will allow for the maximum change in the common-mode voltage of V 1 and V 2 (which is really simply the difference between the ground potentials GTTL and GCML).
- the ground bounce noise occurring on the TTL ground bus line GTTL is added to both the voltages V 1 and V 2 .
- the second CML differential pair 28 which responds to the difference between the values of the voltages V 1 and V 2 , and separating the ground potentials GTTL and GCML, the effect of the ground bounce noise have been eliminated from the CML ground bus line GCML and the output terminals D1 and D1B.
- the second CML or output differential pair 28 is comprised of input transistors Q419 and Q420 and load resistors R413 and R414.
- the input transistor Q419 has its collector connected to one end of the resistor R4l3 and to the output terminal D1 for providing a true CML-compatible signal.
- the input transistor Q420 has its collector connected to one end of the resistor R414 and to the output terminal D1B for providing a complementary CML-compatible signal.
- the other ends of the resistors R413 and R414 are connected to the CML ground bus line GCML.
- the emitters of the transistors Q419 and Q420 are connected together and to the current source 40.
- the current source 40 is formed of a transistor Q416 and a resistor R410.
- the transistor Q416 has its collector connected to the common emitters of the input transistors Q419 and Q420, its base connected to the reference voltage VCS, and its emitter connected to one end of the resistor R410. The other end of the resistor R410 is connected to the negative power supply potential VEE.
- the translator device 110 further includes an input clamp circuit 42 formed of a pair of Schottky diodes D402, D403 and a pair of diode-connected transistors Q404, Q410, and a resistor R402.
- the clamp circuit 42 serves to limit the upper boundary on the voltage at the base of the input transistor Q401 or node D from rising above 2V SH +2V BE . Consequently, the voltages at the corresponding nodes D, B and H can only go positive by one Schottky voltage drop V SH relative to their threshold values.
- a swing clamp 44 is formed of a clamping transistor Q402 and a clamping diode D408.
- the clamping transistor Q402 is provided to limit the voltage between the TTL ground bus line GTTL and the node B.
- the transistor Q402 has its base and collector connected to the TTL ground bus line GTTL and its emitter connected to the node B.
- the clamping diode D408 serves to limit the transient voltage at the Node H with respect to the TTL ground bus line GTTL.
- the anode of the diode D408 is connected to the node H, and the cathode of the diode D408 is connected to the TTL ground bus line GTTL.
- the travel at the nodes H and C will be definitely clamped to one Schottky diode drop V SH in the positive direction and one V BE drop in the negative direction from their threshold values. Therefore, since the swing at the node C is minimized, a higher speed of operation is achieved.
- the clamping diode D408 is only a transient clamp, and the clamp circuit 42 will act to limit the swing in the positive direction on a DC basis.
- the transistor Q405 Since the transistor Q405 is non-conductive, the voltage at node F will be zero volts, which will produce a higher-than threshold voltage at the node J. Further, since the voltage at the base (node J) of the transistor Q419 will be less negative than the voltage at the base (node K) of the transistor Q420, the transistor Q419 will be turned on and the transistor Q420 will be turned off. The voltage drop across the resistor R413 will provide a voltage of approximately -0.350 volts at the collector of the transistor Q419 or the output terminal D1 which represents a binary zero for the true CML-compatible signal. The output terminal D1B has the complement of the voltage at the terminal D1 and is at a voltage of zero volts or a binary one for the complementary CML-compatible signal.
- the base and emitter voltages of transistor Q401 will rise above their threshold values.
- the voltage at the base (node C) of the transistor Q405 will be less negative than the reference voltage V REF at the base (node A) of the transistor Q406. Therefore, the transistor Q405 will be rendered conductive and the transistor Q406 will be non-conductive.
- the voltage drop across the resistor R403 provides a voltage drop of approximately -0.350 volts at node F which decreases the base and emitter voltages of the transistor Q418 below their threshold values.
- the transistor Q406 Since the transistor Q406 is non-conductive, the voltage at the node E will be zero volts, which increases the base and emitter voltages of the transistor Q417 above their threshold values. Further, since the voltage at the base (node K) of the transistor Q420 will be less negative than the voltage at the base (node J) of the transistor Q419, the transistor Q420 will be on and the transistor Q419 will be off.
- the voltage drop across the resistor R414 provides a voltage of approximately -0.350 volts at the collector of the transistor Q420 or the output terminal D1B, which represents a binary zero for the complementary CML-compatible signal.
- the output terminal D1 has the complement of the voltage at the terminal D1B and is at a voltage of zero volts or a binary one for the true CML-compatible signal.
- the present invention provides an improved logic translator circuit for converting TTL logic level signals to CML logic level signals which includes a TTL input stage, a translation chain, a first CML differential pair, a level shifter, and a second CML differential pair.
- the level shifter serves to isolate electrically a TTL ground potential and a CML ground potential in order to produce relatively noise free CML-compatible output signals at the output terminals.
- the translator circuit of the present invention has a higher speed of operation and a reduction in power dissipation.
Landscapes
- Engineering & Computer Science (AREA)
- Computer Hardware Design (AREA)
- Physics & Mathematics (AREA)
- Computing Systems (AREA)
- General Engineering & Computer Science (AREA)
- Mathematical Physics (AREA)
- Logic Circuits (AREA)
Abstract
Description
Claims (20)
Priority Applications (3)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US07/509,649 US4994691A (en) | 1990-04-16 | 1990-04-16 | TTL-to-CML translator circuit |
EP19910303252 EP0453191A3 (en) | 1990-04-16 | 1991-04-12 | Logic translator circuit |
JP3083947A JPH04227322A (en) | 1990-04-16 | 1991-04-16 | Logic conversion circuit |
Applications Claiming Priority (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US07/509,649 US4994691A (en) | 1990-04-16 | 1990-04-16 | TTL-to-CML translator circuit |
Publications (1)
Publication Number | Publication Date |
---|---|
US4994691A true US4994691A (en) | 1991-02-19 |
Family
ID=24027542
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US07/509,649 Expired - Lifetime US4994691A (en) | 1990-04-16 | 1990-04-16 | TTL-to-CML translator circuit |
Country Status (3)
Country | Link |
---|---|
US (1) | US4994691A (en) |
EP (1) | EP0453191A3 (en) |
JP (1) | JPH04227322A (en) |
Cited By (9)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US5075574A (en) * | 1989-07-26 | 1991-12-24 | International Business Machines Corporation | Differential cascode current switch (dccs) logic circuit family with input diodes |
US5105106A (en) * | 1989-09-11 | 1992-04-14 | Siemens Aktiengesellschaft | Circuit configuration for converting TTL-level signals into CML or ECL-level signals |
US5140196A (en) * | 1991-04-15 | 1992-08-18 | Motorola, Inc. | Variable level translator |
US5317214A (en) * | 1993-03-09 | 1994-05-31 | Raytheon Company | Interface circuit having differential signal common mode shifting means |
US5467043A (en) * | 1993-02-01 | 1995-11-14 | Nec Corporation | Signal level converting circuit for liquid crystal display device receiving analog color signal |
US5760615A (en) * | 1994-07-29 | 1998-06-02 | Sgs-Thomson Microelectronics, Inc. | Zero current enable circuit |
US5970255A (en) * | 1995-10-16 | 1999-10-19 | Altera Corporation | System for coupling programmable logic device to external circuitry which selects a logic standard and uses buffers to modify output and input signals accordingly |
US6714050B2 (en) | 1999-03-24 | 2004-03-30 | Altera Corporation | I/O cell configuration for multiple I/O standards |
US6836151B1 (en) | 1999-03-24 | 2004-12-28 | Altera Corporation | I/O cell configuration for multiple I/O standards |
Families Citing this family (3)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
DE19605248C1 (en) * | 1996-02-13 | 1997-07-31 | Siemens Ag | Driver circuit |
GB2341246A (en) | 1998-09-03 | 2000-03-08 | Ericsson Telefon Ab L M | Differential level shifting circuit |
US7180333B2 (en) | 2003-05-20 | 2007-02-20 | Avago Technologies General Ip (Singapore) Pte. Ltd. | Current mode logic driver that employs a level shifting mechanism |
Citations (5)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US4656370A (en) * | 1983-07-28 | 1987-04-07 | Kabushiki Kaisha Toshiba | Integrated circuit with divided power supply wiring |
US4698527A (en) * | 1985-10-31 | 1987-10-06 | Nec Corporation | TTL-ECL level converter operable with small time delay by controlling saturation |
US4806800A (en) * | 1987-11-20 | 1989-02-21 | Tandem Computers Incorporated | TTL-to-ECL input translator/driver circuit |
US4857776A (en) * | 1987-11-20 | 1989-08-15 | Tandem Computers Incorporated | True TTL output translator-driver with true ECL tri-state control |
US4883978A (en) * | 1987-03-23 | 1989-11-28 | Kabushiki Kaisha Toshiba | Semiconductor device having reduced potential fluctuations |
Family Cites Families (3)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
GB1277089A (en) * | 1969-05-23 | 1972-06-07 | Mullard Ltd | Interface transmitter |
US3959666A (en) * | 1974-07-01 | 1976-05-25 | Honeywell Information Systems, Inc. | Logic level translator |
US4527079A (en) * | 1983-11-01 | 1985-07-02 | Advanced Micro Devices, Inc. | Integrated circuit device accepting inputs and providing outputs at the levels of different logic families |
-
1990
- 1990-04-16 US US07/509,649 patent/US4994691A/en not_active Expired - Lifetime
-
1991
- 1991-04-12 EP EP19910303252 patent/EP0453191A3/en not_active Withdrawn
- 1991-04-16 JP JP3083947A patent/JPH04227322A/en not_active Withdrawn
Patent Citations (5)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US4656370A (en) * | 1983-07-28 | 1987-04-07 | Kabushiki Kaisha Toshiba | Integrated circuit with divided power supply wiring |
US4698527A (en) * | 1985-10-31 | 1987-10-06 | Nec Corporation | TTL-ECL level converter operable with small time delay by controlling saturation |
US4883978A (en) * | 1987-03-23 | 1989-11-28 | Kabushiki Kaisha Toshiba | Semiconductor device having reduced potential fluctuations |
US4806800A (en) * | 1987-11-20 | 1989-02-21 | Tandem Computers Incorporated | TTL-to-ECL input translator/driver circuit |
US4857776A (en) * | 1987-11-20 | 1989-08-15 | Tandem Computers Incorporated | True TTL output translator-driver with true ECL tri-state control |
Cited By (12)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US5075574A (en) * | 1989-07-26 | 1991-12-24 | International Business Machines Corporation | Differential cascode current switch (dccs) logic circuit family with input diodes |
US5105106A (en) * | 1989-09-11 | 1992-04-14 | Siemens Aktiengesellschaft | Circuit configuration for converting TTL-level signals into CML or ECL-level signals |
US5140196A (en) * | 1991-04-15 | 1992-08-18 | Motorola, Inc. | Variable level translator |
US5467043A (en) * | 1993-02-01 | 1995-11-14 | Nec Corporation | Signal level converting circuit for liquid crystal display device receiving analog color signal |
US5317214A (en) * | 1993-03-09 | 1994-05-31 | Raytheon Company | Interface circuit having differential signal common mode shifting means |
US5760615A (en) * | 1994-07-29 | 1998-06-02 | Sgs-Thomson Microelectronics, Inc. | Zero current enable circuit |
US5970255A (en) * | 1995-10-16 | 1999-10-19 | Altera Corporation | System for coupling programmable logic device to external circuitry which selects a logic standard and uses buffers to modify output and input signals accordingly |
USRE40011E1 (en) | 1995-10-16 | 2008-01-22 | Altera Corporation | System for coupling programmable logic device to external circuitry which selects a logic standard and uses buffers to modify output and input signals accordingly |
US6714050B2 (en) | 1999-03-24 | 2004-03-30 | Altera Corporation | I/O cell configuration for multiple I/O standards |
US6836151B1 (en) | 1999-03-24 | 2004-12-28 | Altera Corporation | I/O cell configuration for multiple I/O standards |
US20050151564A1 (en) * | 1999-03-24 | 2005-07-14 | Altera Corporation | I/O cell configuration for multiple I/O standards |
US7034570B2 (en) | 1999-03-24 | 2006-04-25 | Altera Corporation | I/O cell configuration for multiple I/O standards |
Also Published As
Publication number | Publication date |
---|---|
JPH04227322A (en) | 1992-08-17 |
EP0453191A2 (en) | 1991-10-23 |
EP0453191A3 (en) | 1991-12-11 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US4994691A (en) | TTL-to-CML translator circuit | |
US3959666A (en) | Logic level translator | |
US5434518A (en) | ECL-to-BICOMS/CMOS translator | |
US4629913A (en) | Circuit arrangement for converting ECL-logic signals to TTL-logic signals | |
US3974402A (en) | Logic level translator | |
US5012137A (en) | ECL-CMOS converter | |
EP0110060B1 (en) | Fet voltage level shift circuitry | |
EP0317145B1 (en) | Ttl-to-ecl input translator/driver circuit | |
EP0186260B1 (en) | An emitter coupled logic gate circuit | |
JPH0328850B2 (en) | ||
US4112314A (en) | Logical current switch | |
US4345217A (en) | Cascode current source | |
US5214317A (en) | CMOS to ECL translator with incorporated latch | |
GB2209104A (en) | An amplifier load circuit and an amplifier including the load circuit | |
US5315176A (en) | Differential ECL circuit | |
EP0206492B1 (en) | A logic level translator circuit | |
US4366397A (en) | Level conversion circuit | |
US5428305A (en) | Differential logic level translator circuit with dual output logic levels selectable by power connector options | |
US4968904A (en) | MESFET circuit with threshold-compensated source-follower output | |
EP0175522A2 (en) | Voltage temperature compensated hysteresis type line receiver circuit | |
US3769524A (en) | Transistor switching circuit | |
EP0219937A2 (en) | ECL slave reference generators | |
US3679917A (en) | Integrated circuit system having single power supply | |
US4488063A (en) | EFL Latch merged with decoder-multiplexer | |
US3416003A (en) | Non-saturating emitter-coupled multi-level rtl-circuit logic circuit |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
AS | Assignment |
Owner name: ADVANCED MICRO DEVICES, INC., CALIFORNIA Free format text: ASSIGNMENT OF ASSIGNORS INTEREST.;ASSIGNOR:NAGHSHINEH, KIANOOSH;REEL/FRAME:005292/0468 Effective date: 19900411 |
|
FEPP | Fee payment procedure |
Free format text: PAYOR NUMBER ASSIGNED (ORIGINAL EVENT CODE: ASPN); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY |
|
STCF | Information on status: patent grant |
Free format text: PATENTED CASE |
|
REMI | Maintenance fee reminder mailed | ||
FPAY | Fee payment |
Year of fee payment: 4 |
|
SULP | Surcharge for late payment | ||
REFU | Refund |
Free format text: REFUND PROCESSED. MAINTENANCE FEE HAS ALREADY BEEN PAID (ORIGINAL EVENT CODE: R160); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY |
|
FPAY | Fee payment |
Year of fee payment: 8 |
|
AS | Assignment |
Owner name: VANTIS CORPORATION, CALIFORNIA Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:ADVANCED MICRO DEVICES, INC.;REEL/FRAME:010340/0329 Effective date: 19990615 |
|
AS | Assignment |
Owner name: VANTIS CORPORATION, CALIFORNIA Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:ADVANCED MICRO DEVICES, INC.;REEL/FRAME:010310/0899 Effective date: 19990615 |
|
FEPP | Fee payment procedure |
Free format text: PAYER NUMBER DE-ASSIGNED (ORIGINAL EVENT CODE: RMPN); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY Free format text: PAYOR NUMBER ASSIGNED (ORIGINAL EVENT CODE: ASPN); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY |
|
AS | Assignment |
Owner name: LATTICE SEMICONDUCTOR CORPORATION, OREGON Free format text: MERGER;ASSIGNOR:VANTIS CORPORATION;REEL/FRAME:012937/0738 Effective date: 20020211 |
|
FPAY | Fee payment |
Year of fee payment: 12 |