US4929910A - Low current amplifier with controlled hysteresis - Google Patents

Low current amplifier with controlled hysteresis Download PDF

Info

Publication number
US4929910A
US4929910A US07/377,033 US37703389A US4929910A US 4929910 A US4929910 A US 4929910A US 37703389 A US37703389 A US 37703389A US 4929910 A US4929910 A US 4929910A
Authority
US
United States
Prior art keywords
coupled
output
transistor
amplifier
input
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Expired - Fee Related
Application number
US07/377,033
Inventor
Gary L. Pace
David H. Overton
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Motorola Solutions Inc
Original Assignee
Motorola Inc
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Motorola Inc filed Critical Motorola Inc
Priority to US07/377,033 priority Critical patent/US4929910A/en
Assigned to MOTOROLA, INC., SCHAUMBURG, ILLINOIS, A CORP. OF DE reassignment MOTOROLA, INC., SCHAUMBURG, ILLINOIS, A CORP. OF DE ASSIGNMENT OF ASSIGNORS INTEREST. Assignors: OVERTON, DAVID H., PACE, GARY L.
Application granted granted Critical
Publication of US4929910A publication Critical patent/US4929910A/en
Anticipated expiration legal-status Critical
Expired - Fee Related legal-status Critical Current

Links

Images

Classifications

    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03FAMPLIFIERS
    • H03F1/00Details of amplifiers with only discharge tubes, only semiconductor devices or only unspecified devices as amplifying elements
    • H03F1/32Modifications of amplifiers to reduce non-linear distortion
    • H03F1/3211Modifications of amplifiers to reduce non-linear distortion in differential amplifiers
    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03FAMPLIFIERS
    • H03F3/00Amplifiers with only discharge tubes or only semiconductor devices as amplifying elements
    • H03F3/45Differential amplifiers
    • H03F3/45071Differential amplifiers with semiconductor devices only
    • H03F3/45076Differential amplifiers with semiconductor devices only characterised by the way of implementation of the active amplifying circuit in the differential amplifier
    • H03F3/4508Differential amplifiers with semiconductor devices only characterised by the way of implementation of the active amplifying circuit in the differential amplifier using bipolar transistors as the active amplifying circuit
    • H03F3/45085Long tailed pairs
    • H03F3/45089Non-folded cascode stages

Definitions

  • This invention relates in general to controlled hysteresis amplifier circuits, and in particular to controlled hysteresis amplifier circuits for use in applications requiring low current drain and large input voltage dynamic range.
  • Differential amplifiers with selectable hysteresis which allow the hysteresis trip voltages to be determined by a ratio of transistor emitter areas.
  • a circuit of this type shown in FIG. 1, provides a controlled hysteresis with low current drain, but the circuit is functional only over a narrow range of input voltages. Unless the input voltages are within the narrow range centering around one-half of a diode voltage drop, the circuit cannot function.
  • an amplifier circuit including a differential amplifier, two current mirrors and two circuits designed to prevent saturation of the current mirrors.
  • the differential amplifier is adapted to receive two input voltages.
  • a bias current source is coupled to it, providing input current.
  • the differential amplifier has two outputs, each output connected to an input of each of the saturation preventing circuits.
  • the saturation preventing circuits have two inputs and two outputs.
  • the second input of both of the saturation preventing circuits is adapted to be coupled to a supply voltage.
  • Two current mirrors, each with an input and an output, are cross-coupled one to the other.
  • the two outputs of each of the saturation preventing circuits are coupled to the inputs and outputs of each of the current mirrors, respectively.
  • Two output currents are taped from the outputs of the two current mirrors.
  • a hysteresis region is defined in the relationship between the difference of the two output currents and the difference of the two input voltages.
  • FIG. 1 is a schematic diagram of a prior art circuit for low current amplification with hysteresis.
  • FIG. 2 is a schematic diagram of the preferred embodiment of the present invention.
  • FIG. 3 is a graphic representation of the relationship between the difference in output currents and the difference in input voltages.
  • a prior art low current amplifier circuit has a battery voltage source B+ providing driving current I BIAS to transistors 14 and 16 and diodes 30 and 32.
  • Transistors 14 and 16 form a standard bipolar transistor differential amplifier having input voltages, V1 and V2 provided thereto. Bias voltage V BIAS is likewise a component of the voltage applied to the bases of transistors 14 and 16.
  • the two outputs of the differential amplifier from the collectors of transistors 14 and 16 are coupled to a differential current amplifier.
  • the differential current amplifier is formed by two current mirrors comprising transistors 20,22 and 24 and transistors 25,26 and 27.
  • the outputs, I1 and I2, of the differential current amplifier are taken from the collectors of transistors 20 and 25, respectively.
  • the gain of the current mirrors are determined by the ratio of the emitter area of transistor 22 to the emitter area of transistor 24 for one current mirror and by the ratio of the emitter area of transistor 26 to the emitter area of transistor 27.
  • Diodes 30 and 32 are connected to prevent collector emitter voltage saturation in transistors 22 and 26.
  • Bias voltage V BIAS is selected to be equal to approximately one-half diode voltage drop.
  • the differential current amplifier will have two stable circuit conditions. Transistors 22 or 26 will attempt to go into saturation and cause the other transistor to shut off. Diode 30 or 32 will conduct and shunt sufficient current around transistors 14 and 16 to maintain the ratio of currents through transistors 22 and 24 or through transistors 26 and 27 to be equal to the corresponding ratio of emitter areas. An output current will then be generated at the collector of transistor 20 (I1) or the collector of transistor 25 (I2). The circuit will remain in this condition until the input voltages, V1 and V2 are adjusted to cause the output current ratio of the differential amplifier, comprised of transistors 14 and 16, to exceed the gain of the conducting current mirror transistor pair 22 and 24 or 26 and 27.
  • the output current will be switched to the opposite side of the circuit.
  • the current mirror gain will be equal to the ratio of the corresponding mirroring transistor emitter areas.
  • the transfer function of the differential amplifier, comprised of transistors 14 and 16, will then result in the hysteresis trip voltages being a logarithmic function of the ratio of transistor emitter areas.
  • the drawback of this circuit implementation is that this design requires at least one of the two input voltages, V1 and V2, to the circuit to be restricted to a narrow voltage range, i.e., 300 mV, centered at approximately one-half diode voltage drop above ground. Also, saturation protection diodes 30 and 32 are coupled to either side of transistors 14 and 16, and shunt bias current I BIAS , around one or the other of transistors 14 or 16, which together comprise a differential amplifier. This results in a loss of control of output currents I1 and I2 when the input voltages are outside the narrow range specified above. The limited input voltage dynamic range of this prior art circuit severely restricts its use in higher voltage circuits.
  • the preferred embodiment of the present invention is a differential transconductance amplifier with large input voltage dynamic range, controlled hysteresis, and low current drain and is suitable to be manufactured in monolithic integrated circuit form.
  • Differential amplifier 40 comprised of transistors 80 and 82 and bias current source I BIAS , received input voltages, V1 and V2.
  • I BIAS is derived from voltage source B++.
  • a bias voltage, V BIAS is provided to transistors 96 and 98 of saturation prevention circuits 52 and 54, respectively.
  • bias voltage, V BIAS is selected to be equal to approximately one-half diode voltage drop. More particularly, the preferred value of V BIAS is 0.25 volts DC for the case where I BIAS is 0.5 ⁇ amps.
  • Transistors 96 and 98 and diodes 100 and 102 are coupled to current mirrors 66 and 68, respectively, to prevent collector-emitter voltage saturation in mirroring transistors 84 and 86.
  • Current mirror 66 comprised of transistors 84 and 88, is cross-coupled to current mirror 68, comprised of transistors 86 and 90.
  • Output transistor 92 coupled to current mirror 66 switches output current I1 OFF and ON.
  • output transistor 94 coupled to current mirror 68 controls the ON and OFF condition of output current I2.
  • Current mirrors 66 and 68 each have a corresponding gain, K o .
  • the current mirror gain will be equal to the ratio of the corresponding mirroring transistor emitter areas.
  • the gain of current mirror 66 is measured as the ratio of the emitter area of transistor 84 to the emitter area of transistor 88.
  • the gain of current mirror 68 is measured as the ratio of the emitter area of transistor 86 to the emitter area of transistor 90.
  • the cross-coupled current mirrors 66 and 68 will have two stable circuit conditions provided that both current mirrors have a gain greater than one. In the preferred embodiment, the gains of current mirrors 66 and 68 are two.
  • the emitter areas of output transistors 92 and 94 are normally chosen to be equal to the emitter areas of current mirror transistors 88 and 90, respectively.
  • One or both of the output transistors 92 and 94 can be eliminated in some applications. If a single-ended output is desired, transistor 92 or transistor 94 can be removed from the circuit, depending upon the output signal polarity desired. Both transistors 92 and 94 can be eliminated from the circuit if an output voltage is taken from the collector of current mirror transistor 84 or the collector of current mirror transistor 86. Alternately, an output current can be developed by inserting a load between the emitters of current mirror transistors 84 and 88 and ground and/or between the emitters of current mirror transistors 86 and 90 and ground.
  • transistor 84 will attempt to go into saturation and cause transistor 86 to turn off.
  • Diode 102 will conduct and shunt sufficient current around transistor 98 to maintain the ratios of currents through 84 and 88 to be equal to the corresponding ratio of emitter areas.
  • All of the bias current, I BIAS will then flow through current mirror 66.
  • output current I1 will be equal to I BIAS /(K o +1) and output current I2 will be zero.
  • the circuit will remain in this state until the differential input voltage (V1-V2) is adjusted to cause the output current ratio of differential amplifier 40 to exceed the gain of conducting current mirror 66.
  • the output current, I BIAS (K o +1) will be switched to the opposite side of the circuit and the amplifier circuit of the present invention will switch to the second stable circuit condition.
  • transistor 86 will attempt to go into saturation and cause transistor 84 to turn off.
  • Diode 100 will conduct and shunt sufficient current around transistor 96 to maintain the ratios of currents through transistors 86 and 90 to be equal to the corresponding ratio of emitter areas. All of the bias current, I BIAS , will then flow through transistor current mirror 68. When current mirror 68 is conducting, an output current I2 will be equal to I BIAS /(K o +1) and output current I1 will be zero.
  • the circuit will switch back to the first stable circuit condition when the differential input voltage (V1-V2) is adjusted to cause the output current ratio of differential amplifier 40 to exceed the gain of conducting current mirror pair 68, i.e., at a point defined as the input voltage trip point VT2.
  • transistors 84 and 86 When the circuit switches stable circuit conditions at one of the two voltage trip points, VT1 or VT2, transistors 84 and 86 will not be near saturation, diodes 100 and 102 will not be conducting, and the output currents of differential amplifier 40 will be applied directly to the cross-coupled current mirrors via transistors 96 and 98. Therefore, the addition of diodes 100 and 102 and transistors 96 and 98 to this circuit does not affect the voltage trip points.
  • transistors 84 and 86 would alternately saturate and part of the current into the current mirrors would be injected into the integrated circuit substrate. The saturation would result in a loss of control of the amplitude of the output current I1 and I2. This would make interfacing to the following circuit difficult. Saturation in transistors 84 and 86 would also degrade the high frequency response of the circuit.
  • the input voltage dynamic range of the hysteresis amplifier circuit in FIG. 2 is limited only by the breakdown voltages of transistors 80,82 and bias current source I BIAS .
  • the input voltage dynamic range of the amplifier circuit of FIG. 2 is limited to input voltage values for V1 and V2 between approximately one-half diode voltage drop above ground to approximately one diode voltage drop below supply voltage B ++ .
  • the input voltage dynamic range of the preferred embodiment of the present invention is from 0.25 volts to 9.5 volts.
  • the amplifier circuit of FIG. 2 has an input voltage range of 9.25 volts while the prior art circuit has an input voltage range of 300 millivolts.
  • Bias current I BIAS in the preferred embodiment is set at a level less than 1 ⁇ A.
  • Line 124 represents the difference in output currents I1-I2 where the current difference value is
  • the transfer function of differential amplifier 40 (FIG. 2) will result in the hysteresis trip voltages being a logarithmic function of the ratio of transistor emitter areas.
  • the hysteresis trip voltage points, VT1 and VT2 are given by the equation:

Abstract

An improved amplifier with controlled hysteresis and an extremely low current drain capable of operating over a sufficiently large input voltage dynamic range is provided. Two circuits comprising a transistor and a diode are coupled between a differential amplifier and two cross-coupled current mirrors for preventing transistor saturation in the current mirrors.

Description

FIELD OF THE INVENTION
This invention relates in general to controlled hysteresis amplifier circuits, and in particular to controlled hysteresis amplifier circuits for use in applications requiring low current drain and large input voltage dynamic range.
BACKGROUND OF THE INVENTION
Many portable electronic products today use battery power for operation. In many applications, especially products with real time clocks, certain circuits must operate even when the product is in an OFF mode. These circuits would need to have a low current drain to preserve battery life.
Differential amplifiers with selectable hysteresis are known which allow the hysteresis trip voltages to be determined by a ratio of transistor emitter areas. A circuit of this type, shown in FIG. 1, provides a controlled hysteresis with low current drain, but the circuit is functional only over a narrow range of input voltages. Unless the input voltages are within the narrow range centering around one-half of a diode voltage drop, the circuit cannot function.
Thus, what is needed is an amplifier with hysteresis and an extremely low current drain capable of operating over a sufficiently large input voltage dynamic range.
SUMMARY OF THE INVENTION
Accordingly, it is an object of the present invention to provide an improved amplifier with controlled hysteresis.
It is another object of the present invention to provide an improved amplifier with controlled hysteresis and low current drain.
It is a further object of the present invention to provide an improved amplifier with controlled hysteresis and an extremely low current drain capable of operating over a sufficiently large input voltage dynamic range.
In carrying out the above and other objects of the invention, there is provided an amplifier circuit including a differential amplifier, two current mirrors and two circuits designed to prevent saturation of the current mirrors. The differential amplifier is adapted to receive two input voltages. A bias current source is coupled to it, providing input current. The differential amplifier has two outputs, each output connected to an input of each of the saturation preventing circuits. The saturation preventing circuits have two inputs and two outputs. The second input of both of the saturation preventing circuits is adapted to be coupled to a supply voltage. Two current mirrors, each with an input and an output, are cross-coupled one to the other. The two outputs of each of the saturation preventing circuits are coupled to the inputs and outputs of each of the current mirrors, respectively. Two output currents are taped from the outputs of the two current mirrors. A hysteresis region is defined in the relationship between the difference of the two output currents and the difference of the two input voltages.
The above and other objects, features, and advantages of the present invention will be better understood from the following detailed description taken in conjunction with the accompanying drawings.
BRIEF DESCRIPTION OF THE DRAWING
FIG. 1 is a schematic diagram of a prior art circuit for low current amplification with hysteresis.
FIG. 2 is a schematic diagram of the preferred embodiment of the present invention.
FIG. 3 is a graphic representation of the relationship between the difference in output currents and the difference in input voltages.
DETAILED DESCRIPTION OF THE INVENTION
Turning now to the various drawing figures, in which like numerals reference like parts, a detailed description of the preferred embodiment will be provided.
Referring to FIG. 1, a prior art low current amplifier circuit has a battery voltage source B+ providing driving current IBIAS to transistors 14 and 16 and diodes 30 and 32. Transistors 14 and 16 form a standard bipolar transistor differential amplifier having input voltages, V1 and V2 provided thereto. Bias voltage VBIAS is likewise a component of the voltage applied to the bases of transistors 14 and 16. The two outputs of the differential amplifier from the collectors of transistors 14 and 16 are coupled to a differential current amplifier. The differential current amplifier is formed by two current mirrors comprising transistors 20,22 and 24 and transistors 25,26 and 27. The outputs, I1 and I2, of the differential current amplifier are taken from the collectors of transistors 20 and 25, respectively. The gain of the current mirrors are determined by the ratio of the emitter area of transistor 22 to the emitter area of transistor 24 for one current mirror and by the ratio of the emitter area of transistor 26 to the emitter area of transistor 27. Diodes 30 and 32 are connected to prevent collector emitter voltage saturation in transistors 22 and 26. Bias voltage VBIAS is selected to be equal to approximately one-half diode voltage drop.
If both current mirrors have a gain greater than one, the differential current amplifier will have two stable circuit conditions. Transistors 22 or 26 will attempt to go into saturation and cause the other transistor to shut off. Diode 30 or 32 will conduct and shunt sufficient current around transistors 14 and 16 to maintain the ratio of currents through transistors 22 and 24 or through transistors 26 and 27 to be equal to the corresponding ratio of emitter areas. An output current will then be generated at the collector of transistor 20 (I1) or the collector of transistor 25 (I2). The circuit will remain in this condition until the input voltages, V1 and V2 are adjusted to cause the output current ratio of the differential amplifier, comprised of transistors 14 and 16, to exceed the gain of the conducting current mirror transistor pair 22 and 24 or 26 and 27. At this time the output current will be switched to the opposite side of the circuit. For sufficiently large transistor Beta, the current mirror gain will be equal to the ratio of the corresponding mirroring transistor emitter areas. The transfer function of the differential amplifier, comprised of transistors 14 and 16, will then result in the hysteresis trip voltages being a logarithmic function of the ratio of transistor emitter areas.
The drawback of this circuit implementation is that this design requires at least one of the two input voltages, V1 and V2, to the circuit to be restricted to a narrow voltage range, i.e., 300 mV, centered at approximately one-half diode voltage drop above ground. Also, saturation protection diodes 30 and 32 are coupled to either side of transistors 14 and 16, and shunt bias current IBIAS, around one or the other of transistors 14 or 16, which together comprise a differential amplifier. This results in a loss of control of output currents I1 and I2 when the input voltages are outside the narrow range specified above. The limited input voltage dynamic range of this prior art circuit severely restricts its use in higher voltage circuits.
Turning to FIG. 2, the preferred embodiment of the present invention is a differential transconductance amplifier with large input voltage dynamic range, controlled hysteresis, and low current drain and is suitable to be manufactured in monolithic integrated circuit form. Differential amplifier 40, comprised of transistors 80 and 82 and bias current source IBIAS, received input voltages, V1 and V2. IBIAS is derived from voltage source B++. A bias voltage, VBIAS, is provided to transistors 96 and 98 of saturation prevention circuits 52 and 54, respectively. In the preferred embodiment, bias voltage, VBIAS, is selected to be equal to approximately one-half diode voltage drop. More particularly, the preferred value of VBIAS is 0.25 volts DC for the case where IBIAS is 0.5 μamps.
Transistors 96 and 98 and diodes 100 and 102 are coupled to current mirrors 66 and 68, respectively, to prevent collector-emitter voltage saturation in mirroring transistors 84 and 86. Current mirror 66, comprised of transistors 84 and 88, is cross-coupled to current mirror 68, comprised of transistors 86 and 90. Output transistor 92 coupled to current mirror 66 switches output current I1 OFF and ON. Similarly, output transistor 94 coupled to current mirror 68 controls the ON and OFF condition of output current I2.
Current mirrors 66 and 68 each have a corresponding gain, Ko. For sufficiently large transistor Beta, the current mirror gain will be equal to the ratio of the corresponding mirroring transistor emitter areas. Thus, the gain of current mirror 66 is measured as the ratio of the emitter area of transistor 84 to the emitter area of transistor 88. Likewise, the gain of current mirror 68 is measured as the ratio of the emitter area of transistor 86 to the emitter area of transistor 90. The cross-coupled current mirrors 66 and 68 will have two stable circuit conditions provided that both current mirrors have a gain greater than one. In the preferred embodiment, the gains of current mirrors 66 and 68 are two. The emitter areas of output transistors 92 and 94 are normally chosen to be equal to the emitter areas of current mirror transistors 88 and 90, respectively.
One or both of the output transistors 92 and 94 can be eliminated in some applications. If a single-ended output is desired, transistor 92 or transistor 94 can be removed from the circuit, depending upon the output signal polarity desired. Both transistors 92 and 94 can be eliminated from the circuit if an output voltage is taken from the collector of current mirror transistor 84 or the collector of current mirror transistor 86. Alternately, an output current can be developed by inserting a load between the emitters of current mirror transistors 84 and 88 and ground and/or between the emitters of current mirror transistors 86 and 90 and ground.
In one stable circuit condition, transistor 84 will attempt to go into saturation and cause transistor 86 to turn off. Diode 102 will conduct and shunt sufficient current around transistor 98 to maintain the ratios of currents through 84 and 88 to be equal to the corresponding ratio of emitter areas. All of the bias current, IBIAS, will then flow through current mirror 66. When current mirror 66 is conducting, output current I1 will be equal to IBIAS /(Ko +1) and output current I2 will be zero. The circuit will remain in this state until the differential input voltage (V1-V2) is adjusted to cause the output current ratio of differential amplifier 40 to exceed the gain of conducting current mirror 66. At this point, defined as input voltage trip point VT1, the output current, IBIAS (Ko +1), will be switched to the opposite side of the circuit and the amplifier circuit of the present invention will switch to the second stable circuit condition.
In the second stable circuit condition, transistor 86 will attempt to go into saturation and cause transistor 84 to turn off. Diode 100 will conduct and shunt sufficient current around transistor 96 to maintain the ratios of currents through transistors 86 and 90 to be equal to the corresponding ratio of emitter areas. All of the bias current, IBIAS, will then flow through transistor current mirror 68. When current mirror 68 is conducting, an output current I2 will be equal to IBIAS /(Ko +1) and output current I1 will be zero. The circuit will switch back to the first stable circuit condition when the differential input voltage (V1-V2) is adjusted to cause the output current ratio of differential amplifier 40 to exceed the gain of conducting current mirror pair 68, i.e., at a point defined as the input voltage trip point VT2.
When the circuit switches stable circuit conditions at one of the two voltage trip points, VT1 or VT2, transistors 84 and 86 will not be near saturation, diodes 100 and 102 will not be conducting, and the output currents of differential amplifier 40 will be applied directly to the cross-coupled current mirrors via transistors 96 and 98. Therefore, the addition of diodes 100 and 102 and transistors 96 and 98 to this circuit does not affect the voltage trip points.
If diodes 100 and 102 and transistors 96 and 98 were eliminated from the circuit in FIG. 2, transistors 84 and 86 would alternately saturate and part of the current into the current mirrors would be injected into the integrated circuit substrate. The saturation would result in a loss of control of the amplitude of the output current I1 and I2. This would make interfacing to the following circuit difficult. Saturation in transistors 84 and 86 would also degrade the high frequency response of the circuit.
Unlike the prior art circuit of FIG. 1, the input voltage dynamic range of the hysteresis amplifier circuit in FIG. 2 is limited only by the breakdown voltages of transistors 80,82 and bias current source IBIAS. In particular, the input voltage dynamic range of the amplifier circuit of FIG. 2 is limited to input voltage values for V1 and V2 between approximately one-half diode voltage drop above ground to approximately one diode voltage drop below supply voltage B++. For example, with a supply voltage B++ of 10 volts, and a diode voltage drop of 0.50 volts, the input voltage dynamic range of the preferred embodiment of the present invention is from 0.25 volts to 9.5 volts. Thus, the amplifier circuit of FIG. 2 has an input voltage range of 9.25 volts while the prior art circuit has an input voltage range of 300 millivolts.
Because the amplifier circuit in FIG. 2 requires no resistors, the circuit can be easily implemented on an IC. Bias current IBIAS in the preferred embodiment is set at a level less than 1 μA.
Turning to FIG. 3, the transfer function of the amplifier is graphically shown. Along axis 120, values for the difference in input voltages expresses as
V1-V2
are plotted. Along axis 122, values for the difference in output currents expressed as
I1-I2
are plotted. It will be seen that for all differences in input voltages, there are only two possible output current differences. When current mirror 66 (FIG. 2) is conducting, output current I1 will be equal to IBIAS /(Ko +1) and output current I2 will be zero. Thus, the difference I1-I2 will be equal to
I.sub.BIAS /(K.sub.o +1)
and is shown as line 130 coming from the right hand side of FIG. 3. When the differential input voltage (V1-V2) is adjusted to cause the output current ratio of differential amplifier 40 (FIG. 2) to exceed the gain of conducting current mirror 66 (FIG. 2), the output current will be switched from I1 to I2. This occurs at input voltage trip point VT1, shown as point 132.
Line 124 represents the difference in output currents I1-I2 where the current difference value is
-I.sub.BIAS /(K.sub.o +1).
flowing through transistor current mirror 68 (FIG. 2). As the differential input voltage (V1-V2) is adjusted to cause the output current ratio of differential amplifier 40 (FIG. 2) to exceed the gain of conducting current mirror 68 (FIG. 2), the transfer function is depicted by line 124 following the arrows to the right. At the point where the output current ratio of differential amplifier 40 (FIG. 2) exceeds gain of conducting current mirror 68 (FIG. 2), i.e., input voltage trip point VT2 depicted as point 126, the output current will be switched from I2 to I1. Thus, the transfer function shown graphically in FIG. 3 forms a hysteresis region in the area bounded by lines 124, 128, 130 and 134. The transfer function of differential amplifier 40 (FIG. 2) will result in the hysteresis trip voltages being a logarithmic function of the ratio of transistor emitter areas. The hysteresis trip voltage points, VT1 and VT2, are given by the equation:
VT2=-VT1=(KT/q) ln K.sub.o β>>1
where:
K=Boltzmann's Constant
T=Temperature in degrees Kelvin
q=electron charge
β=Transistor Beta ##EQU1## The amplifier hysteresis region is thus accurately controlled by proper selection of the emitter area ratio, Ko, of transistors 84 through 90. In the preferred embodiment, the ratios are 2:1. It is to be understood that the gains of current mirrors 66 and 68 do not have to be equal to obtain the advantages of the present invention.
By now it should be appreciated that there has been provided an improved amplifier with controlled hysteresis and an extremely low current drain capable of operating over a sufficiently large input voltage dynamic range.

Claims (14)

We claim:
1. An amplifier comprising:
a current source;
a differential amplifier for receiving a first input voltage and a second input voltage, said amplifier coupled to said current source and having a first output and a second output;
a first current mirror having an input and an output;
a second current mirror having an input and an output, said input and output cross-coupled to the output and input, respectively, of said first current mirror;
first means for preventing voltage saturation across said second current mirror, having a first and second input and a first and second output, said first input coupled to said first output of said differential amplifier, said second input for coupling to a first supply voltage, said first output coupled to said input of said first current mirror, and said second output coupled to said output of said first current mirror; and
second means for preventing voltage saturation across said first current mirror, having a first and second input and a first and second output, said first input coupled to said second output of said differential amplifier, said second input for coupling to said first supply voltage, said first output coupled to said input of said second current mirror, and said second output coupled to said output of said second current mirror.
2. The amplifier according to claim 1 wherein said differential amplifier comprises:
a first transistor having an emitter coupled to said current source, a base adapted to be coupled to said first input voltage, and a collector coupled to said first input of said first means; and
a second transistor having an emitter coupled to said current source, a base adapted to be coupled to said second input voltage, and a collector coupled to said first input of said second means.
3. The amplifier according to claim 1 wherein said first current mirror comprises a first transistor, having an emitter with a first predetermined emitter area, a collector and a base, and a second transistor, having an emitter with a second predetermined emitter area, a collector and a base; and said second current mirror comprises a third transistor having an emitter with a third predetermined emitter area, a collector and a base, and a fourth transistor having an emitter with a fourth predetermined emitter area, a collector and a base; wherein the emitters of said first, second, third and fourth transistor are adapted to be coupled to a second supply voltage, the bases of said first and second transistor and the collector of said second transistor are coupled to said first output of said first means, the bases of said third and fourth transistor and the collector of said fourth transistor are coupled to said first output of said second means, the collector of said first transistor is coupled to the second output of said first means, and the collector of said third transistor is coupled to the second output of said second means.
4. The amplifier of claim 3 wherein a first ratio defined by the ratio of said first predetermined emitter area to said second predetermined emitter area is equal to a second ratio defined by the ratio of said third predetermined emitter area to said fourth predetermined emitter area.
5. The amplifier of claim 3 wherein said first ratio and said second ratio are greater than one.
6. The amplifier of claim 4 wherein said first ratio and said second ratio are equal to two.
7. The amplifier of claim 1 wherein said first means includes a transistor having an emitter, a collector and a base and a diode means having an anode and a cathode and a diode voltage drop, said emitter coupled to said anode and said first output of said differential amplifier, said collector coupled to said input of said second current mirror, said base adapted to be coupled to said first supply voltage, and said cathode coupled to said output of said second current mirror.
8. The amplifier of claim 1 wherein said second means includes a transistor having an emitter, a collector and a base and a diode having an anode and a cathode and a diode voltage drop, said emitter coupled to said anode and said second output of said differential amplifier, said collector coupled to said input of said first current mirror, said base adapted to be coupled to said first supply voltage, and said cathode coupled to said output of said first current mirror.
9. The amplifier of claim 7 wherein said second means includes a transistor having an emitter, a collector and a base and a diode having an anode and a cathode and a diode voltage drop, said emitter coupled to said anode and said second output of said differential amplifier, said collector coupled to said input of said first current mirror, said base adapted to be coupled to said first supply voltage, and said cathode coupled to said output of said first current mirror.
10. The amplifier of claim 9 wherein said diode voltage drop of said first means is equal to said diode voltage drop of said second means.
11. The amplifier of claim 10 wherein said first supply voltage is substantially equal to one-half of said diode voltage drop of said first means.
12. The amplifier of claim 7 wherein said first supply voltage is substantially equal to 0.25 volts DC.
13. The amplifier of claim 1 wherein said first supply voltage is substantially equal to 0.25 volts DC.
14. The amplifier of claim 3 further comprising a first output device including a transistor having a base, an emitter and a collector and a second output device, including a transistor having a base, an emitter and a collector, wherein the bases of the transistors of said first and second output devices are coupled to the inputs of said first and second current mirrors, respectively, and the emitters of the transistors of said first and second output devices are adapted to be coupled to said second supply voltage; and wherein the collectors of the transistors of said first and second output devices are adapted to provide a first and second output, respectively, from said amplifier.
US07/377,033 1989-07-10 1989-07-10 Low current amplifier with controlled hysteresis Expired - Fee Related US4929910A (en)

Priority Applications (1)

Application Number Priority Date Filing Date Title
US07/377,033 US4929910A (en) 1989-07-10 1989-07-10 Low current amplifier with controlled hysteresis

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
US07/377,033 US4929910A (en) 1989-07-10 1989-07-10 Low current amplifier with controlled hysteresis

Publications (1)

Publication Number Publication Date
US4929910A true US4929910A (en) 1990-05-29

Family

ID=23487496

Family Applications (1)

Application Number Title Priority Date Filing Date
US07/377,033 Expired - Fee Related US4929910A (en) 1989-07-10 1989-07-10 Low current amplifier with controlled hysteresis

Country Status (1)

Country Link
US (1) US4929910A (en)

Cited By (5)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
EP0580927A1 (en) * 1992-07-31 1994-02-02 STMicroelectronics S.r.l. Operational amplifier
US5446409A (en) * 1992-11-30 1995-08-29 Sony Corporation Cross coupled symmetrical current source unit
US5834951A (en) * 1993-12-17 1998-11-10 Imp, Inc. Current amplifier having a fully differential output without a d. c. bias and applications thereof
FR2770351A1 (en) * 1997-10-28 1999-04-30 Philips Electronics Nv HIGH GAIN AMPLIFIER HAVING LIMITED OUTPUT DYNAMIC
US10082784B2 (en) * 2015-03-30 2018-09-25 Rosemount Inc. Saturation-controlled loop current regulator

Citations (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
NL7608450A (en) * 1975-07-30 1977-02-01 Hitachi Ltd DIFFERENTIAL AMPLIFIER.
US4558287A (en) * 1983-11-11 1985-12-10 Kabushiki Kaisha Toshiba Signal processing circuit

Patent Citations (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
NL7608450A (en) * 1975-07-30 1977-02-01 Hitachi Ltd DIFFERENTIAL AMPLIFIER.
US4558287A (en) * 1983-11-11 1985-12-10 Kabushiki Kaisha Toshiba Signal processing circuit

Non-Patent Citations (4)

* Cited by examiner, † Cited by third party
Title
Blauschild, Robert A.; An Open Loop Programmable Amplifier with Extended Frequency Range: IEEE Journal of Solid State Circuits, vol. SC 16, No. 6, Dec. 1981; pp. 626 633. *
Blauschild, Robert A.; An Open Loop Programmable Amplifier with Extended Frequency Range: IEEE Journal of Solid-State Circuits, vol. SC-16, No. 6, Dec. 1981; pp. 626-633.
Holt, James G.; A Two Quadrant Analog Multiplier Integrated Circuit; IEEE Journal of Solid State Circuits, vol. SC 8, No. 6, Dec. 1973; pp. 434 439. *
Holt, James G.; A Two-Quadrant Analog Multiplier Integrated Circuit; IEEE Journal of Solid-State Circuits, vol. SC-8, No. 6, Dec. 1973; pp. 434-439.

Cited By (7)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
EP0580927A1 (en) * 1992-07-31 1994-02-02 STMicroelectronics S.r.l. Operational amplifier
US5401995A (en) * 1992-07-31 1995-03-28 Sgs-Thomson Microelectronics, S.R.L. Circuit with diode-protected emitter resistors
US5446409A (en) * 1992-11-30 1995-08-29 Sony Corporation Cross coupled symmetrical current source unit
US5834951A (en) * 1993-12-17 1998-11-10 Imp, Inc. Current amplifier having a fully differential output without a d. c. bias and applications thereof
FR2770351A1 (en) * 1997-10-28 1999-04-30 Philips Electronics Nv HIGH GAIN AMPLIFIER HAVING LIMITED OUTPUT DYNAMIC
EP0913931A1 (en) * 1997-10-28 1999-05-06 Koninklijke Philips Electronics N.V. High gain amplifier with limited output dynamic
US10082784B2 (en) * 2015-03-30 2018-09-25 Rosemount Inc. Saturation-controlled loop current regulator

Similar Documents

Publication Publication Date Title
US4147943A (en) Sensitive high speed clocked comparator
US5030923A (en) Variable gain amplifier
US5013934A (en) Bandgap threshold circuit with hysteresis
US4639685A (en) Offset reduction in unity gain buffer amplifiers
EP0669710A2 (en) Variable gain amplifying circuit
GB2263597A (en) Bias current source for a mixed pnp-npn amplifier
EP0730345B1 (en) Variable gain circuit
US4929910A (en) Low current amplifier with controlled hysteresis
US4004245A (en) Wide common mode range differential amplifier
US5184086A (en) Differential amplifier
US5352944A (en) Apparatus and method for producing a temperature-independent current signal in an automatic gain control circuit
US5376897A (en) Differential amplifier circuit providing high gain output at low power supply voltage
US6605987B2 (en) Circuit for generating a reference voltage based on two partial currents with opposite temperature dependence
EP0528659B1 (en) Impedance multiplier
US5399914A (en) High ratio current source
US4378529A (en) Differential amplifier input stage capable of operating in excess of power supply voltage
US5010303A (en) Balanced integrated circuit differential amplifier
US4140926A (en) Inverted transistor circuits for monolithic integrated circuit application
US4524330A (en) Bipolar circuit for amplifying differential signal
US4366445A (en) Floating NPN current mirror
US5977760A (en) Bipolar operational transconductance amplifier and output circuit used therefor
US6316995B1 (en) Input stage for constant gm amplifier circuit and method
JP2896029B2 (en) Voltage-current converter
US4529946A (en) Differential amplifier circuit
US4812734A (en) Current-mirror arrangement

Legal Events

Date Code Title Description
AS Assignment

Owner name: MOTOROLA, INC., SCHAUMBURG, ILLINOIS, A CORP. OF D

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST.;ASSIGNORS:PACE, GARY L.;OVERTON, DAVID H.;REEL/FRAME:005103/0511

Effective date: 19890630

FEPP Fee payment procedure

Free format text: PAYOR NUMBER ASSIGNED (ORIGINAL EVENT CODE: ASPN); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY

FPAY Fee payment

Year of fee payment: 4

REMI Maintenance fee reminder mailed
LAPS Lapse for failure to pay maintenance fees
FP Lapsed due to failure to pay maintenance fee

Effective date: 19980603

STCH Information on status: patent discontinuation

Free format text: PATENT EXPIRED DUE TO NONPAYMENT OF MAINTENANCE FEES UNDER 37 CFR 1.362